ETR02016-003

# Voltage Detector with Delay Time Adjustable

# ■GENERAL DESCRIPTION

The XC6119 series is a highly precise, low power consumption voltage detector, manufactured using CMOS and laser trimming technologies.

The device includes the built-in delay circuit. A release delay time can be set freely by connecting an external delay capacitor to the Cd pin.

The device using an ultra small package (USPN-4) is suited for high density mounting applications.

Both CMOS and N-channel open drain output configurations are available.

#### APPLICATIONS

- Microprocessor reset circuitry
- Charge voltage monitors
- Memory battery back-up switch circuits
- Power failure detection circuits

## **■**FEATURES

**High Accuracy** : +2%

(Detection Voltage ≥1.5V)

+30mV

(Detection Voltage <1.5V)

**Low Power Consumption** :  $0.5 \mu$  A TYP. in detect state

(VDF=1.0V, VIN= 0.9V)

 $0.9 \mu$  A TYP. in release state

(VDF=1.0V, VIN= 1.1V)

: 0.8V ~ 5.0V (0.1V increments) **Detect Voltage Options** 

: 0.7V ~ 6.0V **Operating Voltage Range Detect Voltage Temperature Characteristics** 

: ±100ppm/°C TYP.

**Output Configuration** : CMOS or

N-channel open drain

: Delay Time Adjustable **Built-In Delay Circuit** 

**Operating Ambient Temperature** : -40 °C ~ +85 °C

: SSOT-24, USPN-4 **Packages** 

: EU RoHS Compliant, Pb Free **Environmentally Friendly** 

# ■TYPICAL APPLICATION CIRCUIT ■TYPICAL PERFORMANCE

# CHARACTERISTICS

●Release Delay Time vs. Delay Capacitance





# XC6119 Series

# **■PIN CONFIGURATION**





# **■ PIN ASSIGNMENT**

| PIN NUMBER |         | PIN NAME        | FUNCTION            |
|------------|---------|-----------------|---------------------|
| USPN-4     | SSOT-24 | 1 114 147 11712 | 1 611611611         |
| 1          | 4       | Vout            | Output (Detect "L") |
| 2          | 3       | Cd              | Delay Capacitance   |
| 3          | 2       | Vss             | Ground              |
| 4          | 1       | Vin             | Input               |

# **■ PRODUCT CLASSIFICATION**

# Ordering Information

XC6119(1)(2)(3)(4)(5)(6)-(7)(\*1)

| DESIGNATOR | ITEM                         | SYMBOL  | DESCRIPTION                               |
|------------|------------------------------|---------|-------------------------------------------|
| 1)         | Output Configuration         | С       | CMOS output                               |
| U          |                              | N       | N-ch open drain output                    |
| 23         | Detect Voltage               | 08 ~ 50 | e.g. 18→1.8V                              |
| 4          | Output Delay &<br>Hysteresis | А       | Built-in delay pin & hysteresis 5% (TYP.) |
| 56-7       | Packages<br>(Order Unit)     | 7R-G    | USPN-4 (5,000/Reel)                       |
|            |                              | NR-G    | SSOT-24 (3,000/Reel)                      |

 $<sup>^{(1)}</sup>$  The "-G" suffix denotes Halogen and Antimony free as well as being fully RoHS compliant.

# **■BLOCK DIAGRAMS**

# (1) XC6119C (CMOS Output)



# (2) XC6119N (N-ch Open Drain Output)



<sup>\*</sup> Diodes inside the circuits are ESD protection diodes and parasitic diodes.

# ■ ABSOLUTE MAXIMUM RATINGS

Ta=25°C

| PARAMETER                     |                  | SYMBOL           | RATINGS                            | UNITS |
|-------------------------------|------------------|------------------|------------------------------------|-------|
| Input Voltage                 |                  | V <sub>IN</sub>  | V <sub>SS</sub> -0.3~+7.0          | V     |
| (                             | Output Current   | I <sub>OUT</sub> | 10                                 | mA    |
| Output                        | XC6119C (*1)     | Vouт             | $V_{SS}$ -0.3 $\sim$ $V_{IN}$ +0.3 | V     |
| Voltage                       | XC6119N (*2)     | VOUT             | V <sub>SS</sub> -0.3~+7.0          | V     |
| Delay Pin Voltage             |                  | V <sub>CD</sub>  | $V_{SS}$ -0.3 $\sim$ $V_{IN}$ +0.3 | V     |
| D                             | elay Pin Current | I <sub>CD</sub>  | 5.0                                | mA    |
| Power                         | USPN-4 *         | Pd               | 100                                | mW    |
| Dissipation                   | SSOT-24          | Pu               | 150                                | IIIVV |
| Operating Ambient Temperature |                  | Та               | -40~+85                            | °C    |
| Stor                          | age Temperature  | Tstg             | -55 <b>∼</b> +125                  | °C    |

#### NOTE:

\*1: CMOS output

\*2: N-ch open drain output

# **■**ELECTRICAL CHARACTERISTICS

Ta=25°C

| PAR      | AMETER                                     | SYMBOL                                            | CONDITIONS                                                                                                        | MIN.                   | TYP.                   | MAX.                   | UNIT  | CIRCUIT  |
|----------|--------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|------------------------|-------|----------|
| Opera    | ting Voltage                               | V <sub>IN</sub>                                   | V <sub>DF(T)</sub> =0.8~5.0V <sup>(*1)</sup>                                                                      | 0.7                    |                        | 6.0                    | V     | -        |
| Dete     | ct Voltage                                 | $V_{DF}$                                          | V <sub>DF(T)</sub> =0.8∼5.0V                                                                                      |                        | E-1                    | •                      | V     | 1        |
| Hyste    | resis Width                                | V <sub>HYS</sub>                                  | V <sub>IN</sub> =1.0~6.0V                                                                                         | V <sub>DF</sub> × 0.02 | V <sub>DF</sub> × 0.05 | V <sub>DF</sub> × 0.08 | V     | 1        |
| Suppl    | y Current 1                                | I <sub>SS1</sub>                                  | $V_{IN}=V_{DF} \times 0.9$<br>$V_{DF(T)}=0.8 \sim 1.9V$<br>$V_{DF(T)}=2.0 \sim 3.9V$<br>$V_{DF(T)}=4.0 \sim 5.0V$ |                        | 0.5<br>0.6<br>0.7      | 1.2<br>1.3<br>1.4      | μΑ    | 2        |
| Suppl    | y Current 2                                | I <sub>SS2</sub>                                  | $V_{IN}=V_{DF} \times 1.1$<br>$V_{DF(T)}=0.8 \sim 1.9V$<br>$V_{DF(T)}=2.0 \sim 3.9V$<br>$V_{DF(T)}=4.0 \sim 5.0V$ |                        | 0.9<br>1.1<br>1.2      | 1.8<br>2.0<br>2.2      | μΑ    | 2        |
|          |                                            |                                                   | V <sub>IN</sub> =0.7V<br>V <sub>DS</sub> =0.5V(Nch)<br>V <sub>IN</sub> =1.0V(※2)<br>V <sub>DS</sub> =0.5V(Nch)    | 0.01                   | 0.36                   |                        |       |          |
| Outp     | Output Current                             |                                                   | V <sub>IN</sub> =2.0V(%3)<br>V <sub>IN</sub> =2.5V(Nch)<br>V <sub>IN</sub> =3.0V(%4)                              | 0.8                    | 1.6                    |                        | mA    | 3        |
|          |                                            |                                                   | $V_{DS}$ =0.5V(Nch)<br>$V_{IN}$ =4.0V( $\%$ 5)<br>$V_{DS}$ =0.5V(Nch)                                             | 1.2                    | 2.0                    |                        |       |          |
|          |                                            | I <sub>OUT2</sub> (*6)                            | $V_{IN}=VDF \times 1.1$<br>$V_{DS}=0.5V(Pch)$                                                                     |                        | E-2                    |                        | mA    | 4        |
| Leakage  | CMOS output<br>(P-ch)                      |                                                   | $V_{IN} = V_{DF} \times 0.9V$ , $V_{OUT} = 0V$ ,<br>Cd: Open                                                      |                        | -0.20                  |                        | ^     | <b>2</b> |
| Current  | N-ch Open<br>Drain Output                  | I <sub>LEAK</sub>                                 | $V_{IN}$ = 6.0V, $V_{OUT}$ = 6.0V,<br>Cd: Open                                                                    |                        | 0.20                   | 0.40                   | μΑ    | 3        |
| Char     | perature<br>acteristics                    | ΔV <sub>DF</sub> /<br>(ΔTa •<br>V <sub>DF</sub> ) | -40 °C≦Ta≦85 °C                                                                                                   |                        | ±100                   |                        | ppm/° | 1        |
| Delay R  | esistance (*7)                             | R <sub>DELAY</sub>                                | V <sub>IN</sub> =6.0V, Cd=0V                                                                                      | 1.6                    | 2.0                    | 2.4                    | МΩ    | (5)      |
|          | n Sink Current                             | I <sub>CD</sub>                                   | Cd=0.5V, V <sub>IN</sub> =0.7V                                                                                    | 8                      | 60                     |                        | μΑ    | 5        |
| _        | Delay Capacitance Pin<br>Threshold Voltage |                                                   | V <sub>IN</sub> =1.0V                                                                                             | 0.4                    | 0.5                    | 0.6                    | V     | 6        |
|          |                                            |                                                   | V <sub>IN</sub> =6.0V                                                                                             | 2.9                    | 3.0                    | 3.1                    | ,     | •        |
|          | ied Operating<br>Itage <sup>(*8)</sup>     | $V_{UNS}$                                         | V <sub>IN</sub> =0∼0.7V                                                                                           |                        | 0.3                    | 0.4                    | ٧     | 7        |
| Detect D | Pelay Time (*9)                            | t <sub>DF0</sub>                                  | V <sub>IN</sub> =6.0→0.7V<br>Cd: Open                                                                             |                        | 30                     | 230                    | μs    | 8        |
| Detect D | Delay Time <sup>(*9)</sup>                 | t <sub>DR0</sub>                                  | V <sub>IN</sub> =0.7V→6.0V<br>Cd: Open                                                                            |                        | 30                     | 200                    | μs    | 8        |

#### NOTE:

- \*1: VDF(T): Setting Detect Voltage
- \*2: VDF(T)>1.0V
- \*3: VDF(T)>2.0V
- \*4: VDF(T)>3.0V
- \*5: VDF(T)>4.0V
- \*6: This numerical value is applied only to the XC6119C series (CMOS output).
- \*7: Calculated from the voltage value and the current value of both ends of the resistor.
- \*8: The maximum voltage of the VOUT in the range of the VIN 0 to 0.7V. This numerical value is applied only to the XC6119C series (CMOS output).
- \*9: Time which ranges from the state of VIN =VDF to the VOUT reaching 0.6V when the VIN falls without connecting to the Cd pin.
- \*10: Time which ranges from the state of VIN= VDF +VHYS to the VOUT reaching 5.4V when the VIN rises without connecting to the Cd

# **■**VOLTAGE CHART

| SYMBOL      |                     | E-1             |       | Е     | -2          |
|-------------|---------------------|-----------------|-------|-------|-------------|
| PARAMETER   |                     | = -             |       | _     |             |
|             |                     |                 | (*1)  |       | (*2)        |
| SETTING     | DETECT VOLTAGE (*1) |                 |       |       | URRENT (*2) |
| DETECT      |                     | (V)             |       | (m    | nA)         |
| VOLTAGE     |                     |                 |       |       |             |
|             |                     | V <sub>DF</sub> |       | lo    | UT2         |
| $V_{DF(T)}$ | MIN.                | TYP.            | MAX.  | MIN.  | TYP.        |
| 0.8         | 0.770               | 0.8             | 0.830 |       |             |
| 0.9         | 0.870               | 0.9             | 0.930 | -0.40 | -0.20       |
| 1.0         | 0.970               | 1.0             | 1.030 |       |             |
| 1.1         | 1.070               | 1.1             | 1.130 |       |             |
| 1.2         | 1.170               | 1.2             | 1.230 |       |             |
| 1.3         | 1.270               | 1.3             | 1.330 | -0.60 | -0.30       |
| 1.4         | 1.370               | 1.4             | 1.430 |       |             |
| 1.5         | 1.470               | 1.5             | 1.530 |       |             |
| 1.6         | 1.568               | 1.6             | 1.632 |       |             |
| 1.7         | 1.666               | 1.7             | 1.734 | -0.80 | -0.40       |
| 1.8         | 1.764               | 1.8             | 1.836 | 1     |             |
| 1.9         | 1.862               | 1.9             | 1.938 |       |             |
| 2.0         | 1.960               | 2.0             | 2.040 |       |             |
| 2.1         | 2.058               | 2.1             | 2.142 |       |             |
| 2.2         | 2.156               | 2.2             | 2.244 | 1     |             |
| 2.3         | 2.254               | 2.3             | 2.346 | 1     |             |
| 2.4         | 2.352               | 2.4             | 2.448 |       |             |
| 2.5         | 2.450               | 2.5             | 2.550 | -1.00 | -0.50       |
| 2.6         | 2.548               | 2.6             | 2.652 |       |             |
| 2.7         | 2.646               | 2.7             | 2.754 |       |             |
| 2.8         | 2.744               | 2.8             | 2.856 |       |             |
| 2.9         | 2.842               | 2.9             | 2.958 |       |             |
| 3.0         | 2.940               | 3.0             | 3.060 |       |             |
| 3.1         | 3.038               | 3.1             | 3.162 | 1     |             |
| 3.2         | 3.136               | 3.2             | 3.264 | 1     |             |
| 3.3         | 3.234               | 3.3             | 3.366 | 1     |             |
| 3.4         | 3.332               | 3.4             | 3.468 | 4.00  | 0.00        |
| 3.5         | 3.430               | 3.5             | 3.570 | -1.20 | -0.60       |
| 3.6         | 3.528               | 3.6             | 3.672 | 1     |             |
| 3.7         | 3.626               | 3.7             | 3.774 | 1     |             |
| 3.8         | 3.724               | 3.8             | 3.876 |       |             |
| 3.9         | 3.822               | 3.9             | 3.978 | 1     |             |
| 4.0         | 3.920               | 4.0             | 4.080 |       |             |
| 4.1         | 4.018               | 4.1             | 4.182 | 1     |             |
| 4.2         | 4.116               | 4.2             | 4.284 | 1     |             |
| 4.3         | 4.214               | 4.3             | 4.386 | 1     |             |
| 4.4         | 4.321               | 4.4             | 4.488 | 1     |             |
| 4.5         | 4.410               | 4.5             | 4.590 | -1.30 | -0.65       |
| 4.6         | 4.508               | 4.6             | 4.692 | 1     |             |
| 4.7         | 4.606               | 4.7             | 4.794 | 1     |             |
| 4.8         | 4.704               | 4.8             | 4.896 | 1     |             |
| 4.9         | 4.802               | 4.9             | 4.998 | 1     |             |
| 5.0         | 4.900               | 5.0             | 5.100 | 1     |             |
| 0.0         |                     | 0.0             | 500   | l .   | I           |

#### NOTE:

<sup>\*1:</sup> When  $VDF(T) \le 1.4V$ , the detection accuracy is  $\pm 30$ mV. When  $VDF(T) \ge 1.5V$ , the detection accuracy is  $\pm 2\%$ .

<sup>\*2:</sup> This numerical value is applied only to the XC6119C series (CMOS output).

# XC6119 Series

# **■**TEST CIRCUITS

## Circuit 1



Circuit 2



Circuit 3



Circuit 4



Circuit 5



Circuit 6



Circuit 7



Circuit 8



## ■OPERATIONAL EXPLANATION

A typical circuit example is shown in Figure 1, and the timing chart of Figure 1 is shown in Figure 2 on the next page.

VIN

VIN

N-ch transictor for the delay Cd
Capacitance discharge.

Capacitance pin as power input.

VIN

VIN

VIN

VIN

VIN

Redelay

VSS

Capacitance discharge.

Delay Capacitor

Cd

The circuit which uses the delay

Figure 1: Typical application circuit example



Figure 2: The timing chart of Figure 1

- ① As an early state, the input voltage pin is applied sufficiently high voltage to the release voltage and the delay capacitance (Cd) is charged to the input pin voltage. While the input pin voltage ( $V_{IN}$ ) starts dropping to reach the detect voltage ( $V_{DF}$ ) ( $V_{IN} > V_{DF}$ ), the output voltage ( $V_{OUT}$ ) keeps the "High" level ( $=V_{IN}$ ).
- ② When the input pin voltage keeps dropping and becomes equal to the detect voltage ( $V_{IN} = V_{DF}$ ), an N-ch transistor for the delay capacitance discharge is turned ON, and starts to discharge the delay capacitance. For the internal circuit, which uses the delay capacitance pin as power input, the reference voltage operates as a comparator of VIN, and the output voltage changes into the "Low" level ( $\leq V_{IN} \times 0.1$ ). The detect delay time ( $t_{DF}$ ) is defined as time which ranges from  $V_{IN} = V_{DF}$  to the  $V_{OUT}$  of "Low" level (especially, when the Cd pin is not connected:  $t_{DF0}$ ).
- ③ While the input pin voltage keeps below the detect voltage, and 0.7V or more, the delay capacitance is discharged to the ground voltage ( $V_{SS}$ ) level. Then, the output voltage ( $V_{OUT}$ ) maintains the "Low" level.
- While the input pin voltage drops to less than 0.7V and it increases again to 0.7V or more, the output voltage may not be able to maintain the "Low" level. Such an operation is called "Unspecified Operation", and voltage which occurs at the output pin voltage is defined as unstable operating voltage (V<sub>UNS</sub>).

# ■OPERATIONAL EXPLANATION (Continued)

- (5) While the input pin voltage increases more than 0.7V and it reaches to the release voltage level (V<sub>IN</sub> < V<sub>DF</sub> +V<sub>HYS</sub>), the output voltage (V<sub>OUT</sub>) maintains the "Low" level.
- When the input pin voltage continues to increase more than 0.7V up to the release voltage level (= V<sub>DF</sub> + V<sub>HYS</sub>), the N-ch transistor for the delay capacitance discharge will be turned OFF, and the delay capacitance will be started discharging via a delay resistor (R<sub>DELAY</sub>). The internal circuit, which uses the delay capacitance pin as power input, will operate as a hysteresis comparator (Rise Logic Threshold: V<sub>TLH</sub>=V<sub>TCD</sub>, Fall Logic Threshold: V<sub>THL</sub>=V<sub>SS</sub>) while the input pin voltage keeps higher than the detect voltage (V<sub>IN</sub> > V<sub>DF</sub>).
- ⑦ While the input pin voltage becomes equal to the release voltage or higher and keeps the detect voltage or higher, the delay capacitance (Cd) will be charged up to the input pin voltage. When the delay capacitance pin voltage (V<sub>CD</sub>) reaches to the delay capacitance pin threshold voltage (V<sub>TCD</sub>), the output voltage changes into the "High" (=V<sub>IN</sub>) level. t<sub>DR</sub> is defined as time which ranges from V<sub>IN</sub>=V<sub>DF</sub>+V<sub>HYS</sub> to the V<sub>OUT</sub> of "High" level (especially when the Cd pin is not connected: t<sub>DR0</sub>). t<sub>DR</sub> can be given by the formula (1).

$$t_{DR} = -R_{DELAY} \times Cd \times In (1 - VTCD / VIN) + t_{DR0} \cdots (1)$$
\* In = a natural logarithm

The release delay time can also be briefly calculated with the formula (2) because the delay resistance is  $2.0M\Omega$  (TYP.) and the delay capacitance pin threshold voltage is VIN /2 (TYP.)

$$t_{DR}=R_{DELAY}\times Cd\times 0.69 \cdots (2)$$
\* R<sub>DELAY</sub> is 2.0M  $\Omega$  (TYP.)

As an example, presuming that the delay capacitance is  $0.68\,\mu$  F,  $t_{DR}$  is :

$$2.0 \times 10^{6} \times 0.68 \times 10^{-6} \times 0.69 = 938 (ms)$$

- \* Note that the release delay time may remarkably be short when the delay capacitance is not discharged to the ground (=V<sub>SS</sub>) level because time described in ③ is short.
- 8 While the input pin voltage is higher than the detect voltage ( $V_{IN} > V_{DF}$ ), therefore, the output voltage maintains the "High"(= $V_{IN}$ ) level.

#### Release Delay Time Chart

| Delay Capacitance [Cd] | Release Delay Time [tDR] (TYP.) | Release Delay Time [tDR] (MIN. ~ MAX.) *1 |
|------------------------|---------------------------------|-------------------------------------------|
| (μF)                   | (ms)                            | (ms)                                      |
| 0.01                   | 13.8                            | 11.0 ~ 16.6                               |
| 0.022                  | 30.4                            | 24.3 ~ 36.4                               |
| 0.047                  | 64.9                            | 51.9 ~ 77.8                               |
| 0.1                    | 138                             | 110 ~ 166                                 |
| 0.22                   | 304                             | 243 ~ 364                                 |
| 0.47                   | 649                             | 519 ~ 778                                 |
| 1                      | 1380                            | 1100 ~ 1660                               |

<sup>\*</sup> The release delay time values above are calculate by using formula (2).

<sup>\*1:</sup> The release delay time (t<sub>DR</sub>) is influenced by the release capacitance (Cd).

#### ■NOTES ON USE

- 1. Please use this IC within the stated maximum ratings. For temporary, transitional voltage drop or voltage rising phenomenon, the IC is liable to malfunction should the ratings be exceeded.
- 2. The input pin voltage drops by the resistance between power supply and the VIN pin, and by through current at operation of the IC. At this time, the operation may be wrong if the input pin voltage falls below the minimum operating voltage range. In CMOS output, for output current, drops in the input pin voltage similarly occur. Oscillation of the circuit may occur if the drops in voltage, which caused by through current at operation of the IC, exceed the hysteresis voltage. Note it especially when you use the IC with the VIN pin connected to a resistor.
- 3. Note that a rapid and high fluctuation of the input pin voltage may cause a wrong operation.
- 4. Power supply noise may cause an operational function error. Care must be taken to put an external capacitor between V<sub>IN</sub>-GND and test on the board carefully.
- 5. When there is a possibility of which the input pin voltage falls rapidly (e.g.: 6.0V to 0V) at release operation with the delay capacitance pin (Cd) connected to a capacitor, use a schottky barrier diode connected between the VIN pin and the Cd pin as the Figure 3 shown below.
- When N-channel open drain output is used, output voltages V<sub>OUT</sub> at voltage detection and release are determined by a pull-up resistor tied to the output pin. A resistance value of the pull-up resistor can be selected with referring to the followings. (Refer to Figure 4)

During detection, the formula is given as

Vout=Vpull/(1+Rpull/Ron)

where  $V_{PULL}$  is pull-up voltage and  $R_{ON}$  (\*1) is ON resistance of N-channel driver M5 ( $R_{ON}=V_{DS}/I_{OUT1}$  from the electrical characteristics table).

For example, when  $V_{IN}=2.0V$  (\*2),  $R_{ON}=0.5/0.8\times10^{-3}=625\,\Omega$  (MIN.) and if you want to get  $V_{OUT}$  less than 0.1V when  $V_{PULL}=3.0V$ ,  $R_{PULL}$  can be calculated as follows;

$$R_{PULL}=(V_{PULL}/V_{OUT}-1) \times R_{ON}=(3/0.1-1) \times 625 = 18 \text{ k} \Omega$$

Therefore, pull-up resistance should be selected  $18k\Omega$  or higher.

- (\*1) V<sub>IN</sub> is smaller, R<sub>ON</sub> is bigger
- (\*2) For the calculation, the lowest V<sub>IN</sub> should be used among of the V<sub>IN</sub> range

During release, the formula is given as

$$V_{OUT}=V_{PULL}/(1+R_{PULL}/R_{OFF})$$

where  $V_{PULL}$  is pull-up voltage  $R_{OFF}$  is OFF resistance of N-channel driver M5 ( $R_{OFF}$ = $V_{OUT}$ / $I_{LEAK}$ =15M $\Omega$  from the electrical characteristics table)

For examples, if you want to get V<sub>OUT</sub> larger than 5.99V when V<sub>PULL</sub> is 6.0V, R<sub>PULL</sub> can be calculated as follows;

$$R_{PULL} = (V_{PULL}/V_{OUT}-1) \times R_{OFF} = (6/5.99-1) \times 15 \times 10^6 = 25 \text{k} \Omega$$

Therefore, pull-up resistance should be selected 25k  $\!\Omega\!$  or below.

7. Torex places an importance on improving our products and their reliability. We request that users incorporate fail-safe designs and post-aging protection treatment when using Torex products in their systems.



Figure 3: Circuit example with the delay capacitance pin (Cd) connected to a schottky barrier diode



Figure 4: Circuit example of XC6109N Series

TOIREX

# **■**TYPICAL PERFORMANCE CHARACTERISTICS

(1) Supply Current vs. Input Voltage

(2) Detect Voltage vs. Ambient Temperature





(3) Hysteresis Voltage vs. Ambient Temperature



(4) Output Voltage vs. Input Voltage





# ■TYPICAL PERFORMANCE CHARACTERISTICS (Continued)

(5) Output Current vs. Input Voltage



(6) Cd Pin Sink Current vs. Input Voltage



(8) Release Delay Time vs. Delay Capacitance





(7) Delay Resistance vs. Ambient Temperature



(9) Detect Delay Time vs. Delay Capacitance



# ■TYPICAL PERFORMANCE CHARACTERISTICS (Continued)

(10) Leak Current vs. Ambient Temperature

(11) Leak Current vs. Supply Voltage





# ■ PACKAGING INFORMATION

## ●SSOT-24



#### ●USPN-4

#### (unit:mm)



## ●USPN-4 Reference Pattern Layout



# ●USPN-4 Reference Metal Mask Design



# XC6119 Series

# **■**MARKING RULE

#### ●SSOT-24

① represents output configuration and integer number of detect voltage

## CMOS Output (XC6119C Series)

| MARK | VOLTAGE (V) | PRODUCT SERIES |
|------|-------------|----------------|
| Α    | 0.X         | XC6119C0**N*   |
| В    | 1.X         | XC6119C1**N*   |
| С    | 2.X         | XC6119C2**N*   |
| D    | 3.X         | XC6119C3**N*   |
| E    | 4.X         | XC6119C4**N*   |
| F    | 5.X         | XC6119C5**N*   |

# 

#### N-channel Open Drain Output (XC6119N Series)

| MARK | VOLTAGE (V) | PRODUCT SERIES |
|------|-------------|----------------|
| Н    | 0.X         | XC6119N0**N*   |
| K    | 1.X         | XC6119N1**N*   |
| L    | 2.X         | XC6119N2**N*   |
| M    | 3.X         | XC6119N3**N*   |
| N    | 4.X         | XC6119N4**N*   |
| Р    | 5.X         | XC6119N5**N*   |

#### 2 represents decimal number of detect voltage

| MARK | VOLTAGE (V) | PRODUCT SERIES |
|------|-------------|----------------|
| N    | X.0         | XC6119**0*N*   |
| Р    | X.1         | XC6119**1*N*   |
| R    | X.2         | XC6119**2*N*   |
| S    | X.3         | XC6119**3*N*   |
| Т    | X.4         | XC6119**4*N*   |
| U    | X.5         | XC6119**5*N*   |
| V    | X.6         | XC6119**6*N*   |
| Х    | X.7         | XC6119**7*N*   |
| Υ    | X.8         | XC6119**8*N*   |
| Z    | X.9         | XC6119**9*N*   |

#### 34 represents production lot number

01 to 09, 0A to 0Z,11 to 9Z, A1 to A9,AA to Z9,ZA to ZZ repeated (G, I, J, O, Q, W excluded). Note: No character inversion used.

# ■ MARKING RULE (Continued)

#### ●USPN-4

① represents product series.

| MARK | PRODUCT SERIES |
|------|----------------|
| В    | XC6119*****-G  |

2 represents output configuration and integer number of detect voltage

# 1 0 0 2 4 2 3 4 5 3

USPN-4 (TOP VIEW)

#### CMOS Output (XC6119C Series)

| MARK | VOLTAGE (V) | PRODUCT SERIES |
|------|-------------|----------------|
| Α    | 0.X         | XC6119C0**7*-G |
| В    | 1.X         | XC6119C1**7*-G |
| С    | 2.X         | XC6119C2**7*-G |
| D    | 3.X         | XC6119C3**7*-G |
| E    | 4.X         | XC6119C4**7*-G |
| F    | 5.X         | XC6119C5**7*-G |

N-channel Open Drain Output (XC6119N Series)

| MARK | VOLTAGE (V) | PRODUCT SERIES |
|------|-------------|----------------|
| Н    | 0.X         | XC6119N0**7*-G |
| K    | 1.X         | XC6119N1**7*-G |
| L    | 2.X         | XC6119N2**7*-G |
| M    | 3.X         | XC6119N3**7*-G |
| N    | 4.X         | XC6119N4**7*-G |
| Р    | 5.X         | XC6119N5**7*-G |

3 represents decimal number of detect voltage

| MARK | VOLTAGE (V) | PRODUCT SERIES |
|------|-------------|----------------|
| N    | X.0         | XC6119**0*7*-G |
| Р    | X.1         | XC6119**1*7*-G |
| R    | X.2         | XC6119**2*7*-G |
| S    | X.3         | XC6119**3*7*-G |
| Т    | X.4         | XC6119**4*7*-G |
| U    | X.5         | XC6119**5*7*-G |
| V    | X.6         | XC6119**6*7*-G |
| X    | X.7         | XC6119**7*7*-G |
| Y    | X.8         | XC6119**8*7*-G |
| Z    | X.9         | XC6119**9*7*-G |

#### 45 represents production lot number

01 to 09, 0A to 0Z,11 to 9Z, A1 to A9,AA to Z9,ZA to ZZ repeated (G, I, J, O, Q, W excluded). Note: No character inversion used.

- 1. The products and product specifications contained herein are subject to change without notice to improve performance characteristics. Consult us, or our representatives before use, to confirm that the information in this datasheet is up to date.
- 2. We assume no responsibility for any infringement of patents, patent rights, or other rights arising from the use of any information and circuitry in this datasheet.
- 3. Please ensure suitable shipping controls (including fail-safe designs and aging protection) are in force for equipment employing products listed in this datasheet.
- 4. The products in this datasheet are not developed, designed, or approved for use with such equipment whose failure of malfunction can be reasonably expected to directly endanger the life of, or cause significant injury to, the user.

  (e.g. Atomic energy: aerospace: transport: combustion and associated safety
  - (e.g. Atomic energy; aerospace; transport; combustion and associated safety equipment thereof.)
- Please use the products listed in this datasheet within the specified ranges.
   Should you wish to use the products under conditions exceeding the specifications, please consult us or our representatives.
- 6. We assume no responsibility for damage or loss due to abnormal use.
- 7. All rights reserved. No part of this datasheet may be copied or reproduced without the prior permission of TOREX SEMICONDUCTOR LTD.

#### TOREX SEMICONDUCTOR LTD.

单击下面可查看定价,库存,交付和生命周期等信息

>>Torex Semiconductor(特瑞仕)