

### **General Description**

The AOZ7111 is an active power factor correction (PFC) controller for boost PFC applications that operate in critical conduction mode (CRM). The device uses a voltage mode PWM which does not need rectified AC line voltage information, it saves the power loss of an input sensing network necessary for traditional current-mode CRM PFC controller. The AOZ7111 minimizes the number of external components by integrating safety features that make it an excellent choice for designing robust PFC stages.

The AOZ7111 is available in a SO-8 package and it is rated over a -40°C to +125°C ambient temperature range.

#### **Features**

- No AC input voltage sensing requirement
- AC Fault Detect<sup>™</sup> makes system more robust
- Maximum switching frequency limitation
- Additional OVP detection pin
- Output over-voltage / open-feedback protection and disable function
- Internal closed loop soft-start
- Dynamic OVP function
- Non-linear gain error amplifier enable fast line and load transient response
- No need for the auxiliary winding with minus current detection (ZCD)
- 150µs internal start-up timer
- MOSFET over-current protection and inductor saturation protection
- Under-voltage lockout with hysteresis
- Lower startup and operating current
- +300mA / -800mA peak gate drive current
- Thermal shutdown
- SO-8 package

### **Applications**

- Adapter / ballast
- LCD TV / LED TV
- SMPS



# **Typical Application**



Figure 1. Typical Boost PFC Application



# **Ordering Information**

| Part Number | Ambient Temperature Range | Package | Environmental |
|-------------|---------------------------|---------|---------------|
| AOZ7111AI   | -40°C to +125°C           | SO-8    | Green Product |



AOS Green Products use reduced levels of Halogens, and are also RoHS compliant.

Please visit www.aosmd.com/media/AOSGreenPolicy.pdf for additional information.

# **Pin Configuration**



# **Pin Description**

| Pin Number | Pin Name | Pin Function                                                                                                                                                                                                                                                                  |
|------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | INV      | Inverting input of the error amplifier. The output voltage of the boost PFC converter should be resistively divided to 2.5V.                                                                                                                                                  |
| 2          | СТ       | The Ct pin sources a current to charge an external timing capacitor. The circuit controls the power switch on time by comparing the Ct voltage to an internal voltage derived from $V_{COMP}$ . The Ct pin discharge the external timing capacitor at the end of the on time. |
| 3          | COMP     | This pin is the output of the transconductance error amplifier. Components for the compensation should be connected between this pin and GND.                                                                                                                                 |
| 4          | OVP      | The OVP pin is used to detect PFC output over-voltage when the INV pin information is not correct.                                                                                                                                                                            |
| 5          | CS       | This pin is the input of the zero current detection and over-current protection comparator.                                                                                                                                                                                   |
| 6          | GND      | The GND pin is analog ground.                                                                                                                                                                                                                                                 |
| 7          | OUT      | This pin is the gate drive output.                                                                                                                                                                                                                                            |
| 8          | VCC      | This is the IC supply pin.                                                                                                                                                                                                                                                    |



# **Absolute Maximum Ratings**

Exceeding the Absolute Maximum Ratings may damage the device.

| Symbol                            | Parameter                                                         | Min  | Max             | Units |
|-----------------------------------|-------------------------------------------------------------------|------|-----------------|-------|
| V <sub>CC</sub>                   | Supply Voltage                                                    | -0.3 | 20              | V     |
| I <sub>OH</sub> , I <sub>OL</sub> | Peak Drive Output Current                                         | -800 | +300            | mA    |
| I <sub>CLAMP</sub>                | Driver Output Clamping Diode VO>VCC or VO<-0.3V                   | -10  | +10             | mA    |
|                                   | INV, OVP Pin Input Voltage                                        | -0.3 | 5               | V     |
| \ \/                              | CT, COMP Pin Input Voltage                                        | -0.3 | 9.5             | V     |
| $V_{IN}$                          | CS Pin Input Voltage                                              | -5   | 0.3             | V     |
|                                   | Driver Output Voltage                                             | -0.3 | V <sub>CC</sub> | V     |
| T <sub>J</sub>                    | Operating Junction Temperature                                    |      | +150            | °C    |
| T <sub>A</sub>                    | Operating Temperature Range                                       | -40  | +125            | °C    |
| T <sub>S</sub>                    | Storage Temperature Range                                         | -65  | +150            | °C    |
| ESD                               | Electrostatic Discharge Capability (Human Body Model, JES22-A114) |      | 2.5             | kV    |
| T <sub>L</sub>                    | Lead Temperature (Soldering, 10s)                                 |      | 300             | °C    |
| $\Theta_{JA}$                     | Package Thermal Resistance (Junction-to-Ambient)                  |      | 150             | °C/W  |

## **Electrical Characteristics**

 $T_A$  = 25°C,  $V_{CC}$  = 14V, unless otherwise specified<sup>(1)</sup>

| Symbol                | Parameter                                        | Conditions                                                                                           | Min   | Тур        | Max   | Units |
|-----------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------|-------|------------|-------|-------|
| SUPPLY                |                                                  | ,                                                                                                    |       |            |       |       |
| V <sub>CC</sub>       | Operating Range                                  | After Turn On                                                                                        | 10.5  |            | 18    | V     |
| V <sub>START</sub>    | Start Threshold Voltage                          | V <sub>CC</sub> Increasing                                                                           | 11    | 12         | 13    | V     |
| V <sub>STOP</sub>     | Stop Threshold Voltage                           | V <sub>CC</sub> Decreasing                                                                           | 8.5   | 9.5        | 10.5  | V     |
| V <sub>UVLO_HY</sub>  | Input Under-Voltage Lockout Hysteresis           |                                                                                                      |       | 2.5        |       | V     |
| V <sub>Z</sub>        | Zener Voltage                                    | I <sub>CC</sub> = 20mA                                                                               | 18    | 20         | 22    | V     |
| I <sub>IN_NS</sub>    | Non-Switching Supply Current                     | V <sub>COMP</sub> < 0.9V, V <sub>IN</sub> = 14V                                                      | 0.5   | 1.0        | 1.5   | mA    |
| I <sub>STB</sub>      | Standby Current                                  | V <sub>INV</sub> < 0.2V                                                                              |       | 30         | 60    | μΑ    |
| ERROR AM              | IPLIFIER                                         |                                                                                                      |       |            |       |       |
| $V_{REF}$             | Voltage Reference                                | $T_J = 25^{\circ}C$                                                                                  | 2.465 | 2.5        | 2.535 | V     |
| V <sub>REF_LINE</sub> | Line Regulation                                  | V <sub>CC</sub> = 14V ~ 18V                                                                          |       |            | 10    | mV    |
| G <sub>m</sub>        | Transconductance                                 | V <sub>INV</sub> = 2.4V to 2.6V                                                                      | 75    | 100        | 125   | μS    |
| I <sub>O</sub>        | Error Amplifier Current Capability               | Source: V <sub>INV</sub> = V <sub>REF</sub> -0.1V<br>Sink: V <sub>INV</sub> = V <sub>REF</sub> +0.1V |       | -10<br>+10 |       | μA    |
| C <sub>t_OFFSET</sub> | Minimum Control Voltage to Generate Drive Pluses |                                                                                                      |       | 1.0        |       | V     |
| RAMP OSC              | ILLATOR                                          |                                                                                                      | •     |            |       |       |
| F <sub>MAX</sub>      | Maximum Oscillating Frequency                    |                                                                                                      |       | 350        |       | KHz   |
| T <sub>START</sub>    | Restart Timer Delay                              |                                                                                                      | 50    | 150        | 300   | μs    |
| V <sub>CT(MAX)</sub>  | CT Peak Voltage                                  | V <sub>COMP</sub> = Open                                                                             |       | 8          |       | V     |
| I <sub>CHARGE</sub>   | On Time Capacitor Charge Current                 |                                                                                                      | 150   | 200        | 250   | μA    |



# **Electrical Characteristics (Continued)**

 $T_A$  = 25°C,  $V_{CC}$  = 14V, unless otherwise specified<sup>(1)</sup>

| Symbol                 | Parameter                                   | Conditions                                      | Min  | Тур        | Max   | Units |  |  |  |
|------------------------|---------------------------------------------|-------------------------------------------------|------|------------|-------|-------|--|--|--|
| ZERO CURRENT DETECTION |                                             |                                                 |      |            |       |       |  |  |  |
| V <sub>ZCD-TH</sub>    | Zero Current Detection Comparator Threshold |                                                 | -24  | -15        | -9    | mV    |  |  |  |
| V <sub>OCP1</sub>      | OCP1 Threshold Voltage<br>(Shutdown Mode)   |                                                 | -0.8 | -0.7       | -0.6  | V     |  |  |  |
| V <sub>OCP2</sub>      | OCP2 Threshold Voltage<br>(Latch Mode)      |                                                 |      | -1.2       |       | V     |  |  |  |
| T <sub>ZCD, D</sub>    | Output Delay from ZCD to Output Turn-On     |                                                 |      | 650        |       | ns    |  |  |  |
| GATE DRIV              | /E                                          |                                                 |      |            |       |       |  |  |  |
| R <sub>OH</sub>        | Drive Pull-Up Resistance                    | I <sub>SOURCE</sub> = 50mA                      |      | 24         | 30    | Ω     |  |  |  |
| R <sub>OL</sub>        | Drive Pull-Down Resistance                  | I <sub>SINK</sub> = 50mA                        |      | 5          | 6     | Ω     |  |  |  |
| T <sub>RISE</sub>      | Output Rise Time                            | C <sub>L</sub> = 1nF, 10% to 90%                |      | 70         |       | ns    |  |  |  |
| T <sub>FALL</sub>      | Output Fall Time                            | C <sub>L</sub> = 1nF, 90% to 10%                |      | 25         |       | ns    |  |  |  |
| PROTECTION             | ON                                          |                                                 |      |            |       |       |  |  |  |
| V <sub>DOVP</sub>      | Dynamic OVP Threshold Voltage               | T <sub>A</sub> = 25°C                           | 2.54 | 2.575      | 2.61  | V     |  |  |  |
| HV <sub>OVP_INV</sub>  | Dynamic OVP Hysteresis                      | T <sub>A</sub> = 25°C                           |      | 0.05       |       | V     |  |  |  |
| V <sub>OVP_INV</sub>   | OVP Threshold Voltage @ INV Pin             | T <sub>A</sub> = 25°C                           | 2.62 | 2.685      | 2.75  | V     |  |  |  |
| HV <sub>OVP_INV</sub>  | OVP Hysteresis @ INV Pin                    | T <sub>A</sub> = 25°C                           |      | 0.175      |       | V     |  |  |  |
| V <sub>OVP</sub>       | OVP Threshold Voltage @ OVP Pin             | T <sub>A</sub> = 25°C                           | 2.65 | 2.75       | 2.85  | V     |  |  |  |
| V <sub>EN_INV</sub>    | INV Enable Threshold                        | T <sub>A</sub> = 25°C                           |      | 0.5        |       | V     |  |  |  |
| HY <sub>EN</sub>       | INV Enable Hysteresis                       | T <sub>A</sub> = 25°C                           | 0.01 | 0.055      | 0.120 | V     |  |  |  |
| OTP                    | Over-Temperature Shutdown Limit             | T <sub>J</sub> Rising<br>T <sub>J</sub> Falling |      | 150<br>100 |       | °C    |  |  |  |
| T <sub>HYS</sub>       | Hysteresis Temperature of OTP               |                                                 |      | 50         |       | °C    |  |  |  |

### Note:

Rev. 1.0 January 2013 **www.aosmd.com** Page 4 of 15

<sup>1.</sup> Specifications in BOLD indicate an ambient temperature range -40°C to +125°C. These specifications are guaranteed by design.



# **Functional Block Diagram**





# **Typical Characteristics**















# Typical Characteristics (Continued)













# **Detailed Description**

The AOZ7111 is a voltage mode active power factor correction (PFC) controller designed for cost-effective boost PFC applications that operate in critical conduction mode (CRM). Its voltage mode scheme does not require an AC input line-sensing network, usually necessary for a current mode CRM PFC controller. It gets the ZCD signal pulse from the current sense resistor; therefore, ZCD auxiliary winding is not needed.

AOZ7111 features output over-voltage protection, overcurrent protection, open-feedback protection, and undervoltage lockout protection. A unique AC input fault detection circuit makes the system more robust during the AC absent test. The additional OVP pin can be used to double check the output voltage if the feedback resistor gets damaged. The controller also implements comprehensive safety features for robust designs.

The AOZ7111 is available in SO-8 package.

### **Error Amplifier Regulation**

AOZ7111 regulates the boost output voltage using an internal transconductance error amplifier (EA) with a typical transconductance value of  $100\mu S$ . The advantage in using a transconductance error amplifier is that the INV pin voltage is only determined by the resistor divider network connected to the output voltage, not the operation of the amplifier. This enables the INV pin to be used for sensing over-voltage or under-voltage conditions independently of the error amplifier.

The negative terminal of the EA is pinned out to INV, the positive terminal is connected to a 2.5V ( $\pm 1.8\%$ ) reference ( $V_{REF}$ ), and the EA output is pinned out COMP. The output of the error amplifier (COMP) is connected to the PWM comparator and controls the on-time of the OUT output.

The sink and source current capability of the error amplifier is approximate 10 $\mu$ A during normal operation. When the INV pin voltage is over the normal operating conditions (V<sub>INV</sub>>2.6V, or V<sub>INV</sub><2.4V if the error is large), additional circuitry is activated to enhance the slew-rate of the error amplifier, it enables fast line and load transient response.



Figure 2. Non-linear Gain Characteristics

The output voltage of PFC contains a high ripple frequency, 2 times the AC power line (50Hz or 60Hz). The  $V_{OUT}$  ripple is attenuated by the regulation loop to ensure  $V_{COMP}$  is constant during the AC line cycle. In order to obtain a stable operation and ensure  $V_{COMP}$  is constant during the AC line cycle, the bandwidth should typically be set below 20Hz so that the regulation block output may be relatively constant over a given AC line cycle.

### **Soft-Start**

AOZ7111 employs an internal soft-start function to suppress inrush current and overshoot of output voltage during the startup. The soft-start circuit works after UVLO and standby are released and before the soft-start cancellation voltage is exceeded. During the soft-start, the OTA supplies a constant 10µA into the compensation network at the COMP pin. The voltage at this pin rises linearly as well as the amplitude of the input current. As soon as the output voltage V<sub>OUT</sub> reaches 95% of its rated level, the startup procedure is finished and the normal voltage control takes over.



Figure 3. Soft-Start Sequence

#### On Time Control (Ramp Control Oscillator)

The switching pattern consists of constant on times and variable off times for a given RMS input voltage and output load. The AOZ7111 controls the on-time with the capacitor connected to the Ct pin. A current source charges the Ct capacitor to a voltage derived from the COMP pin voltage ( $V_{Ct(off)}$ ).  $V_{Ct(off)}$  is calculated as below:

$$V_{Ct(off)} = V_{COMP} - Ct_{(offset)} = \frac{2 \times P_{OUT} \times L \times I_{charge}}{EFF \times V_{AC}^2 \times Ct}$$

When V<sub>Ct(off)</sub> is reached, the drive turns off.

The ramp oscillator consists of three phases:

**Charge Phase:** The oscillator capacitor voltage grows linearly from its bottom value (ground) until it exceeds  $V_{COMP}$  -  $Ct_{(offset)}$ . At that moment, the PWM latch output gets low and the oscillator discharge sequence is set.

**Discharge Phase:** The oscillator capacitor is discharged down to its valley value of 0V.

**Standby Phase:** At the end of the discharge sequence, the oscillator voltage is maintained in a low state until the PWM latch is set again.

 $V_{COMP}$  varies with the RMS input voltage and output load, the on time is constant during the AC line cycle if the values of the compensation components are sufficient to filter out the  $V_{OUT}$  ripple. The maximum on time of the controller occurs when  $V_{COMP}$  is at the maximum. The Ct capacitor is sized to ensure that the required on time is reached at maximum output power and the minimum input voltage condition.

The minimum Ct value is calculated as below:

$$Ct_{(min)} = \frac{2 \times P_{OUT} \times L \times I_{charge}}{EFF \times V_{AC}^2 \times V_{Ct(max)}}$$

#### **Current Detection Block**

The current detection circuit is composed of zero current detection and over-current detection.

The inductor current is converted into a voltage by inserting a ground reference resistor (R<sub>CS</sub>) series with the input diode bridge and the input filtering capacitor. Therefore, a negative voltage proportional to the inductor current is built:

$$V_{CS} = -R_{CS} \times I_{L}$$

where,

L is the inductor current; R<sub>CS</sub> is the current sense resistor; V<sub>CS</sub> is the measured voltage.

#### **Zero Current Detection**

The zero current detection function guarantees that the MOSFET can not turn on as long as the inductor current has not reached zero.

The negative signal  $V_{CS}$  is applied to the current sense at pin 5. The pin 5 voltage is compared to the -15mV threshold so that as long as  $V_{CS}$  is lower than this threshold, the current sense comparator resets the PWM latch to force the gate drive signal low state. Consequently, it is not possible to turn on the power MOSFET until the inductor current is measured smaller than  $(15\text{mV/R}_{CS})$ , nearly at zero.



Figure 4. Switching and Current Sense Operation

#### **Over-Current Protection**

The over-current detection protective circuit detects the inductor current and protects the power MOSFET by turning off the output driver when it becomes higher than the set current level. With the over-current detection, the voltage across the current detection resistance  $R_{CS}$  connected to the GND is fed to the CS pin. If the CS pin voltage compared by the over-current detection comparator becomes lower than -0.7V, it is then regarded as over-current state; therefore, the feed-forward of the output driver is reset to turn off the power MOSFET.

### **Restart Timer**

AOZ7111 utilizes self-oscillation instead of the oscillator with fixed frequency. In steady operation, it turns on the MOSFET with a signal from the zero current detector.

In startup or light load conditions, a trigger signal is required for starting up or stable operation. When the output of the IC continues turn-off (150µs or more), the restart trigger signal is automatically generated.

### **Maximum Switching Frequency Limit**

Because the MOSFET turn-on depends on the CS input, switching frequency may increase to higher than several MHz due to the mis-triggering or noise on the nearby CS pin. If the switching frequency is higher than needed for critical conduction mode, it will enter CCM. In CCM, inductor current can be raised very high, which may exceed the current rating of the power switch or diode. This can seriously damage the power switch and burn it down. To avoid this, the maximum switching frequency limitation is embedded. If the ZCD signal is applied again within 2.9µs after the previous edge of gate signal, this signal is ignored and AOZ7111 waits for another ZCD signal.

### **Overvoltage Protection (OVP)**

It is critical that over voltage protection (OVP) prevents the output voltage exceeding the ratings of PFC stage components. Over-voltage protection (OVP) is embedded by the information at the INV pin. That information comes from the output through the voltage dividing resistors. AOZ7111 has dynamic OVP function to narrow the on time when the INV voltage is higher than 2.575V. When the voltage further rises and exceeds the comparator reference voltage of static OVP (2.685V), the OVP comparator shuts down the output drive pulse. The OVP logic includes hysteresis to ensure that output voltage has sufficient time to discharge before the AOZ7111 driver recovery and also to ensure noise immunity.

#### **Additional OVP detection**

Over-voltage protection (OVP) is embedded by the information at the INV pin. That information comes from the output through the voltage dividing resistors. When the upper divider resistor gets damaged and resistance becomes too high the output electrolytic capacitor may explode. To prevent such a catastrophe the additional OVP pin is assigned to double check output voltage.

When the second OVP triggers, switching can be recovered only when the  $V_{CC}$  supply voltage falls below  $V_{STOP}$  and builds up higher than UVLO again.



Figure 5. OVP Circuitry Around INV and OVP Pin

### **AC Input Fault Detection**

AOZ7111 does not require an AC input voltage sensing, nor does it need the auxiliary winding with minus current detection. In general, the V<sub>CC</sub> of PFC controller is supplied by a system standby power supply, a mismatch may occur in a worst case scenario. A worst case scenario could be AC input chattering: the electric AC power source is suddenly absent for two or three additional AC line cycles, V<sub>CC</sub> is still higher than UVLO (V<sub>STOP</sub>) during this time, so the voltage control loop tries to compensate for the V<sub>OUT</sub> drop and V<sub>COMP</sub> will increase until it reaches its maximum clamp level. During the AC input recovery, high comp leads to very high switching current and severe stress is put on both the MOSFET and boost diode. To ensure that the system is more robust and reliable, AOZ7111 has a unique AC input fault detection circuit to protect against this type of scenario. If the AC input voltage is absent two or three additional cycles, internal soft-start is reset and waits for the AC input recovery again. During the AC input recovery, soft-start manages turn-on time allowing the switching current to increase smoothly.



Figure 6. Operation with AC Input Fault Detection

#### **Under Voltage Lock Out (UVLO)**

UVLO function is used to prevent controller malfunction when  $V_{CC}$  supply voltage drops. When  $V_{CC}$  supply voltage reaches 12V (typ), the internal block of the IC is enabled and starts operation. When  $V_{CC}$  supply voltage drops below 9.5V (typ), most of the internal circuit is disabled to reduce the IC current consumption.

#### **Under Voltage Protection (UVP)**

AOZ7111 detects the under voltage fault if  $V_{INV}$  is less than  $V_{EN\_INV}$ . The UVP comparator disables the operation when  $V_{INV}$  is less than 0.5V and there is 55mV hysteresis. An external small-signal MOSFET can be used to disables the IC. During disable mode, the current consumption of the IC decreases to 60 $\mu$ A or less.



## **Application Information**

Alpha and Omega Semiconductor provides an EXCEL based design tool, an application note and a demonstration board to help the design of AOZ7111 and reduce the R&D cycle time. All the tools can be download from: <a href="https://www.aosmd.com">www.aosmd.com</a>.

### **PCB Layout Guide**

The following are good PCB layout guideline for a PFC stage:

- 1. To keep the IC GND pin as clean as possible, the power stage ground and the signal ground must be separated.
- 2. The PFC MOSFET gate drive loop path should be minimized.
- 3. Minimize the trace length to INV pin. Since the feedback node is high impedance the trace from the output resistor divider to INV pin should be as short as possible.
- 4. Switching current sense (CS pin) is very important for the stable operation of PFC stage. Normally, a RC filter is recommended to reduce the noise applied to the CS pin.
- 5. The  $V_{CC}$  decoupling capacitor  $C_{VCC}$  need to be placed close to IC  $V_{CC}$  and GND pin as much as possible.



Figure 7. Recommended PCB Layout



# Package Dimensions, SO-8L







#### **RECOMMENDED LAND PATTERN**



#### **Dimensions in millimeters**

| Symbols | Min. | Nom.     | Max. |
|---------|------|----------|------|
| Α       | 1.35 | 1.65     | 1.75 |
| A1      | 0.10 | _        | 0.25 |
| A2      | 1.25 | 1.50     | 1.65 |
| b       | 0.31 |          | 0.51 |
| С       | 0.17 | _        | 0.25 |
| D       | 4.80 | 4.90     | 5.00 |
| E       | 3.80 | 3.90     | 4.00 |
| е       | ,    | 1.27 BSC | )    |
| E1      | 5.80 | 6.00     | 6.20 |
| h       | 0.25 | _        | 0.50 |
| L       | 0.40 | _        | 1.27 |
| θ       | 0°   | _        | 8°   |

#### **Dimensions in inches**

| Symbols | Min.  | Nom.    | Max.  |
|---------|-------|---------|-------|
| Α       | 0.053 | 0.065   | 0.069 |
| A1      | 0.004 | _       | 0.010 |
| A2      | 0.049 | 0.059   | 0.065 |
| b       | 0.012 | _       | 0.020 |
| С       | 0.007 | _       | 0.010 |
| D       | 0.189 | 0.193   | 0.197 |
| Е       | 0.150 | 0.154   | 0.157 |
| е       | 0     | .050 BS | C     |
| E1      | 0.228 | 0.236   | 0.244 |
| h       | 0.010 | _       | 0.020 |
| L       | 0.016 | _       | 0.050 |
| θ       | 0°    | _       | 8°    |

### Notes:

- 1. All dimensions are in millimeters.
- 2. Dimensions are inclusive of plating.
- 3. Package body size exclude mold flash and gate burrs. Mold flash at the non-lead sides should be less than 6 mils each.
- 4. Dimension L is measured in gauge plane.
- 5. Controlling dimension is millimeter, converted inch dimensions are not necessarily exact.



# Tape and Reel Dimensions, SO-8L



UNIT: mm

| Packag | e A0  | B0    | K0    | D0    | D1    | Е     | E1    | E2    | P0    | P1    | P2    | T     |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| SO-8   | 6.40  | 5.20  | 2.10  | 1.60  | 1.50  | 12.00 | 1.75  | 5.50  | 8.00  | 4.00  | 2.00  | 0.25  |
| (12mm  | ±0.10 | ±0.10 | ±0.10 | ±0.10 | ±0.10 | ±0.10 | ±0.10 | ±0.10 | ±0.10 | ±0.10 | ±0.10 | ±0.10 |



# **Leader/Trailer and Orientation**





# **Part Marking**



### **LEGAL DISCLAIMER**

Applications or uses as critical components in life support devices or systems are not authorized. AOS does not assume any liability arising out of such applications or uses of its products. AOS reserves the right to make changes to product specifications without notice. It is the responsibility of the customer to evaluate suitability of the product for their intended application. Customer shall comply with applicable legal requirements, including all applicable export control rules, regulations and limitations.

AOS' products are provided subject to AOS' terms and conditions of sale which are set forth at: <a href="http://www.aosmd.com/terms">http://www.aosmd.com/terms</a> and conditions of sale

#### LIFE SUPPORT POLICY

ALPHA AND OMEGA SEMICONDUCTOR PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS.

As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

Rev. 1.0 January 2013 **www.aosmd.com** Page 15 of 15

# 单击下面可查看定价,库存,交付和生命周期等信息

# >>AOS(万代)