# 6MHz, 750mA DC-DC Buck Converter for RF Power Amplifiers

## **FEATURES**

- 6MHz PWM Switching Frequency at Heavy Load
- Input Voltage 2.2V to 5V
- Adjustable Output Voltage 0.5V to 3.4V through VCON Voltage
- Automatic PWM-PFM Mode Change
- Spread Spectrum PWM Frequency Dithering
- 27µA PFM Quiescent Current at Light Load
- 750mA Output Current Capacity
- Cycle-by-Cycle Peak Current Limit Protection
- Thermal Overload Protection
- Small Chip Inductor in 0805 Case Size Allowed
- 0402 Case Size and 6.3V Ceramic Capacitor for C<sub>IN</sub> and C<sub>OUT</sub>
- FCDFN 1.5mm X1.0mm X0.55mm-6L Package

## **APPLICATIONS**

Battery-Powered 2G, 3G and 4G Power Amplifiers Battery-Powered RF Devices NB-IoT Devices

# **TYPICAL APPLICATION CIRCUIT**

## **GENERAL DESCRIPTION**

AW37416 is a 6MHz DC-DC step-down converter suitable for RF power amplifiers supplied by a single battery. The device provides a regulated adjustable output voltage from 0.5V to 3.4V, 2.2V to 5V input voltage range.

The AW37416 works in three operation modes. At heavy load, the device operates in 6MHz fixed frequency PWM mode to minimize the RF interference. At light load, the AW37416 enters peak-current-control PFM mode automatically to reduce the switching losses. In PFM mode, the quiescent current consumed by the part is reduced to  $27\mu$ A for the purpose to extend the battery life. The device is off in Shutdown mode and reduces the supply current to  $0.1\mu$ A(typical).

AW37416 is available in a FCDFN 1.5mm X1.0mm X0.55mm-6L package. The high switching frequency 6MHz allows the use of the economic size-saving external components, two ceramic capacitors and one 0.47µH inductor are required.



Figure 1

Typical Application Circuit of AW37416

All trademarks are the property of their respective owners.

## **PIN CONFIGURATION AND TOP MARK**



AW37416FDR Marking (Top View)



M—AW37416FDR XX—Production Tracing Code



## **PIN DEFINITION**

| No. | NAME | DESCRIPTION                                                                                                                                                    |
|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1  | RUN  | Enable Input. Set a digital input high to enable the part. Set low to shut down the AW37416. Do NOT leave the RUN pin floating.                                |
| A2  | VIN  | Power Supply Input. Put a 10µF bypass capacitor close to this pin.                                                                                             |
| B1  | VCON | Analog Voltage Control Input. Do NOT leave the VCON pin floating.<br>Put an analog input voltage at this pin to set up the output voltage.<br>VOUT=2.5 x VCON. |
| B2  | SW   | Switching Node Output.                                                                                                                                         |
| C1  | OUT  | Output Voltage Feedback Input. Connect this pin to output supply at the output inductor.                                                                       |
| C2  | GND  | Ground.                                                                                                                                                        |

www.awinic.com.cn

# FUNCTIONAL BLOCK DIAGRAM





## **TYPICAL APPLICATION CIRCUITS**



## **ORDERING INFORMATION**

| Part Number | Temperature | Package                     | Marking | Moisture<br>Sensitivity<br>Level | Environmental<br>Information | Delivery Form              |
|-------------|-------------|-----------------------------|---------|----------------------------------|------------------------------|----------------------------|
| AW37416FDR  | -40°C∼85°C  | FCDFN<br>1.5mmX1.0mm<br>-6L | Μ       | MSL1                             | ROHS+HF                      | 3000 Units/<br>Tape & Reel |

# ABSOLUTE MAXIMUM RATINGS<sup>(NOTE1)</sup>

| PARAMETER                         | RANGE                                   |               |  |  |  |  |
|-----------------------------------|-----------------------------------------|---------------|--|--|--|--|
| Supply Voltage Ran                | ge V <sub>IN</sub>                      | -0.3V to 6V   |  |  |  |  |
| Output Voltage Range              | (GND-0.3)V to (VI <mark>N+</mark> 0.3)V |               |  |  |  |  |
| Junction-to-ambient Thermal       | 169°C /W                                |               |  |  |  |  |
| Operating Free-air Tempe          | rature Range                            | -40°C to 85°C |  |  |  |  |
| Junction Temperature              | -40°C to 125°C                          |               |  |  |  |  |
| Maximum Junction Tempe            | 150°C                                   |               |  |  |  |  |
| Storage Temperatu                 | -65°C to 150°C                          |               |  |  |  |  |
| Lead Temperature (Solderin        | 260°C                                   |               |  |  |  |  |
|                                   | ESD <sup>(NOTE 2)</sup>                 |               |  |  |  |  |
| HBM (Human Body                   | ±2kV                                    |               |  |  |  |  |
| CDM                               | ±1.5kV                                  |               |  |  |  |  |
| Latch-Up                          |                                         |               |  |  |  |  |
| Test Condition: JEDEC STANDARD N  | +IT: 200mA                              |               |  |  |  |  |
| Test Condition. JEDEC STANDARD NO | DECEIVIDER 2008                         | -IT: -200mA   |  |  |  |  |

NOTE1: Conditions out of those ranges listed in "absolute maximum ratings" may cause permanent damages to the device. In spite of the limits above, functional operation conditions of the device should within the ranges listed in "recommended operating conditions". Exposure to absolute-maximum-rated conditions for prolonged periods may affect device reliability.

NOTE2: The human body model is a 100pF capacitor discharged through a  $1.5k\Omega$  resistor into each pin. Test method: MIL-STD-883H Method 3015.8

# **ELECTRICAL CHARACTERISTICS**

All typical values are tested at VIN=3.6V, TA=25°C. (unless otherwise noted) Minimum and Maximum limits are specified by design, test, or statistical analysis, applying over full ambient temperature range (-40°C≤TA ≤85°C) and over VIN range of 2.2V to 5V.

|                      | PARAMETER                                     | TEST CONDITION                                                                | MIN       | ТҮР       | MAX     | UNIT     |
|----------------------|-----------------------------------------------|-------------------------------------------------------------------------------|-----------|-----------|---------|----------|
| Vin                  | Input voltage range                           |                                                                               | 2.2       |           | 5       | V        |
| I <sub>LOAD</sub>    | Recommended load current                      |                                                                               | 0         |           | 750     | mA       |
| Ουτρυτ νο            | LTAGE                                         |                                                                               |           |           |         |          |
| V <sub>out,min</sub> | OUT pin voltage at minimum setting            | PWM mode,<br>V <sub>IN</sub> =3.6V<br>VCON=0.2V                               | 0.45      | 0.5       | 0.55    | V        |
| Vout,max             | OUT pin voltage at maximum setting            | PWM mode,<br>V <sub>IN</sub> =3.9V,<br>VCON=1.36V                             | 3.3       | 3.4       | 3.5     | V        |
| SUPPLY CU            | IRRENT                                        |                                                                               |           | X         |         |          |
| loupu                | Supply current in shutdown                    | V <sub>RUN</sub> =0V, V <sub>IN</sub> =3.6V                                   |           |           | 1       | μA       |
| ISHDN                | mode                                          | V <sub>run</sub> =0V, V <sub>in</sub> =5V                                     |           |           | 1.5     | μA       |
| Iq_pwm               | PWM mode quiescent current                    | PWM mode. 100%<br>Duty Ratio.<br>VCON=0.8 <mark>V, V<sub>our</sub>=1</mark> V |           |           | 1.2     | mA       |
| Iq_pfm               | Power save mode quiescent<br>current          | PFM mode. No Load,<br>Closed loop                                             |           | 27        | 45      | μΑ       |
| POWER FET SWITCHES   |                                               |                                                                               |           |           |         |          |
| R <sub>DSON(P)</sub> | P-type power switch on resistance             | I <sub>sw</sub> =200mA                                                        |           | 130       | 260     | mΩ       |
| R <sub>DSON(N)</sub> | N-type power switch on resistance             | I <sub>sw</sub> =-200mA                                                       |           | 80        | 160     | mΩ       |
| STEP-DOW             |                                               |                                                                               |           |           |         |          |
|                      | P-type power switch peak                      |                                                                               |           | 1.5       |         | А        |
| ILIM                 | current limit                                 | V <sub>IN</sub> =3.6V, Open Loop<br>Condition                                 | 1.3       |           | 1.7     | А        |
|                      |                                               | Average Value                                                                 |           | 6         |         | MHz      |
| fosc                 | Center switching frequency                    | V <sub>IN</sub> =3.6V, Open Loop<br>Condition                                 | 5.4       |           | 6.6     | MHz      |
|                      | Frequency Dithering                           |                                                                               |           | 7         |         | %        |
| Vrun_h               | RUN pin logic high input<br>threshold voltage |                                                                               | 1.2       |           |         | V        |
| Vrun_l               | RUN pin logic low input threshold voltage     |                                                                               |           |           | 0.4     | V        |
| www.awinic.co        | om.cn 5                                       | Copyright © 2019 SH                                                           | IANGHAI A | WINIC TEC | HNOLOGY | CO., LTD |

Copyright © 2019 SHANGHAI AWINIC TECHNOLOGY CO., LTD

|          | PARAMETER                                                                                                 | TEST CONDITION                                                         | MIN | ТҮР | MAX | UNIT |
|----------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----|-----|-----|------|
| Gain     | VCON to VOUT gain                                                                                         |                                                                        |     | 2.5 |     | V/V  |
| IVCON    | VCON pin leakage current                                                                                  |                                                                        |     |     | 1   | μA   |
| T        | V <sub>OUT</sub> step rise time from 0.6V<br>to 3.4V                                                      | VCON=0.24V to<br>1.36V, T <sub>R</sub> =1μs,<br>R <sub>LOAD</sub> =10Ω |     |     | 30  | μS   |
| I CON_TR | Vou⊤ step fall time from 3.4V<br>to 0.6V                                                                  | VCON=1.36V to<br>0.24V, T <sub>F</sub> =1μs,<br>R <sub>LOAD</sub> =10Ω |     |     | 30  | μS   |
| DMAX     | Maximum duty ratio                                                                                        |                                                                        | 100 |     |     | %    |
| Ton      | Turn on time (time for output<br>voltage to reach 95% final<br>value after RUN low to high<br>transition) | VRUN=Low-to-High,<br>VIN=4.2V, Vout=3.4V,<br>Iout<=1mA,<br>Cout=4.7µF  |     |     | 55  | μs   |
|          |                                                                                                           | Vout=0.8V,<br>I <sub>OUT</sub> =10mA                                   |     | 75  |     | %    |
| η        | Efficiency                                                                                                | V <sub>оит</sub> =2V,<br>I <sub>оит</sub> =200mA                       |     | 89  |     | %    |
|          |                                                                                                           | VIN=3.9V, VOUT=3.3V,<br>IOUT=500mA                                     | 0   | 93  |     | %    |

## **TYPICAL CHARACTERISTICS**

#### Table 1 TABLE OF FIGURES

| INDEX                                                     | FIG No.       |
|-----------------------------------------------------------|---------------|
| Efficiency vs Output Current (Vout=2V)                    | FIG 5         |
| Efficiency vs Output Current (V <sub>OUT</sub> =3V)       | FIG 6         |
| Efficiency vs Voltage                                     | FIG 7         |
| Output Voltage vs Output Current (V <sub>IN</sub> =2.4V)  | FIG 8         |
| Output Voltage vs Output Current (V <sub>IN</sub> =3V)    | FIG 9         |
| Output Voltage vs Output Current (V <sub>IN</sub> =3.6V)  | <u>FIG 10</u> |
| Output Voltage vs Output Current (V <sub>OUT</sub> =1.5V) | FIG 11        |
| Output Voltage vs Output Current (V <sub>OUT</sub> =2.5V) | <u>FIG 12</u> |
| Output Voltage vs Output Current (V <sub>IN</sub> =3.6V)  | <u>FIG 13</u> |
| Output Voltage vs Output Current (V <sub>IN</sub> =3.9V)  | <u>FIG 14</u> |
| PFM-PWM Mode Threshold Voltage vs Output Voltage          | <u>FIG 15</u> |
| PWM-PFM Mode Threshold Voltage vs Output Voltage          | FIG 16        |
| Shutdown Current vs Temperature                           | FIG 17        |
| Quiescent Current vs Supply Voltage                       | FIG 18        |
| Switching Frequency vs Temperature                        | <u>FIG 19</u> |
| Output Voltage vs Supply Current                          | <u>FIG 20</u> |
| PFM Mode Quiescent Current                                | <u>FIG 21</u> |
| VIN-VOUT vs Output Current                                | <u>FIG 22</u> |
| Output Voltage Ripple in PWM Mode (Vour=2V)               | <u>FIG 23</u> |
| Output Voltage Ripple in PWM Mode (VIN=2.2V)              | <u>FIG 24</u> |
| Output Voltage Ripple in PFM Mode (Vouт=2V)               | FIG 25        |
| Output Voltage Ripple in PFM Mode (V <sub>IN</sub> =2.2V) | FIG 26        |
| Startup                                                   | FIG 27        |
| Startup                                                   | FIG 28        |
| Shutdown                                                  | <u>FIG 29</u> |
| Load Transient Response                                   | <u>FIG 30</u> |
| Load Transient Response                                   | FIG 31        |





#### VIN=VRUN=3.6V; TA=25°C, CIN =10 $\mu$ F, COUT = 4.7 $\mu$ F and L=0.47 $\mu$ H, unless otherwise noted.



www.awinic.com.cn

Copyright © 2019 SHANGHAI AWINIC TECHNOLOGY CO., LTD

#### VIN=VRUN=3.6V; TA=25°C, CIN =10 $\mu$ F, COUT = 4.7 $\mu$ F and L=0.47 $\mu$ H, unless otherwise noted.



www.awinic.com.cn



VIN=VRUN=3.6V; TA=25°C, CIN =10 µF, COUT = 4.7 µF and L=0.47 µH, unless otherwise noted.





## **DETAILED FUNCTIONAL DESCRIPTION**

The AW37416 is a single output step-down DC-DC converter suiting for powering RF power amplifiers in battery-powered portable RF devices. The AW37416 utilizes voltage-mode PWM control with synchronous rectification to provide maximum load current up to 750mA in high efficiency. The 6MHz switching frequency of AW37416 allows the utilization of small external components to reduce the size of the solutions. Maximum load range may vary from this depending on input voltage, output voltage, and the inductor chosen.

The AW37416 operates in three modes depending on load current demand: Pulse-Width-Modulation (PWM), Pulse-Frequency-Modulation (PFM) and Shutdown mode. In heavy load current condition, the AW37416 operates in PWM mode and automatically switches into PFM mode in light load condition. Shutdown mode turns off the device completely and reduces the current consumption to 0.1µA (typical).

Precision of the DC PWM-mode output voltage is  $\pm 3\%$  for 3.4V. Efficiency is around 93%(typical) for a 500mA load with a 3.3V output and 3.9V input. The output voltage is dynamically programmable from 0.5V to 3.4V by adjusting the VCON pin voltage without the need of external feedback resistors. This feature extends battery life by capable of changing the power amplifier supply voltage dynamically depending on its transmitting power.

High-side power PFET cycle-by-cycle current limit protection, low-side power NFET cycle-by-cycle sinking current limit, short-circuit-protection and on-chip thermal protection are also available on the AW37416.

The AW37416 is available in 1.5mm X 1.0mm X 0.55mm 6-lead flip-chip package. This package provides the smallest size for space-critical applications, while 6MHz operating switching frequency reducing the size of external components, only three external power components are requires careful board design and precision assembly equipment. Use of this package is best suited for opaque-case applications, where its edges are not subject to high-intensity ambient red or infrared light. Also the system controller should set RUN low during power-up and other low supply voltage conditions.

## FEATURE DESCRIPTION

### **CIRCUIT OPERATION**

At the beginning of each switching cycle, the 6MHz clock pulses set the PWM latch to turn on the internal highside P-type power FET switch. The current flows from the input node to the output capacitor and loading through the PFET switch. The inductor limits the current to a ramp with a slope  $(V_{IN}-V_{OUT})/L$ , by storing energy in a magnetic field. During the second part of each cycle, as the internal saw-tooth waveform voltage exceeds the output voltage of the error amplifier, the PWM comparator trips and resets the PWM latch to turn off the high-side PFET switch and to turn on the low-side NFET switch. As a result, the magnetic field of the inductor collapses, generating a voltage that forces the current from ground through the NFET switch to the output capacitor and load. The inductor current ramps down with a slope around  $V_{OUT}/L$  when the NFET switch is on.

By sending a duty-cycle modulated rectangular wave at SW to the inductor and output filter capacitor low-pass filter, the output voltage is regulated. The output voltage is equal to the average voltage at the SW pin.

### BUCK DC-to-DC CONVERTER OPERATING

The AW37416 is a synchronous rectifier type buck converter with both high-side and low-side switches integrated on die. The AW37416 uses an internal NFET as a synchronous rectifier to reduce rectifier forward voltage drop and associated power loss. Synchronous rectification provides a significant improvement is efficiency whenever the output voltage is relatively low compared to the voltage drop across an ordinary rectifier diode.

In PWM operation, the NFET synchronous rectifier is turned on in the second part of each cycle and turned off prior to the next cycle. No external transistors and diodes are required.

www.awinic.com.cn

The device operates in three modes: Shutdown mode (RUN=Low), PFM mode as operating at light load and PWM mode as operating at heavy load.

#### SHUTDOWN MODE

The AW37416 enters shutdown mode as the voltage at RUN pin below 0.4V or the input voltage below UVLO threshold voltage (1.8V). In shutdown mode, the typical current consumption of the whole chip is  $0.1\mu$ A. Putting the voltage at the RUN pin above 1.2V will enable the device.

#### **PWM MODE OPERATION**

In heavy load condition, the AW37416 operates in PWM mode from a fixed clock (6MHz). In PWM mode operation, the converter operates as a voltage-mode controller. The voltage mode PWM control allows the converter to achieve excellent load and line regulation. The output voltage is regulated by switching at a constant frequency and then modulating the energy per cycle to control power to the load. At the beginning of each clock cycle the PFET switch is on and the inductor current ramps up until the comparator trips and the control logic turns off the switch. Then the NFET switch is turned on and the inductor current ramps down. The next cycle is initialed by the clock turning off the NFET switch and turning on the PFET switch.

#### PFM MODE OPERATION

At light load condition, the AW37416 enters the PFM mode operation to save power and improve efficiency. During PFM mode operation, the AW37416 works in the peak-current-control, the inductor peak current is limited to 500mA. The output voltage is regulated by varying the switching frequency, proportional to loading current.

#### INDUCTOR PEAK CURRENT LIMITATIONS

During PWM mode operation, peak inductor current is monitored and limited by the AW37416 current limiting circuitry. In PWM mode, the cycle-by-cycle current limit is 1500mA.

### SHORT-CIRCUIT PROTECTION

If an excessive load pulls the output voltage below 0.3V, AW37416 disables the NFET, and the cycle-by-cycle current limit is reduced to 500mA. When the output voltage becomes less than 0.15V(typical), the switching frequency decreases to 3MHz to protecting the part from excess current and thermal stress damages.

### DYNAMICALLY ADJUSTABLE OUTPUT VOLTAGE

To eliminate the need for external feedback resistors, the output voltage can be set from 0.5V to 3.4V by changing the voltage on the VCON pin. In PA applications where peak power is needed only when the handset is far away from the base station or when data is being transmitted. Therefore the supply power to the PA can be controlled by adjusting the voltage at VCON, to optimizing the battery life.

The AW37416 moves into Pulse-Skipping mode when the duty cycle ratio is up to approximately 88% or less than approximately 15%. The output voltage ripple increases slightly.

### THERMAL PROTECTION

The thermal capability of IC can be exceeded due to buck converter output stage power level, therefore a thermal protection circuitry is implemented to prevent device from thermal damage. When the junction temperature exceeds around 150°C, the output rectifier stops switching, both PFET and NFET off. The AW37416 resumes switching as the junction temperature drops below 125°C.

#### SOFT-START

awinic

The AW37416 features a soft-start circuit to limit in-rush current during start-up. During start-up, the duty ratio of the SW voltage waveform is increased slowly until the output voltage reaches the setting value. Soft-start is activated if RUN pin voltage goes from low to high after V<sub>IN</sub> reaches 2V.





## **APPLICATION INFORMATION**

## **TYPICAL APPLICATION**



## INDUCTOR SELECTION

Two main considerations must be considered when choosing an inductor: the inductor should not saturate and the inductor current ripple should be small enough to achieve the desired output voltage ripple.

| www.uwmmo.oom.on | www.awinic.com.c | n |
|------------------|------------------|---|
|------------------|------------------|---|

The minimum value of inductance to ensure good performance is 0.3µH at bias current over the ambient temperature range. Shielding inductors radiates less noise and should be preferred.

The saturation current should be greater than the sum of the maximum load current and the worst case average to peak inductor current.

ISAT>IOUT\_MAX+IRIPPLE

Where

- I<sub>OUT\_MAX</sub> is the maximum load current (750mA)
- IRIPPLE is the average-to-peak inductor current.

$$I_{RIPPLE} = \frac{V_{IN} - V_{OUT}}{2L} \times \frac{V_{OUT}}{V_{IN}} \times \frac{1}{f}$$

Where

- $V_{IN}$  is the maximum input voltage in application.
- V<sub>OUT</sub> is the output voltage
- L is the minimum inductor value including worst-case tolerances (30% drop can be considered)
- f is the minimum switching frequency

A more conservative and recommended approach is to choose an inductor that can support the maximum current limit of 1500mA.

## **CAPACITORS SELECTION**

The AW37416 is designed for use with ceramic capacitors for its input and output filters. Use a  $10\mu$ F ceramic capacitor for the input bypass filter and a  $4.7\mu$ F ceramic for the output. The effective output capacitance should remain at least  $3\mu$ F at DC bias and temperature conditions for stability reason. 25V of rated-voltage ceramic capacitors are suitable for full range output voltage applications. Ceramic capacitors type such as X5R, X7R, and B are recommended for both filters. These types provide optimal balance between small size, cost, reliability, and performance for cell phones and similar applications.

The output filter capacitor absorbs the voltage ripple. These capacitors must be selected with sufficient capacitance and sufficiently low equivalent series resistance (ESR) to perform these functions. The ESR of the filter capacitors is generally a major factor in voltage ripple. The output capacitor selection is determined by output voltage ripple and load transient response requirement. For high transient load performance high output capacitor value must be use. For a given peak-to-peak ripple current I<sub>LPP</sub> in the inductor od the output filter, the output ripple across the output capacitor is the sum of three components as below.

#### VOUTPP=VOUTPP©+VOUTPP(ESR)+VOUTPP(ESL)

Where

- VOUTPPO is the ripple component coming from an equivalent total capacitance of the output capacitors.
- VOUTPP(ESR) is a ripple component from an equivalent ESR of the output capacitors.
- VOUTPP(ESL) is a ripple component from an equivalent ESL of the output capacitors.

In PWM operation mode, the three ripple components can be obtained by

$$V_{OUTPP(C)} = \frac{f_{L_PP}}{8 \times C \times f_{SW}}$$

www.awinic.com.cn

Copyright © 2019 SHANGHAI AWINIC TECHNOLOGY CO., LTD

#### VOUTPP(ESR)=ILPP x ESR

$$V_{\text{OUTPP(ESL)}} = \frac{\text{ESL}}{\text{ESL+L}} \times V_{\text{IN}}$$

And the peak-to-peak ripple current is:

$$I_{LPP} = \frac{(PV_{IN}-V_{OUT}) \times V_{OUT}}{PV_{IN} \times F_{SW} \times L}$$

In applications with all ceramic output capacitors, the main ripple component of the output ripple is V<sub>OUTPP®</sub>. So that the minimum output capacitance can be calculated regarding to a given output ripple requirement V<sub>OUTPP</sub> in PWM operation mode.

$$C_{MIN} = \frac{I_{LPP}}{8 \times V_{OUTPP} \times f_{SW}}$$

DC bias characteristics of the capacitors must be considered when selecting the voltage rating and case size of the capacitor. For C<sub>IN</sub>, use of an 0805(2012) size nay also be considered if room is available on the system board.

The input filter capacitor supplies AC current drawn by the PFET switch of the AW37416 in the first part of each cycle and reduce the voltage ripple imposed on the input power source. One of the input capacitor selection guides is the input voltage ripple requirement. To minimize the input voltage ripple and get better decoupling in the input power supply rail. Ceramic capacitor is recommended due to low ESR and ESL. The minimum input capacitance regarding the input ripple voltage VINPP is

$$C_{\text{INMIN}} = \frac{I_{\text{LPP}} \mathbf{x} (\mathbf{D} - \mathbf{D}^2)}{V_{\text{INPP}} \mathbf{x} \mathbf{f}_{\text{SW}}}$$

Where  $D=V_{OUT}/V_{IN}$ .

In addition the input capacitor needs to be able to absorb the input current, which has a RMS value of:

INRMS=IOUTMAX 
$$x \sqrt{(D - D^2)}$$

The input capacitor needs also to be sufficient to protect the device from over voltage spike and a minimum of  $4.7\mu$ F capacitor is required. The input capacitor should be located as close as possible to the IC. PGND is connected to the ground terminal of the input cap which then connects to the ground plane. The PV<sub>IN</sub> is connected to the V<sub>BAT</sub> terminal of the input capacitor which then connects to the V<sub>BAT</sub> plane.

## **RECOMMENDED COMPONENTS LIST**

| Component | PART No.            | DESCRIPTION                     | MFR     | TYP. | UNIT |
|-----------|---------------------|---------------------------------|---------|------|------|
|           | MIPSZ2012D0R5       | 2.0×1.2×1.0 (mm <sup>3</sup> )  | FDK     | 0.47 | μH   |
|           | LQM21PNR54MG0       | 2.0×1.25×0.9 (mm <sup>3</sup> ) | Murata  | 0.47 | μH   |
|           | LQM2MPNR47NG0       | 2.0×1.6×0.9 (mm³)               | Murata  | 0.47 | μH   |
| L1        | TFM201610A-R47M-T00 | 2.0x1.6x1 (mm <sup>3</sup> )    | TDK     | 0.47 | μH   |
|           | TFM201210A-R47M-T00 | 2.0x1.2x1 (mm <sup>3</sup> )    | TDK     | 0.47 | μH   |
|           | DFE201610R-R47M-T00 | 2.0x1.6x1 (mm <sup>3</sup> )    | Toko    | 0.47 | μH   |
|           | DFE201610R-R47M-T00 | 2.0x1.6x1 (mm <sup>3</sup> )    | Toko    | 0.47 | μH   |
| Соит      | C1608X5R0J475M080AC | 6.3V, X5R, 0603                 | TDK     | 4.7  | μF   |
|           | C1005X5R0J475M050BC | 6.3V, X5R, 0402                 | TDK     | 4.7  | μF   |
|           | CL05A475MQ5NRNC     | 6.3V, X5R, 0402                 | Samsung | 4.7  | μF   |
|           | C1608X5R1E475M080AC | 25V, X5R, 0603                  | TDK     | 4.7  | μF   |
|           | GRM188R61E475KE11D  | 25V, X5R, 0603                  | Murata  | 4.7  | μF   |
|           | C1608X5R0J106M      | 6.3V, X5R, 0603                 | TDK     | 10   | μF   |
| CIN       | CL05A106MQ5NUNC     | 6.3V, X5R, 0402                 | Samsung | 10   | μF   |
|           | GRM188R60J106ME47D  | 6.3V, X5R, 0603                 | Murata  | 10   | μF   |

## PCB LAYOUT CONSIDERATION

Poor board layout can disrupt the performance of a DC-DC converter and surrounding circuitry by contributing to EMI, ground bounce, and resistive voltage loss in the traces, resulting in poor regulation or instability. To obtain the optimal performance, PCB layout should be considered carefully. Some guidelines:

- 1. The V<sub>IN</sub> and GND traces are especially recommended to be as wide as possible. The important criterion is symmetry to ensure the solder leads reflow evenly.
- 2. Place the AW37416, the inductor, and filter capacitors close together and make the trace short. The traces between these components carry relatively high switching current and act as antennae. Following this rule reduces radiated noise.
- 3. Place the input filter capacitor close to the VIN and GND pads.
- 4. Arrange the components so that the switching current loops curl in the same direction. During the first half of each cycle, current flows from the input filter capacitor, through the AW37416 and inductor to the output filter capacitor and back through ground, forming a current loop. In the second of each cycle, current is pulled up from ground, forming a second current loop. Routing these loops so the current curls in the same direction prevents magnetic field reversal between the two half-cycles and reduces radiated noise.
- 5. Connect the ground pads of the AW37416 and filter capacitors together using generous component-side copper fill as a pseudo-ground plane. Then connect this to the ground-plane with several VIAs. This connection reduces ground-plane noise by preventing the switching currents from circulating through the ground plane. It also reduces ground bounce at the AW37416 by giving it a low impedance ground connection.

awinic

- 6. Use side traces between the power components and for power connections to the DC-DC converter circuit which reduces voltage errors caused resistive losses across the traces.
- 7. Route noise sensitive traces such as the voltage feedback path away from noisy traces between the power components. The output voltage feedback point should be taken approximately 1.5nH away from the output capacitor. The feedback trace also should be routed opposite to noise components. The voltage feedback trace must remain close to the AW37416 circuit and should be routed directly from OUT to VOUT at the inductor and should be routed opposite to noise components. This trace placement allows fast feedback and reduces EMI radiated onto the voltage feedback trace of the DC-DC converter.

## TAPE AND REEL INFORMATION



#### TAPE DIMENSIONS



- A0: Dimension designed to accommodate the component width
- B0: Dimension designed to accommodate the component length
- K0: Dimension designed to accommodate the component thickness
- W: Overall width of the carrier tape
  - P0: Pitch between successive cavity centers and sprocket hole
  - P1: Pitch between successive cavity centers
- P2: Pitch between sprocket hole
- D1: Reel Diameter
- D0: Reel Width

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### All Dimensions are nominal

| D1   | D0   | A0   | B0   | K0   | P0   | P1   | P2   | W    | Pin1 Quadrant |
|------|------|------|------|------|------|------|------|------|---------------|
| (mm) |               |
| 178  | 8.4  | 1.12 | 1.72 | 0.7  | 2    | 4    | 4    | 8    | Q1            |



## **PACKAGE DESCRIPTION**





## LAND PATTERN DATA



## **REVISION HISTORY**

| Version | Date        | Change Record                                                                                                                                                                                                                                                                                                                                  |
|---------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V1.0    | Jan<br>2019 | Officially Released                                                                                                                                                                                                                                                                                                                            |
| V1.1    | Mar<br>2019 | Add figure 17,18,19 and 20 in TYPICAL CHARACTERISTICS                                                                                                                                                                                                                                                                                          |
| V1.2    | Jun<br>2019 | <ol> <li>Modify Vout=0.6V~3.4V to Vout=0.5V~3.4V in TYPICAL APPLICATION diagram</li> <li>Modify fond type of Lead Temperature (Soldering 10 Seconds) to Arial in<br/>ABSOLUTE MAXIMUM RATINGS</li> <li>Add descriptions in CAPACITORS SELECTION</li> <li>Add more C<sub>IN</sub> and C<sub>OUT</sub> in RECOMMENDED COMPONENTS LIST</li> </ol> |
| V1.3    | Dec<br>2019 | Modify the Junction-to-ambient Thermal Resistance $\theta_{JA}$                                                                                                                                                                                                                                                                                |

# awinic

# DISCLAIMER

Information in this document is believed to be accurate and reliable. However, Shanghai AWINIC Technology Co., Ltd (AWINIC Technology) does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

AWINIC Technology reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. Customers shall obtain the latest relevant information before placing orders and shall verify that such information is current and complete. This document supersedes and replaces all information supplied prior to the publication hereof.

AWINIC Technology products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an AWINIC Technology product can reasonably be expected to result in personal injury, death or severe property or environmental damage. AWINIC Technology accepts no liability for inclusion and/or use of AWINIC Technology products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications that are described herein for any of these products are for illustrative purposes only. AWINIC Technology makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

All products are sold subject to the general terms and conditions of commercial sale supplied at the time of order acknowledgement.

Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Reproduction of AWINIC information in AWINIC data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. AWINIC is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of AWINIC components or services with statements different from or beyond the parameters stated by AWINIC for that component or service voids all express and any implied warranties for the associated AWINIC component or service and is an unfair and deceptive business practice. AWINIC is not responsible or liable for any such statements.

单击下面可查看定价,库存,交付和生命周期等信息

>>AWINIC(艾为)