

# **BK2535**

# **Datasheet**

**FLIP51 MCU+RF** 

the s

Beken Corporation Building 41, Capital of Tech Leaders, 1387 Zhangdong Road, Zhangjiang High-Tech Park, Pudong New District, Shanghai, China Tel: (86)21 51086811 Fax: (86)21 60871089

*This document contains information that may be proprietary to, and/or secrets of, Beken Corporation. The contents of this document should not be disclosed outside the companies without specific written permission.*

*Disclaimer: Descriptions of specific implementations are for illustrative purpose only, actual hardware implementation may differ.*

**©** 2015 Beken Corporation Proprietary and Confidential Page 1 of 133



## *Revision History*





### **Table of Contents**











a a contra de la co<br>De la contra de la



# **List of Figures**





## **List of tables**



Proprietary and Confidential







### **1. Introduction**

The BK2535 is a RF SOC chip, which combine a 2.4 GHz radio, a fast 8051 compatible CPU named FILE51, essential peripherals, and on-air compatibility with the other product series from BEKEN. The BK2535 is a perfect fit for HID applications, RF tags and remote controlled products.

### **2. Feature**

- $\bullet$  1.8 V to 3.6 V power supply
- FLIP51 MCU compatible with 8051
- A 4-stage pipeline architecture that enables to execute most of the instructions in a single clock cycle.
- 32k bytes FLASH for program
- 256 Bytes IRAM and 2k Bytes SRAM
- Embedded three Timer/Counter
- Support UART I2C SPI interface
- Support AES encryption
- A pseudo random number generator embedded
- Total 40 GPIO available
- The dedicated 2 PWM available and 6 PCA can be used as PWM
- The embedded BIRD (Built-In Real-time Debugger) system for online debug
- 8 channel ADC embedded
- Booster embedded
- Integrated 2.4G RF transceiver
- low power consumption, embedded with 32k RC oscillator



### **3. Block Diagram**



### **Figure 1 BK2535 Block Diagram**



**4. PIN information** 

### **4.1. BK2535\_QFN32**



### **Figure 2 BK2535\_M**



**©** 2015 Beken Corporation Proprietary and Confidential Page 11 of 133





**Table 1 QFN32 PIN Definition**



#### **4.2. BK2535\_QFN56**





**©** 2015 Beken Corporation Proprietary and Confidential Page 13 of 133









**Table 2 QFN56 PIN definition** 

n.



### **5. MCU Description**

### **5.1. FLIP51 Micro-Controller**

### **5.1.1. Introduction**

The FLIP8051 is an improved option of the 80c51 microcontroller. It is 100% binary code upward compatible with the legacy 80c51.

Its pipeline architecture provides an increase of processing speed an average nine times, when running at the same clock frequency as a standard 80c51 real component.

- Full binary code compatibility with the legacy 80C51/52
- 2 Data Pointers for faster memory copies and indexing.
- z Hardware-controlled Wait State solution for asynchronous peripherals
- Static synchronous design with no internal tri-state busses
- Power-saving modes provide solutions for low-power applications



#### **5.1.2. MCU diagram**



### **Figure 4 FlIP51 architecture**



### **5.2. FLIP8051 address space**

#### **5.2.1. Overview**

The memory organization of the Flip8051 is similar to that of standard 80C51. There are three separate memory spaces: CODE space (program memory), the XDATA space (external data memory) and the IDATA space (internal data memory).

These memory spaces shared the same address space but are accessed with different instruction types.

There are organized as follow for BK2535:

CODE space: up to 32K Bytes of addressing range

XDATA space: up to 2K Bytes of addressing range

IDATA space: up to 256 Bytes.



### **5.2.2. Program Memory (CODE space)**

The Flip8051 has a 64K Bytes code space (32K for BK2535). Program memory is normally assumed to be read only and can be accessed only by MOVC instruction (or of course by the instruction fetch).

Two addressing modes are available for MOVC instructions:

16-bit data pointer (@A+DPTR).

The MOVC instructions use these indirect modes to access the current 64 K page of the code memory.



16-bit program counter (@A+PC).

The MOVC instruction uses this indirect mode to access the 64 K page of the code memory.

### **5.2.3. External Data Memory (XDATA space)**

The **External Data memory** shares address bus with program memory. This data space can be up to 64K Bytes (2K for BK2535).

The external data memory can be accessed only by the standard MOVX instructions (plus some new instructions of the WHIRL instruction set)

Two addressing modes are available for MOVX instructions:

Byte register  $(Q_iR_i, i = 0,1)$ .

Registers R0 and R1 indirectly address external data memory locations 00h-FFh. When MOVX instructions use this indirect mode, the MSB of the 16-bit address is filled with the content of MPAGE SFR (0A1h). Then, it allows MOVX @Ri instruction to access to 64K Bytes of external data memory. Usually, in 80C51 application, the Port 2 is used to this address extension. In order to keep software compatibility with existing 80C51 program, the register MPAGE is also updated by any value written at P2 register.

16-bit data pointer (@DPTR).

The MOVX instructions use these indirect modes to access the page of the external data RAM pointed by the extended data pointer (DPX).

### **5.2.4. Internal Data Memory (IDATA space)**

The **Internal data memory** is composed by 256 bytes of internal RAM and by a number of SFRs.

The main difference between these IDATA and XDATA spaces is the kind of instructions that enable to access to these memories. Most of the "data transfer" instructions are dedicated to access internal data memory (IDATA) since there are only four instructions (MOVX) dedicated to access external data memory.

Moreover, only indirect addressing mode is available for XDATA whilst IDATA can be addressed by register, direct, register-indirect or immediate addressing mode. This provides a higher flexibility to access data. In addition, the Flip8051 memory interface with IDATA space is optimized and then access time to this space is faster than the access time of XDATA for both read/write operations.



#### **5.2.4.1. Internal Data memory organization**

The internal data memory is divided into 3 spaces, which are referred to as the **Lower 128**, **Upper 128** and **SFR space**. Either direct or indirect addressing may be used to access the **lower 128** bytes of internal data memory. The **upper 128**  bytes of internal data memory are accessible by indirect addressing only while direct addressing to region above 0x7F will access **SFR space**.

In the Flip8051, the SFRs are implemented internally to the model using Flip-Flops.



**5.2.4.2. Internal ram: lower 128 byes** 



**©** 2015 Beken Corporation Proprietary and Confidential Page 20 of 133



### **Figure 7 Internal Ram Lower 128 Bytes**

The lower 128 bytes of Internal Data Memory is organized in three distinct areas:

0x00-0x1F: The Register Banks are at the lowest 32 bytes of the internal data memory. Only one Register Bank is used at a time when an instruction uses R0 to R7. 2 bits in Processor Status Word (PSW), called RS1 and RS0, control the selection of the Register Bank. Bank 0 is selected upon reset. Indirect addressing mode used R0 and R1 as index registers

0x20-0x2F: This memory space contains a general-purpose memory, which is bit addressable as well as byte addressable. The bit address ranged from 0 to 0x7F. When bit addressing is used in an instruction, the bit access in this region will occur. In this memory range, when bit addressing is used, bit address 0x00 is the bit 0 of address 0x20 while bit 7 of the byte 0x20 has bit address 0x07. Bit address 0x7F is the bit 7 of address 0x2F. A bit access is different than a byte access by the type of instruction used.

0x30-0x7F: A general-purpose byte-addressable memory is located above address 0x30. It can be accessed both by direct or indirect addressing mode.

### **5.2.4.3. Internal Ram: Upper 128 Bytes**

The usage of the addresses between 0x80 and 0xFF is up to the user. This memory can be used for any purpose providing that indirect addressing mode is used when accessing this memory space, otherwise the Special Function Register memory will be accessed.

### **5.2.4.4. The Stack and the stack pointer**

The stack refers to an area of internal RAM that is used in conjunction with certain instructions (PUSH, POP) to store and retrieve data quickly. The Stack pointer register (SP, 0x81) is used to hold an internal RAM address that is called the "top of the stack". The data held in the SP register is the address in internal RAM where the last byte of data was stored by a stack operation. The reset value of Stack pointer register is 0X07 and which can be changed to any internal RAM address by the programmer. Usually, the stack is located high in the RAM to avoid conflict with the work register, bit and byte area in internal RAM.

### **5.2.4.5. Special Function Registers**

The direct-access data memory locations from 0x80 to 0xFF constitute the special function registers (SFRs). All the special function registers of the original 80C51 are present in the Flip8051. SFRs with addresses ending in 0x0 or 0x8 (e.g. P0, TCON, P1, SCON, IE, etc.) are bit-addressable as well as byteaddressable. All other SFRs are byte-addressable only.



The special function registers (SFRs) reside in their associated peripherals or in the core. The following tables shows the SFR address space with the SFR mnemonics and reset values. Unoccupied locations in the SFR space are unimplemented, i.e. no register exists. If an instruction attempts to write to an unimplemented SFR location, the instruction executes, but nothing is actually written. If an unimplemented SFR location is read, it returns an unspecified value.



© 2015 Beken Corporation

Proprietary and Confidential









**©** 2015 Beken Corporation Proprietary and Confidential Page 24 of 133





**Table 3** *Special Function Registers Memory Map*

### **5.2.4.6. SFR table for MCU part**

| Register   | <b>Address</b>   | <b>Description</b>     | <b>Reset value</b> |
|------------|------------------|------------------------|--------------------|
| <b>ACC</b> | 0xE0             | Accumulator            | 00h                |
| В          | 0xF <sub>0</sub> | <b>B</b> Register      | 00h                |
| <b>DPH</b> | 0x83             | Data Pointer high byte | 00h                |
| <b>DPL</b> | 0x82             | Data Pointer low byte  | 00h                |

**©** 2015 Beken Corporation Proprietary and Confidential Page 25 of 133



 $\mathcal{A}$ 

 $\mathbb {V}$ 



### **Table 4** *Core SFRs*



### **Table 5** *Additional interrupt SFRs*







### **Table 6** *I/O ports SFRs*

NOTE: some ports are not available in BK2535; please refer to the package information.



### **Table 7** *Serial Port SFRs*



**©** 2015 Beken Corporation Proprietary and Confidential Page 27 of 133





### **Table 8** *Timers SFRs*



### **Table 9** *BIRD SFRs*

### **5.3. Power management**

For applications where power consumption is critical, the BK2535 provides all kinds of power saving modes.

### **5.3.1. Power Control Register**



### **Table 10 power management register**

SMOD: – Serial Port 0 baud rate doublers enable. When SMOD0=1, the baud rate for Serial Port 0 is doubled.

EUSB: R/W by software only. USB enable, the 48MHz clock will exist when EUSB=1.

CMD RST: Write 1 to reset MCU (not include RF part).

Latch en: this register used for deep sleep mode. In deep sleep mode, the power supply to digital part will be shut down, but the GPIO setting must be hold use this register.

Deep sleep: System will enter deep sleep mode when setting this register. The lowest current consumption can be got by setting this register.

RC32k\_sel: System will select RC32k clock when write 1 to this position. Interrupts and software can clear it.. In this state, the system clock changed to 32K RC clock, so the power consumption is very low.



OSC32k\_sel: System will select OSC32k (divided by OSC16M) clock when write 1 to this position. Interrupts and software can clear it. In this state, the system clock changed to 32K OSC clock, so the power consumption will decrease evidently.

 Please note that OSC32k clock is more accurate than RC 32k clock, but need more power consumption.

IDLE: When set by software, system enter stop mode, and it can only be wake up by enabled interrupt.(Clear it to 0 by hardware). In this state, the most of clocks are shut down for power saving.

Note: set RC32k\_sel and IDLE bit simultaneously can get the lowest power consumption, and in this state, all the register settings are retained.

### **5.3.2. Work State**

### **5.3.2.1. Active Mode**

Normally, the FLIP51 fetch the instruction from the program space and execute it step by step at the selected clock source, we call the state as active mode.

### **5.3.2.2. Idle Mode**

An instruction that sets the IDLE bit (PCON2.0) causes the FLIP51 to enter idle mode when that instruction completes. In idle mode, CPU processing is suspended; internal registers maintain their current data. However, unlike the standard 8051, the clock is not disabled internally.

Activation of any enabled interrupt causes the hardware to clear the IDLE bit and terminate idle mode.

In idle mode, the power consumption is decreased evidently.

### **5.3.2.3. Sleep Mode**

An instruction that sets the IDLE bit (PCON2.0) causes the FLIP51 to enter idle mode when that instruction completes. Also, you can decrease the power consumption to a lower level thanks for the register PCON2.1. When setting the register, the system clock changed from 16MHz to RC32KHz. We define this state as sleep mode.

After reset, the system will enter normal mode running at 16MHz immediately.

Note: You should always clear PCON2.6 to 0 to save current when USB module doesn't need work at any time.

As showed above, the IDLE bit decide CPU run or not, the PCON2.1 bit decide the system clock source. (16MHz or RC32KHz)



#### **5.3.2.4. Further Sleep Mode**

To get the lower power consumption, another SFR register EXSLEEP can be use to set for this aim. You can set EXSLEEP[1] firstly, then enter sleep mode. We define this mode as further sleep mode. At this mode, you can get the lower current than sleep mode.

#### **5.3.2.5. Supper Sleep Mode**

Also, you can set EXSLEEP[0] firstly, then enter sleep mode. We define this mode as supper sleep mode. At this mode, you can get the lower current than further sleep mode.

Note: only the GPIO can be use to wake up the MCU in this sleep mode.

#### **5.3.2.6. Deep Sleep Mode**

If you want to get the lowest power consumption, you can let BK2535 enter deep sleep mode. Firstly, you should set all the GPIO to certain setting, then, set latch en (PCON2 [4]) to latch all the register setting, lastly, set deep sleep bit (PCON2 [3]) to enter deep sleep status. In this state, the power supplied to digital will be shut down.



Note: after wake up from this state, the instruction will run from the address zero.

### **Table 11 power management register**

Note: MCU would enter RTC interrupt process after waked up from the further or supper sleep modes, so you must open the RTC interrupt before enter these sleep modes.



**5.3.2.7. Wake Up** 

### **5.3.2.8. Wake Up from sleep mode**

When the MCU entered IDLE/SLEEP mode, all the enabled GPIO ports and interrupt sources can be used to wake up the MCU separately. Configure the corresponding SFR bit can enable or disenable the wake up function.

PX, WKEN: port x wake up enable or disable 0: disable: 1: enable

PX WKMOD: wake up mode setting. 0: low level trigger; 1: edge trigger

You can get the detail GPIO register address from SFR table part.

The process wake up from sleep mode is showed in next figure.



**Figure 8 wake up process** 

 After wake up, RC 16M clock will spend 80us to wake up, and after 400us, the clock source will switch to XOSC 16M automatically. RC 16M clock is not very accurate, so, during this period, you can only run ordinary MCU instruction, but cannot send or receive RF package.

Please note that: The RF part will also resume 120us for PLL locking after power up RF part. So, if you want to send/receive package through RF, you should wait 600us after wake up from sleep mode.

### **5.3.2.9. Wake up from deep sleep mode**

All the ports can be set to wake up MCU from deep sleep status; also, you can enable or disable them separately. After wake up from deep sleep, a POR will be generated to reset the whole digital system.

### **5.4. Clock system**

### **5.4.1. System clock topology**

The BK2535 clock topology is showed as below. There are two clock sources, one is 16M, and the other is RC32k. You can select them by setting related register.



PCON[2] used to select 32K clock for the system. CKCON used to select the divider number for 16M clock. 00:16M; 01:8M; 10:4M; 11:2M.

If the wake up time is a critical parameter for some application, a RC16M clock can be used before the OSC16M oscillating.

 The clock source of ext timer is always fixed to 32k. In working mode, the OSC32K is used for counter, and in idle mode, the RC32k can be automatically selected. The ext timer is very suitable used for the application which has periodic behavior, such as mouse.



### **5.4.2. Peripherals clock management**

The peripherals clock source can be enabled or disenabled, to do this, you can refer to the next register. Evidently, the clock must be enabled when you want to use some peripheral equipment.



Table 12 clock enable register

CLK\_EN\_CFG: this register can use to power on or off all the peripheral equipment clocks for saving power.



**©** 2015 Beken Corporation Proprietary and Confidential Page 32 of 133





**Table 13 CLK\_EN\_CFG register** 

In p



### **5.5. Reset system**

There are three active low reset source in BK2535, they are power on reset, reset pin, watch dog reset. After reset, the MCU will re-start from address 0.

Also, a brown out circuit is integrated in BK2535 for detecting the supply voltage. Once the supply voltage decreased under 1.7V, a reset signal would be generated to reset the MCU to the initial state.

### **5.6. Interrupt system**

The Flip8051 has the same interrupt sources as the original 80C51. These are handled the same as on the original 80C51, however the Flip8051 has a shorter interrupt latency period, and can distinguish shorter external interrupt pulses. The interrupt sources are sampled every clock cycle (clock rising edge), and the decision of whether an interrupt will be accepted takes place at the last clock cycle of each instruction execution, or every clock cycle during idle mode.

### **5.6.1. Introduction**

When an enabled interrupt occurs, this operation branches to a subroutine and performs some service in response to the interrupt. When the subroutine completes, execution resumes at the point where the interrupt occurred. Interrupts may occur as a result of internal activity (e.g. timer0 overflow) or at the initiation of an external device (external interrupt pin). In any case, interrupt operation is programmed by the system designer, who determines the priority of interrupt service, compare to relative normal code execution or other interrupt service routines. All the interrupts may be enabled / disabled dynamically by the system designer except the TRAP (software) is non-maskable.

A typical interrupt process occurs as follow:

An interrupt event on the signal, connected to an input pin and sampled by the Flip8051, is registered into a flag buffer.

The priority of the flag is compared to the priority of the other interrupt by the interrupt controller. A higher priority causes the controller to set an interrupt flag.

The setting of the interrupt flag indicates to the control unit to execute a context switch. This context switch breaks the current instruction execution flow1. The control unit completes the current instruction execution prior to saving the two bytes of the program counter (PC) and reloads the PC with the interrupt vector address, which is the start address of a software service routine.

The software service routine performs the assigned tasks and executes a RETI instruction as a final instruction. This instruction signals the completion of the



interrupt, resets the interrupt-in-progress priority. The RETI instruction reloads the two bytes of the program counter and uses them as the 16-bit return address. Program execution then continues from the original point of interruption.

### **5.6.1.1. Interrupt source**

The Flip8051 has one software interrupt, the TRAP instruction (always enabled) and up to fifteen interrupt sources controlled by hardware. Fifteen of these hardware interrupt are maskable interrupt sources. The maskable sources include two external interrupts *(int0\_n* and *int1\_n*), three timer interrupts (timers 0, 1, and 2), and one serial port (UART) interrupt. Depending on configuration, eight additional external interrupt (*intextra\_n[7:0]*) are available and maskable.

Each interrupt (except TRAP and *intnmi*) has an interrupt request flag, which can be set by software as well as by hardware. For some interrupts, hardware clears the request flag when it grants an interrupt. Software can clear any request flag to cancel an impending interrupt.

**All Congress** 



For BK2535, the available interrupts are showed in the next table:

### **Table 14 interrupt sources**





#### **5.6.1.2. Int0\_n and int1\_n**

External interrupt *int0\_n* and *int1\_n* may be each programmed to be levelactivated or transition-activated, depending on bits IT0 and IT1 in TCON register. External interrupts are enabled with bits EX0 and EX1 in IE register. Events on *int0\_n or int1\_n set respectively the interrupt request flag IE0 or IE1 in TCON* register. If the interrupt is transition-activated, the hardware jump to the service routine clears the request flag. Otherwise, if the interrupt is level activated, then the interrupt must be de-asserted before the end of the ISR.

External interrupt pins must be de-asserted for at least two clock cycles prior to a request. External interrupt inputs are sampled at each clock cycle. A leveltriggered interrupt pin held low or high for any two clock cycles time period guarantees detection. Edge-triggered external interrupts must hold the request pin low for at least two clock cycles. This ensures edge recognition and sets interrupt request bit IEx. The CPU clears IEx automatically during service routine fetch cycles for edge-triggered interrupts.

External interrupt inputs *int0\_n* and *int1\_n* provide both the capability to exit from idle mode on low-level signal. GPIO description



TCON--Address: 0X88

### **Table 15 Timer/counter control register (TCON low)**


#### **5.6.1.3. Intnmi interrupt**



### **Table 16 NMI Registers**

### **5.6.1.4. Additional interrupts**

This configuration requires the use of three new SFRs: Additional interrupt Flag register (AIF), Additional Interrupt Enable Register (AIE) and Additional Interrupt Priority Register (AIP).



### **Table 17 Additional interrupt registers**

The additional external sources are level-activated for *intextra\_n[5:0]* and transition-activated for *intextra\_n [7:6].* 

The flags that actually generate these interrupts are bits AIFj in Special Function Register AIF. When an external interrupt is generated, the flag that generated it is NOT cleared by hardware when the service routine is vectored to. This has to be done in the user's software.

All of the bits that generate interrupt (AIFj) can be set by software, with the same result as though it had been set by hardware. That is, interrupts can be generated in software.

Each of the additional external interrupt sources can be individually enabled or disabled by setting or clearing bit AIEj in Special Function Register AIE.

The interrupt global disable bit EA in IE register also disables the additional interrupts.

Like *int0\_n* and *int0\_n* inputs, *intextra\_n* inputs are synchronized once on clock rising edge before internal use.

AIF--Address: 0XC0







### **Table 18 Additional interrupt flag register (AIF)**

### **5.6.1.5. Timer Interrupts**

Two timer-interrupt request bits (TF0 and TF1 in TCON register) are set by timer overflow (except Timer 0 in Mode 3). When a timer interrupt is generated, the bit is cleared by a hardware jump to an interrupt service routine. Timer interrupts are enabled by bits ET0, ET1, and ET2 in the IE register.

Timer 2 interrupts are generated by a logical OR of bits TF2 and EXF2 in register T2CON. Neither flag is cleared by a hardware jump to a service routine. In fact, the interrupt service routine must determine if TF2 or EXF2 generated the interrupt, and then clear the bit. Timer 2 interrupt is enabled by ET2 in register IE0.

NOTE: EXF2 is not available for P03(T2EX) is not exist.

### **5.6.1.6. Serial Port Interrupt**

Serial port interrupts are generated by the logical OR of bits RI and TI in the SCON register. Neither flag is cleared by a hardware jump to the interrupt service routine. The service routine resolves RI or TI interrupt generation and clears the serial port request flag. The serial port interrupt is enabled by bit ES in the IE register.

### **5.6.1.7. TRAP interrupt**

The function of TRAP instruction is like a software breakpoint, which is useful in software debug. The coding of this instruction is [0xA5]. By execution of the TRAP instruction, the Flip8051 generates an interrupt and executes the interrupt service routine at address 0x0033. It acts like the highest priority non-interruptible interrupt.

### **5.6.2. Interrupt enable**

Each interrupt source (with the exception of TRAP) may be individually enabled or disabled by the appropriate interrupt enable bit in the IE register (or in the AIE register for additional interrupt sources). Note IE also contains a global disable bit (EA) that applies to all interrupts (except TRAP that is not maskable). If EA is set,



interrupts are individually enabled or disabled by bits in IE. If EA is clear, all interrupts are disabled.

### IE--Address: 0XA8



### **Table 19 Interrupt Enable register (IE)**

### AIE--Address: 0XE8



### **Table 20 Additional Interrupt Enable register (AIE)**



#### **5.6.3. Interrupt priority**

Each of the hardware interrupt sources may be individually programmed to high or low priority levels (except the NMI input and the TRAP, which have a higher priority level). This is accomplished by clearing/setting the corresponding bit in the Interrupt Priority registers (IP or AIP)

The TRAP instruction is the highest priority level interrupt. A TRAP cannot be interrupted by any other interrupt source including the TRAP. A low-priority interrupt can be itself interrupted by a higher priority level interrupt, but not by another lower or equal priority interrupts. Higher priority level interrupts are serviced before lower priority interrupts. **Contract** 



### **Table 21 Interrupt priority levels and vector addresses**

If two interrupt requests with the same priority level (0 or 1) are received simultaneously, an internal polling sequence determines which request is serviced, according to the table below:





**Table 22 Interrupt priority within a same priority level (0 or 1)** 

NOTE: some interrupts are not available for BK2535, please refer to the interrupt source for detail.

AIE--Address: 0XB8







**Table 23 Interrupt Priority Register (IP)** 

### AIP--Address: 0XF8



### **Table 24 Additional Interrupt Priority Register (AIP)**

### **5.6.4. Interrupt blocking conditions**

If all enable and priority requirements have been met, a single prioritized interrupt request at a time branches to an interrupt service routine. There are 3 causes of blocking conditions with hardware-generated interrupt request:

1. An interrupt of equal or higher priority level is already in progress (defined as any point after the flag has been set and the RETI of the ISR has not executed).

2. The current polling cycle is not the final cycle of the instruction in progress.

3. The instruction in progress is RETI or any write to the IE, IP, AIE or AIP registers.

Any of these conditions blocks calls to interrupt service routines. Condition 2 ensures the instruction in progress completes before the system vectors to the ISR. Condition 3 ensures at least one more instruction executes before the system vectors to interrupts if the instruction in progress is a RETI or any write to



an interrupt control registers.

 $\mathbb{Y}$  : If the interrupt flag for a level-triggered external interrupt is set but denied for *one of the above conditions and is clear when the blocking condition is removed, then the denied interrupt is ignored. In other words, blocked interrupt requests are not buffered for retention.*

### **6. Peripheral module**

### **6.1. OVERVIEW**

BK2535 have various peripheral devices which can be used for different applications.

### **6.2. UART**

### **6.2.1. Serial port overview**

The Flip8051 provides a standard serial communication interface (UART). The Serial Port uses the signals Serial In and Serial Out to receive and transmit serial data. The modes of operation and baud rate generation are the same as the original 80C51. The serial interface in the Flip8051 supports all operation modes, as in standard 80C51.

### **6.2.2. Operation mode**

### **6.2.2.1. Mode 0 (synchronous mode, half duplex)**

Not supported for BK2535.

### **6.2.2.2. Mode 1 (asynchronous mode, full duplex)**

In Mode 1, data is transmitted through *serial out* signal and received through *serial in* signal. The data is composed of 10 bits: starting with a start bit "0", then followed by 8 data bits (LSB first, MSB last), and then the stop bit "1". The Baud Rate in Mode 1 is controlled by Timer1 or Timer2 and is programmable. Please refer to Programming the Baud Rate, in later part of this chapter for details. To select the mode 1, clear SCON.SM0 and set SCON.SM1.

### z **Transmission**

To send out data, clear the SCON.REN bit and write the data into the SBUF special function register. The data will then be shifted out (LSB first, MSB last), at the *serial out* pin.



### z **Reception**

To receive data, set the SCON.REN bit and clear the SCON.RI, this will enable the receive function. When received the data value can be read from the SBUF special function register.



### **6.2.2.3. Mode 2 (asynchronous mode, full duplex)**

In Mode 1, data is transmitted through *serial out* signal and received through *serial in* signal. The data is composed of 11 bits: 1 start bit, 8 data bits, 1 TB8 bit (in SCON) and the stop bit. The extra TB8 bit is for use in a multiprocessor communication environment. When multiprocessor communication support is not needed, this bit can also be used as a parity bit. The data transfer rate in Mode 2 is fixed as clock/32 or clock/64. Timer 1 and Timer 2 are independent of the Baud Rate generation and can be used for other purposes. To select the mode 2, set SCON.SM0 and clear SCON.SM1.

### **Transmission**

To send out data, clear the SCON.REN bit and write the data into the SBUF special function register. The data will then be shifted out (LSB first, MSB last), at the *serial out* pin.



**Figure 12** *Serial Transmit Mode 2*

### **Reception**

To receive data, set the SCON.REN bit and clear the SCON.RI, this will enable the receive function. When received the data value can be read from the SBUF special function register.



**Figure 13** *Serial receive Mode 2*

### **6.2.2.4. Mode 3 (asynchronous mode, full duplex)**

The operation of Mode 3 is same as Mode 2. The only difference is that Timer1 (or Timer 2) controls the Baud Rate. Serial Mode 3 has the same timing diagram as Mode 2 (above), but the source of the shift pulse is different. To select the mode 1, set SCON.SM0 and SCON.SM1.

### **6.2.3. Programming the Baud Rate**

**6.2.3.1. Mode 0** 

Not available for BK2535.

### **6.2.3.2. Modes 1 & 3 - Timer1 generating Baud Rate**

Timer 1 generates the Receive Clock when T2CON.RCLK=0 and the Transmit Clock when T2CON.TCLK=0, (or always in the Flip8051 without the Timer2). Timer1 should be set up in timer auto-reload mode.

Baud Rate = ((PCON2.SMOD+1)\*clock)/( 32\*12\*(256-TH1))

Given a baud rate, the reload value for TH1 is



TH1 = (256 - (PCON2.SMOD+1)\*clock)/( 384\*Baud Rate)

If TH1 is not an integer value then either the Baud Rate or clock frequency must be changed.

### **6.2.3.3. Modes 1 & 3 - Timer2 generating Baud Rate**

Timer 2 can generate the Receive Clock in the Flip8051, when T2CON.RCLK=1 and the Transmit Clock when T2CON.TCLK=1. If Timer2 is being clocked internally,

Baud Rate = clock /(32\*(65536-(RCAP2H,RCAP2L)))

The reload value for RCAP2H, RCAP2L is given by

RCAP2H, RCAP2L = 65536 - clock /(32\*Baud Rate)

Otherwise if Timer2 is being clocked by the Timer2 signal, Baud Rate = Timer2 Overflow rate/16.

### **6.2.3.4. Mode 2**

In serial mode 2 the Baud Rate is fixed to (PCON2.SMOD +1)/64.

### **6.2.4. Serial port registers**

The serial port uses two SFR registers.



### **Table 25 Serial Port registers**

SCON—address: 0x98







**Table 26 Serial Port control register (SCON)**



### **6.3. ADC**

**6.3.1. introduction** 



A 10bits/12bits SAR ADC is integrated in BK2535. Total 8 channels can be selected used for ADC transfer. The ADC supports continue mode and single transfer mode, and the sample rate can be 1kHz to 32kHz. In single transfer mode, it will generate interrupt every time after transform. The input of ADC is share with P3 general I/O port.

In single transfer mode, the time used to convert is very little.

Convert time < 30us(single mode)  $\rightarrow$  Convert Done),

The ADC register located at the XRAM space, the basic address is 0X920.

### **6.3.2. Register explain**





will be set to 1 automatically.

### **Table 27 ADC register0**



#### **Table 28 ADC register1**



### **Table 29 ADC register2**



### **Table 30 ADC register3**



### **Table 31 ADC register4**

### **6.3.3. Sample rate:**

Given an ADC sample rate, you can calculate the adc\_rate value as below:

ADC sample = system\_clk/(( pre\_divid+1)\*( adc\_rate+1))

ADC sample = system\_clk/(( pre\_divid+1)\*( adc\_rate+1))/4 High\_res\_mode



adc\_rate = system\_clk/(( pre\_divid+1)\*( ADC sample))-1

= system\_clk/(2\*( ADC sample)) -1

Note1: the sample rate should be not greater than 85k for 10bits mode.

Note2: the sample rate will decrease 4 times for high resolution mode.

Note3: the pre\_divid should be set as 1.

Note4: in continue mode, the sample rate is fixed in spite of read or not by MCU. In software mode, ADC will enter waiting state until the result is read by MCU.

### **6.3.4. ADC usage**

The reference voltage can be set as 1.2V or Vdd/2 for different application. Also, you can decide whether add DC compensation for improving the negative input voltage.



### **Table 32 ADC analog register**



### **6.4. PWM**

### **6.4.1. OVERVIEW**

The PWM peripheral is an additional peripheral. The PWM is connected to the Flip8051 through the external RAM interface. The Pulse Width Modulation can be used in several kinds of applications. Typically, the PWM can be used to drive DC motors in automotive applications, to generate DTMF in telecom applications or to generate AM radio quality equivalent audio signals.

### **6.4.2. FUNCTIONAL DESCRIPTION**

The PWM generates pulses of programmable length and period. To set up the duty cycle, four registers are needed (depending on the resolution mode): one control register PWMC, one register for the resolution, one register for the duty cycle PWMDCLSB and in the case of high resolution, one other register for the duty cycle PWMDCMSB. The PWM can operate in two modes:

- High-resolution mode (10 bits): registers PWMDCLSB and PWMDCMSB are used.
- Standard-resolution mode (8 bits): the register PWMDCMSB is not used.

When operating in the standard-resolution mode, only the PWMDCLSB is taken into account.

When the resolution for the application is decided, it's advised not to change it again.

The PWM address is show as below; the basic address is 0XA00 in external RAM space. r<br>Elio



**Table 33 PWM register address**

All the five PWM have the same operation. Next, we will describe the detail usage of PWM0.







**Table 34 PWM register summarize**

**pwm0\_dcresol**: Duty Cycle Resolution.

This bit is used to select the duty cycle resolution. It is advised to set the resolution only once, at the beginning of the application and not to change it after.

0 = the 8-bit resolution mode is selected (Standard resolution).

1 = the 10-bit resolution mode is selected (High resolution).

**ENPWM**: Enable Pulse Width Modulation.

This bit controls the pulse width modulation output. While this bit is low, the output is disabled.

0 = The PWM output is disabled.

1 = The PWM output is enabled.

When the bit ENPWM is cleared, the user can change the prescaler, and then the period of the pulse width modulation output is modified. The period can be changed at each cycle of clock.

The way to configure the output period is:

Disable the bit ENPWM

Write the value of the prescaler (bits 5 down to 0 of the register PWMCTRL)

Enable the bit ENPWM (bit 6 of the register PWMCTRL).

**PWMPESCALER**: Pulse Width Modulation Prescaler.

This field is used to set the repetition rate of the square wave available at output PWM. The frequency of this square wave is given by the following formula:

**PWM\_resoluation:** the 8 bit register decide the stop counter of the PWM. It can be used to adjust the resolution of PWM.

**PWMDCLSB** and **PWMDCMSB** registers are used to set the duty cycle of the square wave generated. These registers are constantly compared to an internal counter. The size of this counter is function of the resolution (8 or 10 bits). This gives a pulse width modulation in the range of  $0/(1~255)$  to  $255/(1~255)$  for the



standard-resolution and 0/(769~1023) to 1023/(769~1023)for the high-resolution.

The PWMDC value indicates the duration of the high level:

If PWMDC=all zeros, PWMOUT stays low.

If PWMDC=all ones, PWMOUT stays high.



### **Figure 15** *PWM Parameter*

### **6.4.3. Frequency of PWM**

The frequency of PWM can be calculated by the next formula.

$$
F_{\text{pwm}} = \frac{F_{\text{osc}}}{2 * (FWMP + 1) * \text{pwm\_resol}} \text{ (Standard resolution mode)}
$$
\n
$$
F_{\text{osc}}
$$

 $\frac{1050}{2*(FWMP + 1)*(pwm_r dsgol + 768)}$  (High resolution mode)

NOTE1: the default value of pwm\_resol is 255, it cannot be set as zero. The value is preferred be set more than127.

NOTE2: PWMPESCALER cannot be set as zero, or overflow will be happened.

NOTE3: The duty cycle is set dynamically. During a period, it is possible to change the duty cycle.

**6.5. I2C** 

- **6.5.1. I2C master**
- **6.5.1.1. Overview**

The Inter-Integrated Circuit (I2C) master controller is a simple bi-directional 2 wire bus, which provides an interface between BK2535 and an I2C bus.

The I2C mater handles all functions necessary to establish and maintain data link:

Fast and standard transfer rates.



- 7-bit addressing on I2C.
- Simple master operations.
- Clock Stretching and Wait State generation.
- Operates from a wide range of input frequencies.
- Interrupt generation.
- Fully synthesizable, static synchronous design.

Received and Transmit Data are stored respectively in Receive Buffer and Transmit Buffer. Only one byte at a time can be stored in each buffer. During an I2C transaction, the CPU needs to read regularly the Receive Buffer and to write regularly the Transmit Buffer.

*NOTE: Arbitration for multi-master use is not supported by BK2535.* 

#### **6.5.1.2. List of I2CM register**



### **Table 35 I2CM register**

### **MCON (S:E1h)** I2CM Control Register







### **Table 36 I2CM Control Register (MCON)**

### **MRXBUF (S:E2h) Read only** I2CM Receive Buffer



### **Table 37 I2CM Receive Register (MRXBUF)**

### MTXBUF (S:E3h) Write only I2CM Transmit Buffer



### **Table 38 I2CM Transmit Buffer (MTXBUF)**

### **MPRESC (S:E4h)** I2CM Clock Prescaler Register

MPRESC register enables to generate *OSCL* output from a large range of CLK frequency.



### **Table 39 I2CM MPRESC Register**

Note: This register should not be written during a transmission.

### **MSTAT0 (S:E5h)** I2CM Status Register 0







#### $\overline{ }$ **Table 40 I2CM Status Register 0 (MSTAT0)**

These interrupt sources are automatically cleared after a read access to this register.

When DNA, SANA, UNF or OVF flags have been set, reception and transmission processes are disabled until the CPU has read MSTAT0 register. This read operation automatically resets MSTAT0 register and MCON.STA bit, if one of these error bits is set. If this read operation is performed while no error bit is set, MCON.STA bit is not cleared.

 These interrupt sources can all be individually enabled/disabled by MIEN0 register.



### **MSTAT1 (S:E6h) Read only** I2CM Status Register 1





### **Table 41 I2CM Status Register 1 (MSTAT1)**

These interrupt sources can all be individually enabled/disabled by MIEN1 register.



# **MIEN0 (S:E7h)** I2CM Interrupt Enable Register 0

### **Table 42 I2CM Interrupt Enable register 0 (MIEN0)**

#### **MIEN1 (S:D2h)** I2CM Interrupt Enable Register 1







### **Table 43 I2CM Interrupt Enable register 1 (MIEN1)**

#### **MCADDR (S:D4h)**I2CM Call Address Register



### **Table 44 I2CM Call address register (MCADDR)**

#### **6.5.1.3. I2C frame data format**

This I2C master controller only support 7-bit format as shown on the figure below:



START Condition : A HIGH to LOW transition on the SDA line while SCL is HIGH.<br>STOP Condition :A LOW to HIGH transition on the SDA line while SCL is HIGH.<br>DATA validity :The data on the SDA line must be stable during the HI

**Figure 16** *Complete data transfer*

**©** 2015 Beken Corporation Proprietary and Confidential Page 58 of 133



All words put on the SDA line are 8-bits long

Each byte is followed by an acknowledge bit set by receiver. Data is transferred with the most significant bit (MSB) first.

After the Start condition (S), a slave address is sent. This address is 7 bits long. The eighth bit determines the direction of the message (R/WN): a '0' means that the master will write data to a selected slave, a '1' means that the master will read data from a selected slave.

A data transfer is always terminated by Stop condition (P). However, if the master still wishes to communicate on the bus, it can generate a Repeated Start (Sr) that this to say to generate another START without first generating a STOP. Various combinations of read/write formats are then possible within such a transfer.

Note that two groups of eight addresses (0000XXX and 1111XXX) are reserved for purposed shown in the following table.



### **Table 45 Reserved addresses for I2Cansactions**

Note1: No device enables to acknowledge at the reception of the START byte. Note2: The CBUS address has been reserved to enable the intermixing of CBUS compatible and the I2C-bus compatible devices in the same system. I2C-bus compatible devices are not allowed to respond on reception of this address.



### **6.5.1.4. Acknowledge**

Data transfer with acknowledge is mandatory. The clock pulse related to acknowledge is generated by the master. The transmitter releases the SDA line (High) during the acknowledge clock pulse. The receiver must pull down the SDA line during the acknowledge pulse so that it remains stable Low during the High period of this clock pulse.

When a slave does not acknowledge the slave address or the data, the data line SDA must be left high by the slave. Then the master can generate a Stop condition to abort the transfer. )



**Figure 17** *"not acknowledge" by slave*

If a master receiver is involved in a transfer it must signal the end of data to the slave transmitter by not generating an acknowledgement after sending a byte. The slave will release SDA line to allow the master to generate Stop or repeated condition. **Service** 



**Figure 18** *"not acknowledge" by master (end of transmission)*

### **6.5.1.5. Clock synchronization and wait state**

For this device the clock synchronization will be used to enable slaves to hold the



SCL line Low after reception and acknowledgement of a byte to force the master into a wait state. This enables to slave devices to get more time to store a received byte or prepare another byte to be transmitted.



**Figure 19** *Clock synchronization1*

Clock synchronization is performed using the "wired AND" connection of I2C interface to the SCL line. This means that a High to Low transition on the SCL line will cause devices concerned to start counting off their Low period. At the end of their own Low period, devices will set their clocks High. However, SCL line will stay Low as long as one clock is still within its Low period. The SCL line will therefore be held Low by the device with the longest Low period. Devices with shorter Low periods enter a High wait state during this time. When all devices concerned have counted off their Low period, SCL line will be released and go High. There will then be no difference between device clocks and SCL line, and all devices will start counting their High periods. The first device to complete its High period will again pull the SCL line Low. In this way, a synchronized clock is generated.



**Figure 20** *Clock synchronization2*



#### **6.5.1.6. Master mode: Transmission**



**Figure 21** *Typical transmission* 

### **Initialization**

Before starting the transmission, the CPU has to write slave address into MCADDR register. Note that for a write request the LSB of the slave address must be set to '0'.

The CPU will have to write a data byte regularly into the Transmit Buffer (MTXBUF register) during the transaction (care must be taken to avoid underflow). TBF (Transmit Buffer Full) or TBE (Transmit Buffer Empty) flags can be used to check the status of the Transmit Buffer.

### **Start**

After initialization, CPU can start the transmission by setting the STA bit of the MCON register. Then, the master controller generates the Start condition on the I2C-bus. The STA bit is automatically cleared when the transmission has begun slave address transmission.

After that start has been sent, the slave address is loaded in the shift register to be transmitted on the I2C-bus and the master controller requests the first data byte to the Transmit. Once the slave address had been transmitted, the master controller waits for the slave address Acknowledge from the slave controller.

### **Data transmission**

If the slave controller returns a slave address acknowledge, the master controller loads the data byte in the shift register to be transmitted on the I2C-bus. If this data byte was not the last one, the master sends a request to read the next data byte. Once data byte had been transmitted, the master controller waits for the data acknowledge from slave controller. In case of acknowledge and if data byte sent was not the last one, the controller sends another data byte.

Detection of last data byte:



The data byte is the last data byte if STOP bit is set.

Note: Due to the size of the transmit buffer (1 byte), the first transmitted data byte is also the last data byte.

### **Stop and Repeated Start**

Once last data byte had been transmitted, the master controller waits for the data acknowledge from slave controller. In case of acknowledge, if STA is set to '1' by the CPU, the controller will generate a Repeated Start in order to access to another slave device or change the direction of the transfer (Master Mode Reception) else a Stop condition is sent to finish the communication. The STOP bit is automatically cleared once the Stop condition or repeated Start has been sent.

In case of Repeated Start, the CPU must initialize the next transmission (write of Slave address, length and data bytes) before the end of the current transmission.



**Figure 22** *Repeated Start or Stop condition after last byte*

### **Transmission error**

Not acknowledge from Slave Controller :

If the slave address is not acknowledged by the slave controller, the master interrupts the transmission by sending a Stop condition, and sets SANA flag.

If data is not acknowledged by the slave controller, the master interrupts the transmission by sending a Stop condition, and sets DNA flag.

Transmit Underflow :

If no data byte is valid from the Transmit Buffer when the controller needs to transmit a data byte, the master interrupts the transmission by sending a Stop condition, and sets UNF flag.

Such underflow occurs when the Transmit Buffer is empty (the CPU did not fill in time the Transmit Buffer).



### *End of error*

When an error is detected, *OTXRXINT* output is set if the corresponding interrupt source is enabled. The Controller is blocked until MSTAT0 register is read by the CPU. This read operation resets MSTAT0 register and STA bit to disable potential Repeated Start. To pursue the transmission, the CPU must set STA only. To restart the same transmission from the beginning, the CPU must set software reset, refill MTXBUF and then set STA.





**Figure 23** *Transmission FSM* 

Note: If an error occurs during the transmission, FSM will stay into "SEND STOP" state until MSTAT0 register had been read by the CPU. This read operation will clear the STA bit of MCON register and MSTAT0 register. Since MSTAT0 register and MCON register had been reinitialized, the FSM is released into



### **6.5.1.7. Master mode: Reception**



# **Initialization**

Before starting the reception, the CPU has to write Slave address into the MCADDR register. Note that for a read request the LSB of the first byte (RNW bit) must be set to '1'.

The CPU will have to read the received data bytes in the Receive Buffer (MRXBUF register) regularly during the transaction (care must be taken to avoid overflow).

### **Start**

After initialization, the CPU can start the reception by setting the STA bit of the MCON register. Then, the master controller generates the Start condition on the I2C-bus. The STA bit is automatically cleared when the transmission has begun.

Now the slave address is loaded in the shift register to be transmitted on the I2Cbus. Once the slave address had been transmitted, the master controller waits for the slave address acknowledge from the slave controller. If the slave controller returns a slave address acknowledgement, the master controller is waiting for first received data byte.

### **Reception**

Once a data byte had been received, it is stored by the master controller in the Receive. Moreover, if received data byte is not the last one, the master controller sends an acknowledgement on the I2C-bus. Otherwise a "Not Acknowledge" is sent to indicate that it was the last read request and that slave controller must release the I2C bus to allow generating stop condition.

After the data acknowledge transmission, a new data reception can be done and the CPU can read the stored data using MRXBUF register.



Detection of last data byte:

The data byte is the last data byte if STOP bit is set.

Note: Due to the size of the receive buffer (1 byte), the first received data byte is also the last data byte.

### **6.5.1.8. Stop and Repeated Start**

After the "data not acknowledge" transmission, if STA is set to '1' by the CPU, the controller will generate a Repeated Start in order to access to another slave device or change the direction of the transfer (Master mode Transmission) else a Stop condition is sent to finish the communication. The STOP bit is automatically cleared once the Stop condition or repeated Start has been sent.

In case of Repeated Start, the CPU must initialize the next transmission (write of Slave address, length and data bytes) before the end of the current reception.



**Figure 25** *Repeated Start or Stop condition after last byte*

### **Reception error**

Not acknowledge from Slave Controller

If the slave address is not acknowledged by the slave controller, the master interrupts the transmission by sending a Stop condition, and sets SANA flag.

### Receive Overflow

When a data byte is received, the TXRX controller checks that the previous data byte has been handled. If it is not the case (RXBUF overflow), the master interrupts the reception by sending "not acknowledge " and a Stop condition, and sets OVF flag.

### **End of error**

When an error is detected, OTXRXINT output is set if the corresponding interrupt



source is enabled. The controller is blocked until MSTAT0 register is read by the CPU. This read operation resets MSTAT0 register and STA bit to disable a potential Repeated Start. If the CPU wants to discard previous received data byte, it must set software reset. To restart the same transmission, the CPU just has to set STA.

### **6.5.1.9. Reception FSM**



**Figure 26** *Reception FSM*



Note: If an error occurs during the reception, FSM will stay into "SEND STOP" state until MSTAT0 register had been read by the CPU. This read operation will clear the STA bit of MCON register and MSTAT0 register. Since MSTAT0 register and MCON register had been reinitialized, the FSM is released into "IDLE" state.

 Note: Due to the size of the receive buffer (1 byte), the first received data byte is also the last data byte. So, only one byte can be read from slave in one I2C process.

### **6.5.1.10. Data Handling**

The Data Bytes exchanged on the I2C line are available in MRXBUF (received data) and MTXBUF (transmitted data) registers.

It is up to the user of the FlipI2CM to read/write data byte exchanged on the I2C line when they are available. This can be handled by software routine thanks to the status flags.

### **6.5.1.11. Software Reset**

The software reset is activated by CPU setting bit SRST of control register (MCON). The software reset is used to stop current access on I2C bus.

Software reset initializes MCON, MSTAT0 registers and also TXRX controller.

If a software reset occurs during an I2C access, the master controller finishes the transmit or reception of current data byte, it send a Stop condition (in case of reception, send a "not acknowledge" first) and next, MCON and MSTAT0 registers and TXRX controller are cleared.

At the end of software reset process, the master controller is ready to restart a new or the same access. For same access, the CPU must refill TXBUF (for transmission only) and set STA (MCADDR register is not affected by software reset).

### **6.5.2. I2C slave**

### **6.5.2.1. Overview**

This I2C Slave controller handles all functions necessary to respond to a request from an I2C master controller.

- Main features
- Support fast and standard transfer rates.
- 7-bit addressing on I2C.



- Slave operations.
- Clock Stretching and Wait State generation.
- Operates from a wide range of input frequencies.
- Interrupt generation.

Received and Transmit Data are stored respectively in Receive Buffer and Transmit Buffer. Only one byte at a time can be stored in each buffer. During an I2C transaction, the CPU needs to read regularly the Receive Buffer and to write regularly the Transmit Buffer.

#### **6.5.2.2. Register description**



### **Table 46 I2C slave register**



### **6.5.2.3. STCON register**

**Table 47 I2CS Transfer Control Register**



 $\mathcal{L}$ 

#### **6.5.2.4. SRXBUF/STXBUF register**



#### **Table 48 DATA Register**

#### **6.5.2.5. SSTAT0 register**



#### **Table 49 SSTAT0 Register**

When GC, SUNF or SOVF flags have been set, reception and transmission process are disabled until the CPU reads SSTAT0 register. This read operation automatically clears these flags. These interrupt sources can all be individually enabled/disabled by SIEN0 register.

When a disabled interrupt occurs, *the interrupt* won't trigger the FLIP51, but the corresponding interrupt bit is set. When a general call is detected, the Slave controller sets SSTAT0.GC to '1'. The CPU has to handle received data as General Call information.





**©** 2015 Beken Corporation Proprietary and Confidential Page 71 of 133





### **Table 50 SSTAT1 Register**

These interrupt sources can all be individually enabled/disabled by SIEN1 register. When a disabled interrupt occurs, *the interrupt* won't trigger the FLIP51, but the corresponding interrupt bit is set. These interrupt sources are cleared when the condition which has set them disappears.

# **6.5.2.7. I2CS Interrupt Enable Register 0**




 $\mathcal{A}$ 



**Table 51 SIEN0** *Register*

#### **6.5.2.8. I2CS Interrupt Enable Register 1**



# **Table 52 SIEN1 Register**

#### **6.5.2.9. I2CS Self Address Register**



#### **Table 53 SSADDR Register**

#### **6.5.2.10. I2C Frame data format**

The I2C-bus supports two formats: 7-bit address format and 10-bit address format.

This I2C Slave controller only support 7-bit format as shown on the figure below:



 $\operatorname{START}$  Condition : A HIGH to LOW transition on the SDA line while SCL is HIGH. STOP Condition : A LOW to HIGH transition on the SDA line while SCL is HIGH.<br>DATA validity : The data on the SDA line must be stable during the HIGH period of SCL. The state of the data line can only change when SCL is LOW

# **Figure 27** *Complete data transfer 7-bit addressing*

All words put on the SDA line are 8-bits long. The number of bytes that can be transmitted on an I2C line is unrestricted. Each byte is followed by an acknowledge bit set by the receiver. Data is transferred with the most significant bit (MSB) first.

After the Start condition (S), a slave address is sent. This address is 7 bits long. The eighth bit determines the direction of the message (R/WN): a '0' means that the Master will write data to a selected slave, a '1' means that the Master will read data from a selected slave.

A data transfer is always terminated by a STOP condition (P). However, if the Master still wishes to communicate on the bus, it can generate a Repeated Start (Sr) that this to say to generate another START without first generating a STOP. Various combinations of read/write formats are then possible within such a transfer.

 Note that two groups of eight addresses (0000XXX and 1111XXX) are reserved for purposed shown in the following table.







#### **Table 54 Reserved addresses for I2C transactions**

#### **6.5.2.11. Acknowledge**

Data transfer with acknowledge is mandatory. The clock pulse related to acknowledge is generated by the master. The transmitter releases the SDA line (High) during the acknowledge clock pulse. The receiver must pull down the SDA line during the acknowledge pulse so that it remains stable Low during the High period of this clock pulse.

When a slave device does not acknowledge the slave address or the data, the data line SDA must be left high by the slave. Then the master can generate a Stop condition to abort the transfer.



## **Figure 28** *"not acknowledge" by slave device*

 If a master receiver is involved in a transfer it must signal the end of data to the slave transmitter by not generating an acknowledgement on the last byte. The slave will release SDA line to allow the master to generate Stop or repeated condition.







## **6.5.2.12. Clock synchronization**

For this device the clock synchronization will be used to enable slave devices to hold the SCL line Low after reception and acknowledgement of a byte to force the master into a wait state. This enables to slave devices to get more time to store a received byte or prepare another byte to be transmitted.



## **Figure 30** *Clock synchronization*

Clock synchronization is performed using the wired\_AND connection of I2C interface to the SCL line. This means that a High to Low transition on the SCL line will cause devices concerned to start counting off their Low period. At the end of their own Low period, devices will set their clocks High. However, SCL line will stay Low as long as one clock is still within its Low period. The SCL line will therefore be held Low by the device with the longest Low period. Devices with shorter Low periods enter a High wait state during this time. When all devices concerned have counted off their Low period, SCL line will be released and go High. There will then be no difference between device clocks and SCL line, and all devices will start counting their High periods. The first device to complete its High period will again pull the SCL line Low. In this way, a synchronized clock is generated.



∖

#### **6.6. RNG**

There is a pseudo random number generator in BK2535.

The RNG is operated through two registers; RNG\_CTL and RNG\_DAT. RNG\_CTL contains only one control bit. RNG\_DAT contains the random data and the seed.





**Table 55 RNG Register** 

En\_RNG: write 1 to enable the pseudo RNG module.

When use pseudo random generator, RNG\_DAT is always ready in the register, you can read the result at any time.

Also, you can change the seed by writing the seed to 0X930.

The recommended steps for using RNG descript as below:

Enable the RNG module.

Write an initial seed to the RNG\_DAT.

Read out the pseudo random number.





## **6.7. LBD**

The LBD circuit is used to monitor power supply.

The recommend detect process is described as follow:

- 1. Configure the LBD\_THD register correctly according to Table 56.
- 2. Set the hysteresis as 0x3 through writing the register 0x8E2[2:0] ,
- 3. Power up LBD circuit (write 1 into bit 7 of address 0x8E3. )
- 4. Enable the NMI interrupt by setting the SFR 0xc9[1]
- 5. The interrupt will be generated when LBD happen.





# **Table 56 LBD threshold Register**



## **6.8. FLASH control**

Except the main 32k FLASH program space, there are Two 256 bytes (NVR space) information space had been integrated in BK2535. This main and the NVR space could be operated by MCU directly. The FLIP51 would enter IDLE mode during operating the main/NVR FLASH space.

#### FLASH control base address: 0X900



# **Table 57 FLASH control Register1**



# **Table 58 FLASH control Register2**

//FLASH\_CTL register

Control bit [7]: write, write 1 to operate, the bit will be cleared automatically after operate.

Control bit [6]: read, write 1 to operate, the bit will be cleared automatically after operate.

Control bit [5]: erase, write 1 to operate, the bit will be cleared automatically after operate.

Control bit [1]: NVRMAIN space control. 0: NVR space; 1: main space

Control bit [0]: clock enable bit; the clock of flash operate module will be closed when this bit=0. Once a operation is finished, you should clear the clk\_en bits for forbidding any operation to the FLASH space.

Note1: only one operation can run at the same time.



For example: read data from NVR address 0x20, the following steps are recommended.

- 1. Write 0XA5 to SFR address 0X05;
- 2. Write 0XC3 to SFR address 0X06;
- 3. write 0X01 to SFR address 0x01 //open clock and select the NVR space

- 4. write 0Xa5 to SFR address 0x00 //key
- 5. write 0X49 to SFR address 0x00;
- 6. write the address into 0X02 and 0X03;
- 7. write 0X41 to SFR address 0x01; //start (NVR space)
- 8. wait until bit6 changed to zero
- 9. read out the data from Ox04;
- 10. Write 0x00 into 0X01 to close the clock
- 11. Write 0X00 to SFR address 0X05;
- 12. Write 0X00 to SFR address 0X06;



## **6.9. WDT**

There is a watch dog timer in BK2535. When overflow happened, the WDT will trigger the CPU into reset status and rerun from the beginning location. The software need feed the dog timely to avoid the overflow happen.

Note: the reset does not affect RF part.

There are two methods to enable the WDT.

One is writing 0Xa5 on SFR address 0XA6(WDCON) and this operation will clear the WDT counter also (feed dog). Once the WDT enabled by this method, you can disable the WDT through writing 0XDE and 0XAD consecutively during eight clock periods. When the WDT enabled by this method, you can also set whether running in IDLE state. To do this, you can enable it by writing 0XD1 on SFR address 0XA6 or disable it by writing 0XDE and 0XDA consecutively during eight clock periods.

The other method is writing 0XFF on SFR address 0XA6. You cannot close it once you enable the WDT with this method except any reset happened. In this status, the WDT will run always even in IDLE state.



## **Table 59 Watch Dog Register**

State: read only 1: the WDT in active status 0: the WDT in inactive status

Ps2, ps1, ps0: the prescaler of watch dog clock.

Note: when write the prescaler value, the bit7 must be set as 0.





#### **Table 60 the Prescaler of Watch Dog clock**

The overflow time of watch dog:

# 错误!不能通过编辑域代码创建对象。

When overflow occur, the whole system will be reset.

#### **6.10. Ext\_Timer**

A simple timer is integrated in BK2535 for fixed time interrupt for some special application, such as mouse. (8ms wake up)

This timer selects 32k clock always for avoiding the effect brought by clock switch.

The period can be set precisely through the register descript below:



# **Table 61 RTC Register**

## RTC period =  $1/32e3$  \*  $(2+$  timer\_div $)$  \* (1+timer\_count)

For example, if you want to get 8ms period wakeup, you can set timer\_div=2 and timer\_count=63.

Note: to enable the RTC interrupt, you should set EA= 1 and EX6 = 1.



## **6.11. Encryption Decryption Unit (AES)**

The BK2535 has dedicated HW for data encryption or decryption according to the Advance Encryption Standards (AES).





**Table 62 AES control register** 

ENC\_TYPE: AES mode select, 1: Encryption; 0: Decryption

START AES: Posedge will start the operate.

FINISH: 1 indicate the current operation finished, you should changed it to 0 before next operation.

**Albu** 





**Table 63 KEY register** 

INT register



#### **Table 64 AES INT register**

Key[127:0] is the KEY used by Encryption/Decryption, text in[127:0] is the input of plain text or cipher text, text\_out[127:0] is the output of Encryption/Decryption.



When Encryption/Decryption finished, AES\_INT will be generated automatically.

The next steps are recommended when you used AES module.

A: write calculation mode (E/D) into register.

B: write text input and KEY into register.

C: write 0 into START\_AES then write 1 into START\_AES to start the operation.

D: When the calculation finished, AES\_INT will generated and FINISH will change to high, you can wait the interrupt or query the FINISH register to acquire the result.



#### MDU

The MDU – Multiplication Division Unit, is an on-chip arithmetic co-processor which enables the MCU to perform additional extended arithmetic operations like 32-bit division, 16-bit multiplication, shift, and normalize operations.

MDU support unsigned integer only. The MDU is handled by seven registers, which are memory mapped as Special Function Registers. The arithmetic unit allows concurrent operations to be performed independent of the MCU's activity.

Operands and results are stored in from MD0 to MD5 registers. The module is controlled by the MDCTL register. Any calculation of the MDU overwrites its operands.

The MDU does not allow reentrant code and cannot be used in multiple threads of the main and interrupt routines at the same time.



**Table 65 MDU SFR** 

MDCTL (R/W by software) MDCTL meaning is different when reading and writing **reading**:



## **Table 66 MDU Register (Read)**

mdef : MDU Error flag MDEF. Indicates an improperly performed operation (when one of the arithmetic operations has been restarted or interrupted by a new operation)

mdov : MDU Overflow flag MDOV. Overflow occurrence in the MDU operation.

Done : Calculate is done or not. 1: operate is done now; 0: busy



L

NORM\_shift\_number: left shift number stored in it when NORM is done.

#### **Writing:**



#### **Table 67 MDU Register(Write)**

SC: Shift counter.

op-code: operate code which is show as next table.



# **Table 68 MDU operation Table**

#### **Operate data**



#### **Table 69 Operation Data**

# **Reading result**



**©** 2015 Beken Corporation Proprietary and Confidential Page 86 of 133



#### **Table 70 Operate Result**

#### **Normalizing**

When set op-code = 6, normalizing start to run. All leading zeroes of 32-bit integer variable stored in the MD0.. MD3 registers are removed by shift left operations. The whole operation is completed when the MSB (Most Significant Bit) of MD3 register contains a '1'. After normalizing, bits NORM shift number contain the number of shift left operations that were done.

Example:

Run code:

 Mov MD3 , #00001101b; Mov MD2 , #00000001b; Mov MD1 , #00000011b; Mov MD0 , #00000111b; Mov MDCTL #11000000b; //start normalizing after 6 clock period, we can read, NORM\_shift\_number =4; MD3 , #11010000b; // left shift four bit until the MSB of MD3is 1 MD2 , #00010000b; // left shift four bit MD1 , #00110000b; // left shift four bit MD0 , #01110000b; // left shift four bit。

## **Shift operation**

N shift operation, 32-bit integer variable stored in the MD0... MD3 registers (the latter contains the most significant byte) is shifted left or right by a specified number of bits. The op-code defines the shift direction and the shift count. During shift operation, zeroes come into the left end of MD3 for shifting right or they come in the right end of the MD0 for shifting left.

# **Mdef error flag**

The mdef error flag indicates an improperly performed operation (when one of the arithmetic operations is restarted or interrupted by a new operation).

The error flag is set when:

\* If you write to MD0.. MD5 and/or op-code during phase two of MDU operation (restart or calculations interrupting).

\* If any of the MDx registers are read during phase two of MDU operation when the error flag mechanism is enabled. In this case, the error flag is set but the



calculation is not interrupted.

Mdef will be set when error happened and be cleared when new operation started.

#### **Mdov MDU**-**overflow flag**

This bit is set by hardware and cleared by software.

The mdov overflow flag is set when one of the following conditions occurs:

- \* Division by zero
- \* Multiplication with a result greater than 0XFFFFh
- \* start of normalizing if the most significant bit of MD3 is set ("md3.7" = '1').

Note: any new operation will clear this bit.

#### **Executing calculation**

During executing operation, the MDU works on its own in parallel with the MCU.



## **Table 71 MDU operations execution times**

Note: The clock cycle is CPU clock cycle



# **7. BOOSTER**

A DC-DC booster is embedded in BK2535. The booster is low consumption, high efficiency, low ripple and low startup voltage DC-DC converter. It can deliver 40mA current at 1.8V output. BK2535 could work with wide range of voltage input from 0.7V to 1.5V thanks for the circuit.

The typical application is showed in the next figure.





# **8. USB**

The USB module in BK2535 provides a full speed USB function interface that meets the 1.1 and 2.0 specification. USB module has 8 endpoints and the depth and start address of every endpoint FIFO can be configured. The FIFO can locate any position of the 2K EXRAM. It supports control, interrupt, bulk, synchronous transfer mode; also it supports multiple-buffer operation controlled by software for using the USB bandwidth sufficiently.

Note: It is assumed the reader is familiar with or has access to the supporting documents USB1.1.

# **8.1. Clock**

USB clock is 48MHz which is generated by PLL integrated in the chip. USB module can enter into idle mode for saving power consumption by setting the USB PWR CN.1 (0x0841) SFR. In this state, the register of USB can be read or write, but the USB engine is halted and cannot respond any external operation.

# **8.2. USB Register Access**

The register of USB located from 0x0808 to 0x0850 of external RAM. The access method is same to external RAM, use MOVX command.

USB register included interrupt register, configure register, power management register and address register.

# **8.3. ENDPOINT Configuration**

The USB module should be configured before using USB to communicate. The configure item includes endpoint address in EXRAM, the depth of FIFO, how many endpoints are used, and the direction, mode, enable of every endpoints.

NOTE: USB and MCU share the same RAM space, so the overlap should be avoided carefully.

Next is the description of these register. All the register can read or write by software.

EP\_ADDR\_MSB [0x0840]

CFG\_EP0\_1 [0x0810], CFG\_EP0\_0 [0x0811] (endpoint 0 configure register)

CFG\_EP1\_1 [0x0812], CFG\_EP1\_0 [0x0813] (endpoint 1 configure register)



CFG\_EP2\_1 [0x0814], CFG\_EP2\_0 [0x0815] (endpoint 2 configure register) CFG\_EP3\_1 [0x0816], CFG\_EP3\_0 [0x0817] (endpoint 3 configure register) CFG EP4 1 [0x0818], CFG EP4 0 [0x0819] (endpoint 4 configure register) CFG\_EP5\_1 [0x081a], CFG\_EP5\_0 [0x081b] (endpoint 5 configure register) CFG EP6 1 [0x081c], CFG EP6 0 [0x081d] (endpoint 6 configure register) CFG\_EP7\_1 [0x081e], CFG\_EP7\_0 [0x081f] (endpoint 7 configure register) Note: endpoint 0 is the control port. It occupies 64 bytes xram space the size and mode of it cannot be configured.

Next is the detail description of the register:





# **Table 72 USB MSB endpoint address**

7: the MSB of endpoint 7 address. It decides the port address locates above 1K space or below it.

6: the MSB of endpoint 6 address. It decides the port address locates above 1K space or below it.

5: the MSB of endpoint 5 address. It decides the port address locates above 1K space or below it.

4: the MSB of endpoint 4 address. It decides the port address locates above 1K space or below it.

3: the MSB of endpoint 3 address. It decides the port address locates above 1K space or below it.

2: the MSB of endpoint 2 address. It decides the port address locates above 1K space or below it.

1: the MSB of endpoint 1 address. It decides the port address locates above 1K space or below it.

0: the MSB of endpoint 0 address. It decides the port address locates above 1K space or below it. Default 1, above 1K space.







## **Table 73 Configure Register 1 of Endpoint 0**

# 7. Dir, port direction

1: IN (BK2535 send out data);

0: OUT (the PC send out data)。

6. ep0\_en, endpoint 0 enable

When ep\_rdy[0] =0 and ep0\_en=0, usb no respond to external now.

addr $[9:8]$  : The higher 2 bits ( $[9:8]$ ) address of endpoint0. The low 8 bits address is stored in CFG\_EP0\_0.

Note: The dir bit of CFG EP0 1 is set or cleared by software except that it is cleared by hardware when SETUP token coming. The direction is forced to OUT to access 8 bytes setup request in this condition. The setup request has the highest priority.



# **CFG\_EPn\_1** (endpoint n configure register): (n=1 - 7)

**Table 74 Endpoint n Configure Register** 

7. Dir:

1: IN 0: OUT

6-5. Mode:

- 0 -- Control Transfer
- 1 -- Bulk Transfer
- 2 -- ISO Transfer
- 3 -- Interrupt Transfer



4-2. Size :

0— endpoint not available

1— 16 bytes buffer size

2—32 bytes buffer size

3—64 bytes buffer size

4—128 bytes buffer size

5—256 bytes buffer size

6—512 bytes buffer size

7—endpoint not available

1-0. Addr[9:8] : The higher 2 bits ([9:8]) address of endpoint n.

**CFG\_EPn\_0** (configure register 0 of endpoint n):  $(n=0 - 7)$ 



# **Table 75 Endpoint nConfigure Register 0**

The lower 8 bits address of endpoint n.

## **8.4. Interrupt**

External interrupt 4 is assigned to USB. Int4 will be triggered if any enabled interrupt bit in USBINT0 or USBINT1 is set to 1. Software should query the register to find out the relevant interrupt source. Also, software should clear the interrupt bit by set it to 1 after dealing with the interrupt.





## **Table 76 USBINT0 Interrupt Register**

- 7. ctl rec: data received on control port (endpoint 0)
- 6. ctl\_send: data send on control port (endpoint 0)
- 5. rx rdy : data received on endpoint 1-7
- 4. tx rdy : data send on endpoint 1-7

**©** 2015 Beken Corporation Proprietary and Confidential Page 93 of 133



# 3. usb\_reset : USB Reset interrupt

2. usb sus : USB suspend interrupt

1. usb res: USB resume interrupt.

0. usb sof: USB Start Of Frame interrupt

When ctl\_rec, rx\_rdy or tx\_rdy triggered, need to query EP\_STATUS register for detail information.

# **EP STATUS IN** (set by hardware and cleared by software)



# **Table 77 EP\_STATUS Register**

- 7. EP7: indicate tx rdy is triggered by endpoint 7. (IN)
- 6. EP6: indicate tx rdy is triggered by endpoint  $6.$  (IN)
- 5. EP5: indicate tx rdy is triggered by endpoint 5. (IN)
- 4. EP4: indicate tx rdy is triggered by endpoint 4. (IN)
- 3. EP3: indicate tx rdy is triggered by endpoint 3. (IN)
- 2.  $EPI:$  indicate tx rdy is triggered by endpoint 2. (IN)
- 1. EP1: indicate tx rdy is triggered by endpoint 1. (IN)
- 0. Reserved

# **EP\_STATUS\_OUT** (set by hardware and cleared by software)



# **Table 78 EP\_STATUS Register**

- 7. EP7: indicate rx rdy is triggered by endpoint 7. (OUT)
- 6. EP6: indicate rx rdy is triggered by endpoint 6. (OUT)
- 5. EP5: indicate rx rdy is triggered by endpoint 5. (OUT)
- 4. EP4: indicate rx rdy is triggered by endpoint 4. (OUT)
- 3. EP3: indicate rx rdy is triggered by endpoint 3. (OUT)
- 2. EP2: indicate rx\_rdy is triggered by endpoint 2. (OUT)
- 1. EP1: indicate rx rdy is triggered by endpoint 1. (OUT)
- 0. Sudat: indicate that 8 bytes set up package arrived



**USBINT1** interrupt register, set by hardware and cleared by software (write 1 to clear it).



#### **Table 79 USBINT1 Interrupt Register**

- 7. bad token: unsupported token received
- 6. crc16\_err : the package received crc16 check error

5. overtime: timeout interrupt(no data received after OUT token or no ACK received after IN token)

4. pid err : endpoint1-7 transfer PID error interrupt

**USB\_EN0, USB\_EN1 interrupt enable register** (only can be read or write by software)



# **Table 80 USB\_EN0 Interrupt Enable Register**

- 7. ctl rec\_en : data received on control endpoint 0 interrupt enable bit
- 6. ctl\_send\_en : data sent on control endpoint 0 interrupt enable bit
- 5. rx rdy en : data received on endpoint 1-7 interrupt enable bit
- 4. tx rdy en : data sent on endpoint 1-7 interrupt enable bit
- 3. usb reset en: USB Reset interrupt enable bit
- 2. usb sus en : USB suspend interrupt enable bit
- 1. usb\_res\_en : USB Resume interrupt enable bit
- 0. usb sof en : USB Start Of Frame interrupt enable bit





#### **Table 81 USB\_EN1Interrupt Enable Register**

- 7. bad token en: unsupported token received interrupt enable bit
- 6. crc16 err en : the package received crc16 check error interrupt enable bit
- 5. overtime\_en : timeout interrupt enable bit
- 4. pid\_err\_en : endpoint1-7 transfer PID error interrupt enable bit

#### **8.5. FIFO**

It has been described that how to configure the register above. The next will depict how to use their register and how to operate them.

#### **8.5.1. FIFO SFR register**





# **Table 82 FIFO EP\_RDY Register**

Epn\_rdy (n=1-7): endpoint n is ready for transferring USB data now. $\lambda$ 

Cleared by hardware and set by software.

Note: Ep0 rdy is not same with Epn rdy. It will be forced to 1 by hardware when setup token coming to receive 8 bytes setup request. (setup has the highest priority for USB protocol)

When Epn\_rdy=0, device will send back NACK pakage for PC's IN/OUT request to indicate not ready now.

# **(2) FIFO capacity counters**

If one endpoint has been configured as IN direction, software need write the length number into the FIFO capacity register to tell USB the package length need send.



When one port configured as OUT direction, software can read out the package length from the counter register once one package received successfully. (The unit is byte)

Every endpoint use 2 bytes register, so total 16 registers are occupied which are descripted as follow:

CNTn : the lower 8 bits FIFO counter register of endpoint n



# **Table 84 FIFO upper 2 bits counter register**



**(3) EP\_HALT**(endpoint suspend register)



## **Table 85 FIFO EP\_HALT Register**

**©** 2015 Beken Corporation Proprietary and Confidential Page 97 of 133



epn halt: the suspend flag of endpoint n. 1 indicates the endpoint has been suspended and this endpoint is not available now. This endpoint will send back STALL when IN/OUT token received to indicate it is not available now. (epn\_halt can only be read/written by software except ep0\_halt)

ep0\_halt can be cleared by hardware. According to USB protocol, ep0\_halt is cleared by hardware when setup token received to avoid that device can not receive control information.

## **8.5.2. FIFO Access**

The access to FIFO is very simple for BK2535. Software can read or write the 2K EXRAM directly with MOVX instruction and without any register interface or control logic.

When using C language, you only need to initialize a start address for one endpoint FIFO which should be consistent with the address configured in endpoint register.

For example: the address of endpoint 1

# addr[10:0]={EP\_ADDR\_MSB.1, CFG\_EP1\_1[1:0], CFG\_EP1\_0 }

 $\sim$   $\sim$   $\sim$   $=$  $EP\_ADDR\_MSB.1 \times 2^{10} + CFG\_EP1\_1.1 \times 2^{9} + CFG\_EP1\_1.0 \times 2^{8} + CFG\_EP1\_0$ 

This 11 bits address can cover all the 2K EXRAM space from 0 to 0x7FF.

## **8.5.3. FIFO Operation**

The above describe how to access the EXRAM by MCU, and, the USB part need access the EXRAM also. It will be explained next.

Accessing EXRAM by USB is implemented by DMA controller, and it is transparent to software.

According protocol, the host send out SETUP, IN and OUT token to request device transfer. The device would start to transfer data after software inform device the relevant endpoint is "ready". The DMA controller will write the received data into the FIFO assigned in the EXRAM (out endpoint), or read out the data that needed send to the host from FIFO (IN endpoint).

What time is ready? From software view, there are two cases:

The software had written the data needed send to host into FIFO. It is ready to send now.(IN)

The software had read out the data received from host from FIFO. It is ready to



receive now.(OUT)

When it is ready, Software can set the corresponding EP\_RDY to indicate it is ready now, and then USB will start to work automatically.

## **8.6. Device Address**

The 7 bits function address is stored in FADDR register. The address is set by host through SET\_ADDRESS command. The software should write the 7 bits address into FADDR after received this command. The address will act immediately after received SET\_ADDRESS command. USB only can accept the data or token send to this address.

Device address(R/W by software only)



**Table 86 device address register** 

#### **8.7. Frame number register**

# **FRAM\_NO\_0 : Frame number lower 8 bits** (**write by hardware, read by software only**)



## **Table 87 FRAM\_NO\_0 lower 8 bits register**

**FRAM\_NO\_1: Frame number upper 3 bits,** (**write by hardware, read by software only**)



## **Table 88 FRAM\_NO\_0 upper 3 bits register**

#### **8.8. USB power management**

USB\_PWR\_CN : USB power control register



#### **Table 89 USB power control register**

**©** 2015 Beken Corporation Proprietary and Confidential Page 99 of 133



Pu en: PULL UP enable,  $D+$  (dp) pull up enable in chip. When it is disabled, device disconnect with outside circuit.

DN: indicate  $D+$  logic level (can used to debug). (read only)

DP : indicate D- logic level (can used to debug). (read only)

USB\_sus: USB module will enter low-power mode when write 1 into it. The USB protocol engineer is stopped and no response to outside. It is used as suspend state usually in USB protocol. (can R/W by software)

remote wakeup: according USB protocol, the device with remote wakeup function can send wake up signal to host. (R/W) When it is set to 1, USB force D+ and D- into K state, and release it when clear it.

# **8.9. USB debug mode register**



# **Table 90 USB debug register**

MOD ctrl7: Set this bit will change the register usage from 0X823 to 0X842. All the register would change to RW mode only for IN mode。 It can be used to check the values which write into the register.

MOD ctrl6: force to clear the FIFO capacity counter register to zero.

# **8.10. USB RESET**



## **Table 91 USB RESET register**

USB\_RST: USB module will be reset when write 1 into it.

# **8.11. Endpoint Buffer**

For a transfer without buffer, it is described as follow: (IN direction)

MCU write the first package into the endpoint buffer and set relevant EP\_RDY.

Wait transfer command from host, and send out interrupt when transfer is done.

MCU responds to interrupt and enter into relevant interrupt application. Then



write the next package into the buffer and set EP\_RDY.

Wait transfer command from host, and recurrence as described before.

The USB bandwidth utilize efficiency is the main disadvantage for this transfer mode. The host should wait when MCU wrote data into FIFO, and MCU should wait when USB sent data out.

For this, multi-buffer mechanism is applied in BK2535. MCU can write next package into FIFO when the current package is sending. So, when transfer command coming, the data can be sent immediately.

For example, 2-buffer is implemented as follows:

Configure EP1 as IN endpoint, the capacity of EP1 is 64byte.

Configure the start FIFO address of EP1 as 0x500 and depth is 0x40.

Write the first package into 0x0500-0x0540, and then set EP\_RDY register to indicate the data is ready.

At once, write the next package into 0x0540-0x0580 and wait the send out interrupt coming.

When the first package transfer complete, configure the start address of EP1 as 0x540, and then set EP\_RDY to indicate the data is ready.

When the send out interrupt come, back to step 1.

Like this, 3 4 5 …-buffer is also can be implemented.



## **9. Development and download**

The BK2535 have some different development and download methods. The working mode is decided by the MODE pin voltage when power up. The next table describes the different working mode.



## **Table 92 work mode selection**



## **10. BK2535 RF transceiver**

#### **10.1. General Description**

A RF transceiver (BK-RF) is embedded in BK2535, and the BK-RF is a high performance IP of Beken corporation.

BK-RF is a GFSK transceiver operating in the world wide ISM frequency band at 2400-2483.5 MHz. The transceiver has burst mode transmission and up to 2Mbps air data rate make it suitable for applications requiring ultra low power consumption. The embedded packet processing engines enable their full operation with a very simple MCU as a radio system. Auto re-transmission and auto acknowledge give reliable link without any MCU interference.

The BK-RF operates in TDD mode, either as a transmitter or as a receiver.

The RF channel frequency determines the center of the channel used by BK-RF. The frequency is set by the RF\_CH register in register bank 0 according to the following formula:  $F0 = 2400 + \overline{RF}$  CH (MHz). The resolution of the RF channel frequency is 1MHz.

A transmitter and a receiver must be programmed with the same RF channel frequency to be able to communicate with each other.

The output power of BK-RF is set by the RF\_PWR bits in the RF\_SETUP register.

Demodulation is done with embedded data slicer and bit recovery logic. The air data rate can be programmed to 1Mbps or 2Mbps by RF\_DR register. A transmitter and a receiver must be programmed with the same setting.

In the following chapters, all registers are in register bank 0 except with explicit claim.





# **10.2. Abbreviations**





#### **10.3. State Control**

#### **10.3.1. State Control Diagram**

BK-RF has built-in state machines that control the state transition between different modes.

When auto acknowledge feature is disabled, state transition will be fully controlled by MCU.

- Internal signal: POR, VDD
- SPI register: CE, PWR\_UP, PRIM\_RX, EN\_AA, NO\_ACK, ARC, ARD
- System information: Time out, ACK received, ARD elapsed, ARC\_CNT, TX FIFO empty, ACK packet transmitted, Packet received



**Figure 33 PTX (PRIM\_RX=0) state control diagram** 





#### **10.3.2. Power down Mode**

In power down mode the BK-RF is in sleep mode with minimal current consumption. SPI interface is still active in this mode, and all register values are available by SPI. Power down mode is entered by setting the PWR\_UP bit in the CONFIG register to low.

#### **10.3.3. Standby-I Mode**

By setting the PWR\_UP bit in the CONFIG register to 1 and de-asserting CE to 0, the device enters standby-I mode. Standby-I mode is used to minimize average current consumption while maintaining short start-up time. In this mode, part of the crystal oscillator is active. This is also the mode which the BK-RF returns to from TX or RX mode when CE is set low.

#### **10.3.4. Standby-II Mode**

In standby-II mode more clock buffers are active than in standby-I mode and much more current is used. Standby-II occurs when CE is held high on a PTX device with empty TX FIFO. If a new packet is uploaded to the TX FIFO in this mode, the device will automatically enter TX mode and the packet is transmitted.



#### **10.3.5. TX Mode**

■ PTX device (PRIM\_RX=0)

The TX mode is an active mode where the PTX device transmits a packet. To enter this mode from power down mode, the PTX device must have the PWR\_UP bit set high, PRIM\_RX bit set low, a payload in the TX FIFO, and a high pulse on the CE for more than 10 $\mu$ s.

The PTX device stays in TX mode until it finishes transmitting the current packet. If  $CE = 0$  it returns to standby-I mode. If  $CE = 1$ , the next action is determined by the status of the TX FIFO. If the TX FIFO is not empty the PTX device remains in TX mode, transmitting the next packet. If the TX FIFO is empty the PTX device goes into standby-II mode.

If the auto retransmit is enabled (EN\_AA=1) and auto acknowledge is required (NO\_ACK=0), the PTX device will enter TX mode from standby-I mode when ARD elapsed and number of retried is less than ARC.

■ PRX device (PRIM\_RX=1)

The PRX device will enter TX mode from RX mode only when EN\_AA=1 and NO ACK=0 in received packet to transmit acknowledge packet with pending payload in TX FIFO.

#### **10.3.6. RX Mode**

 $\blacksquare$  PRX device (PRIM\_RX=1)

The RX mode is an active mode where the BK-RF radio is configured to be a receiver. To enter this mode from standby-I mode, the PRX device must have the PWR\_UP bit set high, PRIM\_RX bit set high and the CE pin set high. Or PRX device can enter this mode from TX mode after transmitting an acknowledge packet when EN\_AA=1 and NO\_ACK=0 in received packet.

In this mode the receiver demodulates the signals from the RF channel, constantly presenting the demodulated data to the packet processing engine. The packet processing engine continuously searches for a valid packet. If a valid packet is found (by a matching address and a valid CRC) the payload of the packet is presented in a vacant slot in the RX FIFO. If the RX FIFO is full, the received packet is discarded.

The PRX device remains in RX mode until the MCU configures it to standby-I mode or power down mode.

In RX mode a carrier detection (CD) signal is available. The CD is set to high when a RF signal is detected inside the receiving frequency channel. The internal




CD signal is filtered before presented to CD register. The RF signal must be present for at least 128 µs before the CD is set high.

PTX device (PRIM\_RX=0)

The PTX device will enter RX mode from TX mode only when EN\_AA=1 and NO ACK=0 to receive acknowledge packet.

## **10.4. Packet Processing**

#### **10.4.1. Packet Format**

The packet format has a preamble, address, packet control, payload and CRC field.



#### Preamble

The preamble is a bit sequence used to detect 0 and 1 levels in the receiver. The preamble is one byte long and is either 01010101 or 10101010. If the first bit in the address is 1 the preamble is automatically set to 10101010 and if the first bit is 0 the preamble is automatically set to 01010101. This is done to ensure there are enough transitions in the preamble to stabilize the receiver.

# Address

This is the address for the receiver. An address ensures that the packet is detected by the target receiver. The address field can be configured to be 3, 4, or 5 bytes long by the AW register.

The PRX device can open up to six data pipes to support up to six PTX devices with unique addresses. All six PTX device addresses are searched simultaneously. In PRX side, the data pipes are enabled with the bits in the EN\_RXADDR register. By default only data pipe 0 and 1 are enabled.

Each data pipe address is configured in the RX\_ADDR\_PX registers.



Each pipe can have up to 5 bytes configurable address. Data pipe 0 has a unique 5 byte address. Data pipes 1-5 share the 4 most significant address bytes. The LSB byte must be unique for all 6 pipes.

To ensure that the ACK packet from the PRX is transmitted to the correct PTX, the PRX takes the data pipe address where it received the packet and uses it as the TX address when transmitting the ACK packet.

On the PRX the RX\_ADDR\_Pn, defined as the pipe address, must be unique. On the PTX the TX, ADDR must be the same as the RX, ADDR, P0 on the PTX, and as the pipe address for the designated pipe on the PRX.

No other data pipe can receive data until a complete packet is received by a data pipe that has detected its address. When multiple PTX devices are transmitting to a PRX, the ARD can be used to skew the auto retransmission so that they only block each other once.

#### Packet Control

When Dynamic Payload Length function is enabled, the packet control field contains a 6 bit payload length field, a 2 bit PID (Packet Identity) field and, a 1 bit NO ACK flag.

Payload length

The payload length field is only used if the Dynamic Payload Length function is enabled.

#### PID

The 2 bit PID field is used to detect whether the received packet is new or retransmitted. PID prevents the PRX device from presenting the same payload more than once to the MCU. The PID field is incremented at the TX side for each new packet received through the SPI. The PID and CRC fields are used by the PRX device to determine whether a packet is old or new. When several data packets are lost on the link, the PID fields may become equal to the last received PID. If a packet has the same PID as the previous packet, BK-RF compares the CRC sums from both packets. If the CRC sums are also equal, the last received packet is considered a copy of the previously received packet and discarded.

# NO\_ACK

The NO ACK flag is only used when the auto acknowledgement feature is used. Setting the flag high, tells the receiver that the packet is not to be auto acknowledged.



The PTX can set the NO\_ACK flag bit in the Packet Control Field with the command: W\_TX\_PAYLOAD\_NOACK.However, the function must first be enabled in the FEATURE register by setting the EN\_DYN\_ACK bit. When you use this option, the PTX goes directly to standby-I mode after transmitting the packet and the PRX does not transmit an ACK packet when it receives the packet.

## Payload

The payload is the user defined content of the packet. It can be 0 to 32 bytes wide, and it is transmitted on-air as it is uploaded (unmodified) to the device.

The BK-RF provides two alternatives for handling payload lengths, static and dynamic payload length. The static payload length of each of six data pipes can be individually set.

The default alternative is static payload length. With static payload length all packets between a transmitter and a receiver have the same length. Static payload length is set by the RX\_PW\_Px registers. The payload length on the transmitter side is set by the number of bytes clocked into the TX\_FIFO and must equal the value in the RX\_PW\_Px register on the receiver side. Each pipe has its own payload length.

Dynamic Payload Length (DPL) is an alternative to static payload length. DPL enables the transmitter to send packets with variable payload length to the receiver. This means for a system with different payload lengths it is not necessary to scale the packet length to the longest payload.

With DPL feature the BK-RF can decode the payload length of the received packet automatically instead of using the RX\_PW\_Px registers. The MCU can read the length of the received payload by using the command: R\_RX\_PL\_WID.

In order to enable DPL the EN\_DPL bit in the FEATURE register must be set. In RX mode the DYNPD register has to be set. A PTX that transmits to a PRX with DPL enabled must have the DPL P0 bit in DYNPD set.

**CRC** 

The CRC is the error detection mechanism in the packet. The number of bytes in the CRC is set by the CRCO bit in the CONFIG register. It may be either 1 or 2 bytes and is calculated over the address, Packet Control Field, and Payload.

The polynomial for 1 byte CRC is  $X^8 + X^2 + X + 1$ . Initial value is 0xFF.

The polynomial for 2 byte CRC is  $X^{16} + X^{12} + X^5 + 1$ . Initial value is 0xFFFF.



No packet is accepted by receiver side if the CRC fails.

#### **10.4.2. Packet Handling**

BK-RF uses burst mode for payload transmission and receive.

The transmitter fetches payload from TX FIFO, automatically assembles it into packet and transmits the packet in a very short burst period with 1Mbps or 2Mbps air data rate.

After transmission, if the PTX packet has the NO\_ACK flag set, BK-RF sets TX DS and gives an active low interrupt IRQ to MCU. If the PTX is ACK packet, the PTX needs receive ACK from the PRX and then asserts the TX\_DS IRQ.

The receiver automatically validates and disassembles received packet, if there is a valid packet within the new payload, it will write the payload into RX FIFO, set RX DR and give an active low interrupt IRQ to MCU.

When auto acknowledge is enabled (EN\_AA=1), the PTX device will automatically wait for acknowledge packet after transmission, and re-transmit original packet with the delay of ARD until an acknowledge packet is received or the number of re-transmission exceeds a threshold ARC. If the later one happens, BK-RF will set MAX\_RT and give an active low interrupt IRQ to MCU. Two packet loss counters (ARC\_CNT and PLOS\_CNT) are incremented each time a packet is lost. The ARC\_CNT counts the number of retransmissions for the current transaction. The PLOS\_CNT counts the total number of retransmissions since the last channel change. ARC CNT is reset by initiating a new transaction. PLOS CNT is reset by writing to the RF CH register. It is possible to use the information in the OBSERVE TX register to make an overall assessment of the channel quality.

The PTX device will retransmit if its RX FIFO is full but received ACK frame has payload.

As an alternative for PTX device to auto retransmit it is possible to manually set the BK-RF to retransmit a packet a number of times. This is done by the REUSE TX PL command.

When auto acknowledge is enabled, the PRX device will automatically check the NO ACK field in received packet, and if NO ACK=0, it will automatically send an acknowledge packet to PTX device. If EN\_ACK\_PAY is set, and the acknowledge packet can also include pending payload in TX FIFO.



#### **10.5. Data and Control Interface**

#### **10.5.1. TX/RX FIFO**

The data FIFOs are used to store payload that is to be transmitted (TX FIFO) or payload that is received and ready to be clocked out (RX FIFO). The FIFO is accessible in both PTX mode and PRX mode.

There are three levels 32 bytes FIFO for both TX and RX, supporting both acknowledge mode or no acknowledge mode with up to six pipes.

- TX three levels, 32 byte FIFO
- RX three levels, 32 byte FIFO

Both FIFOs have a controller and are accessible by using dedicated SPI commands. A TX FIFO in PRX can store payload for ACK packets to three different PTX devices. If the TX FIFO contains more than one payload to a pipe, payloads are handled using the first in first out principle. The TX FIFO in a PRX is blocked if all pending payloads are addressed to pipes where the link to the PTX is lost. In this case, the MCU can flush the TX FIFO by using the FLUSH\_TX command.

The RX FIFO in PRX may contain payload from up to three different PTX devices.

A TX FIFO in PTX can have up to three payloads stored.

The TX FIFO can be written to by three commands, W\_TX\_PAYLOAD and W\_TX\_PAYLOAD\_NO\_ACK in PTX mode and W\_ACK\_PAYLOAD in PRX mode. All three commands give access to the TX\_PLD register.

The RX FIFO can be read by the command R\_RX\_PAYLOAD in both PTX and PRX mode. This command gives access to the RX PLD register.

The payload in TX FIFO in a PTX is NOT removed if the MAX\_RT IRQ is asserted.

In the FIFO\_STATUS register it is possible to read if the TX and RX FIFO are full or empty. The TX\_REUSE bit is also available in the FIFO\_STATUS register. TX\_REUSE is set by the command REUSE\_TX\_PL, and is reset by the command: W\_TX\_PAYLOAD or FLUSH TX.

#### **10.5.2. Interrupt**

In BK2535-RF there is an active low interrupt (IRQ), which is activated when TX DS IRQ, RX DR IRQ or MAX RT IRQ are set high by the state machine in the STATUS register. The IRQ resets when MCU writes '1' to the IRQ source bit

in the STATUS register. The IRQ mask in the CONFIG register is used to select the IRQ sources that are allowed to assert the IRQ. By setting one of the MASK bits high, the corresponding IRQ source is disabled. By default all IRQ sources are enabled.

The 3 bit pipe information in the STATUS register is updated during the IRQ high to low transition. If the STATUS register is read during an IRQ high to low transition, the pipe information is unreliable.

**©** 2015 Beken Corporation Proprietary and Confidential Page 114 of 133



#### **10.6. RF Command**

The RF commands are shown in the table:







Table 93 RF command



# **10.7. Register Map**

There are two register groups in BK2535 that is digital register and analog register.

## **10.7.1. Digital Register**



**©** 2015 Beken Corporation Proprietary and Confidential Page 117 of 133













**©** 2015 Beken Corporation Proprietary and Confidential Page 120 of 133

















#### **Note: Don't write reserved registers and registers at other addresses in register bank 0**

#### **Note:**

Table 94 Digital Register

- **1.** ARD-auto retransmission delay. If the ACK payload is more than 15 byte in 2Mbps mode the ARD must be 500μS or more, if the ACK payload is more than 5byte in 1Mbps mode the ARD must be 500μS or more. In 250kbps mode (even when the payload is not in ACK) the ARD must be 500μS or more.
- **2.** The RX\_DR IRQ is asserted by a new packet arrival event. The procedure for handling this interrupt should be: 1) read payload from FIFO, 2) clear RX DR IRQ, 3) read FIFO\_STATUS to check if thereare more payloads available in RX FIFO, 4) if there are more data in RX FIFO, repeat from step 1).
- **3.** Register 0x881 EN AA only used for RX part now. For TX part, the command W\_TX\_PAYLOAD used for auto-ack payload, the command W\_TX\_PAYLOAD\_NOACK used for disable-ack payload.

# **10.7.2. Analog Register**

The analog registers can be written through writing 0X8B8 to 0X8BC.

Analog register data [31:0] = {0X8BB, 0X8Ba, 0X8B9, 0X8B8}



## Analog register address [7:0] = {0X8BC}

Writing corresponding data and address into these serial registers can update the analog register value.

 Please contact BEKEN FAE for the register setting used by the analog register.

#### **10.7.3. TX power control setting**

The transmit power can be set from -51dBm to 5dBm, to do this, please refer to the next table.  $\mathbb{R}$  $\Delta \omega_{\rm m}$ 



#### **Table 95 TX power setting**

#### **10.7.4. PLL setting time**

.

For some application, the PLL setting time is a important parameter for power saving. You can adjust the stable time by setting the Tx\_settling\_sel register value. For detail, please refer to the next table.

Tx\_settling\_sel<2:0> =[digital.add27h<1:0>,add26h<7>]:







**Service Service Service** 

# **Table 96 PLL setting time**

# **11. Electrical specifications**

# **11.1. RF part**







# **11.2. MCU part**



**©** 2015 Beken Corporation Proprietary and Confidential Page 127 of 133





**Road** 

**Contract Contract Contr** 



# **12. Typical Application Schematic**

Please refer to the separate documents for detail.

n, b



# **13. Package Information**

# QFN32-4X4

 $QFNWB4 \times 4-32L-A$  (PO. 40TO. 75/0.85) PACKAGE OUTLINE DIMENSIONS







SIDE VIEW





#### QFN56-7X7











#### **14. Solder Reflow Profile**



#### **Table 97 Solder Reflow Profile**





#### **15. Contact Information**

Beken Corporation Technical Support Center

Shanghai office Building 41, 1387 Zhangdong Road, Zhangjiang High-Tech Park, Pudong New District, Shanghai, China Phone: 86-21-51086811 Fax: 86-21-60871089 Postal Code: 201203 Email: info@bekencorp.com Website: www.bekencorp.com 

单击下面可查看定价,库存,交付和生命周期等信息

[>>Beken\(博通集成电路\)](https://www.oneyac.com/brand/4892.html)