

# TISP61089D, TISP61089SD, TISP61089AD, TISP61089ASD

# **DUAL FORWARD-CONDUCTING P-GATE THYRISTORS** PROGRAMMABLE OVERVOLTAGE PROTECTORS

# **TISP61089 Gated Protector Series**

**Overvoltage Protection for Negative Rail SLICs** 

#### **Dual Voltage-Tracking Protectors**

- '61089 for Battery Voltages to ...... -75 V
- '61089A for Battery Voltages to... -100 V
- Low Gate Triggering Current...... < 5 mA
- High Holding Current.....> 150 mA

### Rated for GR-1089-CORE and K.44 **Impulses**

| Impulse W | I <sub>PPSM</sub> |     |
|-----------|-------------------|-----|
| Voltage   | Current           | A   |
| 2/10      | 2/10              | 120 |
| 10/700    | 5/310             | 40  |
| 10/1000   | 10/1000           | 30  |

#### 2/10 Overshoot Voltage Specified

| Element | I <sub>PP</sub> = 100 A, 2/10<br>V |
|---------|------------------------------------|
| Diode   | 8                                  |
| SCR     | 12                                 |

#### **Package Options**

- Surface Mount 8-pin Small-Outline Line Feed-Thru Connection (D) **Shunt Version Connection (SD)** 

#### **Additional Information**

Click these links for more information:











**INVENTORY** LIBRARY

### **Agency Recognition**

| Description |                      |  |  |  |  |
|-------------|----------------------|--|--|--|--|
| UL          | File Number: E215609 |  |  |  |  |



.....UL Recognized Component

# D Package Top View and Device Symbol for Feed-Thru Pin-Out



NC - No internal connection Terminal typical application names shown in parenthesis



# D Package Top View and Device Symbol for Shunt (SD) Pin-Out



NC - No internal connection Terminal typical application names shown in parenthesis





# **BOURNS**®

## **How to Order**

| Device                              | Package           | Carrier | Order As          | Device                                 | Package | Carrier         | Order As       |
|-------------------------------------|-------------------|---------|-------------------|----------------------------------------|---------|-----------------|----------------|
| TISP61089                           | D (Small-Outline) | R†      | TISP61089DR-S     | DR-S TISP61089A D (Small-Outline) F    |         | R†              | TISP61089ADR-S |
| TISP61089S                          | D (Small-Outline) | R†      | TISP61089SDR-S    | R-S TISP61089AS D (Small-Outline) R† T |         | TISP61089ASDR-S |                |
| † Carrier R is Embossed Tape Reeled |                   |         | † Carrier R is Em | nbossed Tape Reelec                    | ı       |                 |                |

#### Description

These '61089 parts are all dual forward-conducting buffered p-gate thyristor (SCR) overvoltage protectors. They are designed to protect monolithic SLICs (Subscriber Line Interface Circuits) against overvoltages on the telephone line caused by lightning, a.c. power contact and induction. The '61089 limits voltages that exceed the SLIC supply rail voltage. The '61089 parameters are specified to allow equipment compliance with Telcordia (formally Bellcore) GR-1089-CORE and ITU-T recommendations K.20, K.21 and K.45.

The SLIC line driver section is typically powered from 0 V (ground) and a negative (battery) voltage. The protector gate is connected to this negative supply. This references the protection (clipping) voltage to the negative supply voltage. The protection voltage will then track the negative supply voltage and the overvoltage stress on the SLIC is minimized.

Positive overvoltages are clipped to ground by diode forward conduction. Negative overvoltages are initially clipped close to the SLIC negative supply rail value. If sufficient current is available from the overvoltage, then the protector SCR will switch into a low voltage on-state condition. As the overvoltage subsides the high holding current of '61089 SCR helps prevent d.c. latchup.

The '61089 is intended to be used with a series resistance of at least 25  $\Omega$  and a suitable overcurrent function for Telcordia compliance. Power fault conditions require a series overcurrent element which either interrupts or reduces the circuit current before the '61089 current rating is exceeded. For equipment compliant to ITU-T recommendations K.20 or K.21 or K.45 only, the series resistor value is set by the coordination requirements. For coordination with a 400 V limit GDT, a minimum series resistor value of 10  $\Omega$  is recommended.

The '61089 buffered gate design reduces the loading on the SLIC supply during overvoltages caused by power cross and induction. The regular pin-out for surface mount and through-hole packages is a feed through configuration. Connection to the SLIC is made via the '61089, Ring through pins 4 - 5 and Tip through pins 1 - 8. A non-feed-through surface mount (D) package is available. This shunt (SD) version pin-out does not make duplicate connections to pin 5 and pin 8 which increases package creepage distance from ground of the other connections from about 0.7 mm to over 3 mm. High voltage ringing SLICs, with battery voltages below -100 V and down to -155 V, can be protected by the TISP61089B device. Details of this device are in the TISP61089B data sheet.

# **BOURNS**®

## Absolute Maximum Ratings, -40 °C ≤ T<sub>J</sub> ≤ 85 °C (Unless Otherwise Noted)

| Rating                                                                                                                                                                                                                                                                                                                                                                          | Symbol            | Value                            | Unit         |    |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------|--------------|----|--|
| Repetitive peak off-state voltage, $V_{GK} = 0$                                                                                                                                                                                                                                                                                                                                 | 61089<br>'61089A  | $V_{DRM}$                        | -100<br>-120 | V  |  |
| Repetitive peak gate-cathode voltage, V <sub>KA</sub> = 0                                                                                                                                                                                                                                                                                                                       | 61089<br>'61089A  | V <sub>GKRM</sub>                | -85<br>-120  | V  |  |
| Non-repetitive peak on-state pulse current (see Notes 1 and 2)  10/1000 µs (Telcordia (Bellcore) GR-1089-CORE, Issue 2, February 1999, Sec 5/320 µs (ITU-T K.20, K.21& K.45, K.44 open-circuit voltage wave shape 10/7 1.2/50 µs (Telcordia (Bellcore) GR-1089-CORE, Issue 2, February 1999, Sectio 2/10 µs (Telcordia (Bellcore) GR-1089-CORE, Issue 2, February 1999, Section | I <sub>PPSM</sub> | 30<br>40<br>100<br>120           | А            |    |  |
| Non-repetitive peak on-state current, $V_{GG}$ = -75 V, 50 Hz to 60 Hz (see Notes 1 and 2) 0.1 s 1 s 5 s 300 s 900 s                                                                                                                                                                                                                                                            | I <sub>TSM</sub>  | 11<br>4.8<br>2.7<br>0.95<br>0.93 | А            |    |  |
| Non-repetitive peak gate current, 1/2 µs pulse, cathodes commoned (see Notes 1 ar                                                                                                                                                                                                                                                                                               | I <sub>GSM</sub>  | +40                              | Α            |    |  |
| Operating free-air temperature range                                                                                                                                                                                                                                                                                                                                            |                   | T <sub>A</sub>                   | -40 to +85   | °C |  |
| Junction temperature                                                                                                                                                                                                                                                                                                                                                            |                   | TJ                               | -40 to +150  | °C |  |
| Storage temperature range                                                                                                                                                                                                                                                                                                                                                       |                   | T <sub>stg</sub>                 | -40 to +150  | °C |  |

- NOTES: 1. Initially the protector must be in thermal equilibrium with -40 °C ≤ T<sub>J</sub> ≤ 85 °C. The surge may be repeated after the device returns to its initial conditions. Gate voltage ranges are -20 V to -75 V for the '61089 and -20 V to -100 V for the '61089A.
  - 2. The rated current values may be applied either to the Ring to Ground or to the Tip to Ground terminal pairs. Additionally, both terminal pairs may have their rated current values applied simultaneously (in this case the Ground terminal current will be twice the rated current value of an individual terminal pair). Above 85 °C, derate linearly to zero at 150 °C lead temperature.

## **Recommended Operating Conditions**

|                                                                          | Component                                                                           | Min | Тур | Max | Unit |
|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----|-----|-----|------|
| $C_{G}$                                                                  | Gate decoupling capacitor                                                           | 100 | 220 |     | nF   |
|                                                                          | Series resistor for GR-1089-CORE first-level surge survival                         | 25  |     |     | Ω    |
| Б                                                                        | Series resistor for GR-1089-CORE first-level and second-level surge survival        | 40  |     |     | Ω    |
| Rs Series resistor for GR-1089-CORE intra-building port surge survival 8 |                                                                                     |     |     | Ω   |      |
|                                                                          | Series resistor for K.20, K.21 and K.45 coordination with a 400 V primary protector | 10  |     |     | Ω    |

# **BOURNS**®

# Electrical Characteristics, T<sub>J</sub> = 25 °C (Unless Otherwise Noted)

| Parameter           |                               | Test Conditions                                                                                                          |      | Тур | Max | Unit |  |
|---------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|--|
| ID                  | Off-state current             | $V_D = V_{DRM}$ , $V_{GK} = 0$ $T_J = 25  ^{\circ}C$                                                                     |      |     | -5  | μΑ   |  |
| טי                  | On state surrent              | $T_J = 85 ^{\circ}\text{C}$                                                                                              |      |     | -50 | μΑ   |  |
|                     |                               | $2/10$ μs, $I_{PP}$ = -56 A, $R_S$ = 45 $\Omega$ , $V_{GG}$ = -48 V, $C_G$ = 220 nF                                      |      | -57 |     |      |  |
| V = -:              | Breakover voltage             | $2/10$ μs, $I_{PP}$ = -100 A, $R_S$ = 50 $\Omega$ , $V_{GG}$ = -48 V, $C_G$ = 220 nF                                     |      | -60 |     | V    |  |
| V <sub>(BO)</sub>   | bleakovel voltage             | 1.2/50 $\mu$ s, I <sub>PP</sub> = -53 A, R <sub>S</sub> = 47 $\Omega$ , V <sub>GG</sub> = -48 V, C <sub>G</sub> = 220 nF |      | -60 |     | V    |  |
|                     |                               | 1.2/50 μs, $I_{PP}$ = -96 A, $R_S$ = 52 Ω, $V_{GG}$ = -48 V, $C_G$ = 220 nF                                              |      | -64 |     |      |  |
|                     |                               | $2/10$ μs, $I_{PP}$ = -56 A, $R_S$ = 45 $\Omega$ , $V_{GG}$ = -48 V, $C_G$ = 220 nF                                      |      | 9   |     |      |  |
| V                   | Gate-cathode impulse          | $2/10$ μs, $I_{PP}$ = -100 A, $R_S$ = 50 $\Omega$ , $V_{GG}$ = -48 V, $C_G$ = 220 nF                                     |      | 12  |     | V    |  |
| V <sub>GK(BO)</sub> | breakover voltage             | 1.2/50 μs, $I_{PP}$ = -53 A, $R_{S}$ = 47 Ω, $V_{GG}$ = -48 V, $C_{G}$ = 220 nF                                          |      | 12  |     | V    |  |
|                     |                               | 1.2/50 μs, $I_{PP}$ = -96 A, $R_S$ = 52 Ω, $V_{GG}$ = -48 V, $C_G$ = 220 nF                                              |      | 16  |     |      |  |
| V <sub>F</sub>      | Forward voltage               | $I_F = 5 \text{ A}, t_W = 200 \ \mu \text{s}$                                                                            |      |     | 3   | V    |  |
|                     | Peak forward recovery voltage | $2/10$ μs, $I_{PP}$ = 56 A, $R_{S}$ = 45 $\Omega$ , $V_{GG}$ = -48 V, $C_{G}$ = 220 nF                                   |      | 6   |     |      |  |
| \/                  |                               | $2/10$ μs, $I_{PP}$ = 100 A, $R_S$ = 50 $\Omega$ , $V_{GG}$ = -48 V, $C_G$ = 220 nF                                      |      | 8   |     | V    |  |
| $V_{FRM}$           |                               | 1.2/50 $\mu$ s, Ipp = 53 A, R <sub>S</sub> = 47 $\Omega$ , V <sub>GG</sub> = -48 V, C <sub>G</sub> = 220 nF              |      | 8   |     |      |  |
|                     |                               | 1.2/50 μs, $I_{PP}$ = 96 A, $R_{S}$ = 52 Ω, $V_{GG}$ = -48 V, $C_{G}$ = 220 nF                                           |      | 12  |     |      |  |
| Ι <sub>Η</sub>      | Holding current               | $I_T = -1 \text{ A, di/dt} = 1 \text{A/ms, V}_{GG} = -48 \text{ V}$                                                      | -150 |     |     | mA   |  |
|                     | Coto reverse averant          | T <sub>J</sub> = 25 °C                                                                                                   |      |     | -5  | μΑ   |  |
| I <sub>GKS</sub>    | Gate reverse current          | $V_{GG} = V_{GK} = V_{GKRM}, V_{KA} = 0$ $T_{J} = 85  ^{\circ}C$                                                         |      |     | -50 | μΑ   |  |
| I <sub>GT</sub>     | Gate trigger current          | $I_T = -3 \text{ A, } t_{p(g)} \ge 20  \mu\text{s, } V_{GG} = -48 \text{ V}$                                             |      |     | 5   | mA   |  |
| V <sub>GT</sub>     | Gate-cathode trigger voltage  | $I_T = -3 \text{ A, } t_{p(g)} \ge 20  \mu\text{s, } V_{GG} = -48 \text{ V}$                                             |      |     | 2.5 | V    |  |
| Q <sub>GS</sub>     | Gate switching charge         | 1.2/50 μs, $I_{PP}$ = -53 A, $R_S$ = 47 Ω, $V_{GG}$ = -48 V, $C_G$ = 220 nF                                              |      | 0.1 |     | μС   |  |
| Cun                 | Cathode-anode off-            | $V_D = -3 \text{ V}$<br>f = 1 MHz, $V_d = 1 \text{ V}$ , $I_G = 0$ , (see Note 3)                                        |      |     | 100 | pF   |  |
| C <sub>KA</sub>     | state capacitance             | $V_D = -48 \text{ V}$                                                                                                    |      |     | 50  | pF   |  |

NOTES: 3. These capacitance measurements employ a three terminal capacitance bridge incorporating a guard circuit. The unmeasured device terminals are a.c. connected to the guard terminal of the bridge.

# **Thermal Characteristics**

| Parameter       |                                         | Test Conditions                                                                                    | Min       | Тур | Max | Unit |      |
|-----------------|-----------------------------------------|----------------------------------------------------------------------------------------------------|-----------|-----|-----|------|------|
| $R_{\theta JA}$ | Junction to free air thermal resistance | T <sub>A</sub> = 25 °C, EIA/JESD51-3<br>PCB, EIA/JESD51-2<br>environment, P <sub>TOT</sub> = 1.7 W | D Package |     |     | 120  | °C/W |

# **Parameter Measurement Information**



Figure 1. Voltage-Current Characteristic Unless Otherwise Noted, All Voltages are Referenced to the Anode

## **Thermal Information**

# **PEAK NON-RECURRING AC**



Figure 2. Non-repetitive Peak On-State Current against Duration (Gate Voltage Ranges are -20 V to -75 V for the '61089 and -20 V to -100 V for the '61089A)

## **APPLICATIONS INFORMATION**

#### **Gated Protectors**

This section covers three topics. First, it is explained why gated protectors are needed. Second, the voltage limiting action of the protector is described. Third, an example application circuit is described.

#### **Purpose of Gated Protectors**

Fixed voltage thyristor overvoltage protectors have been used since the early 1980s to protect monolithic SLICs (Subscriber Line Interface Circuits) against overvoltages on the telephone line caused by lightning, a.c. power contact and induction. As the SLIC was usually powered from a fixed voltage negative supply rail, the limiting voltage of the protector could also be a fixed value. The TISP1072F3 is a typical example of a fixed voltage SLIC protector.

SLICs have become more sophisticated. To minimize power consumption, some designs automatically adjust the supply voltage,  $V_{BAT}$ , to a value that is just sufficient to drive the required line current. For short lines the supply voltage would be set low, but for long lines, a higher supply voltage would be generated to drive sufficient line current. The optimum protection for this type of SLIC would be given by a protection voltage which tracks the SLIC supply voltage. This can be achieved by connecting the protection thyristor gate to the SLIC supply, Figure 3. This gated (programmable) protection arrangement minimizes the voltage stress on the SLIC, no matter what value of supply voltage.



Figure 3. '61089 Buffered Gate Protector

# **Operation of Gated Protectors**

Figures 4 and 5 show how the '61089 device limits negative and positive overvoltages. Positive overvoltages (Figure 5) are clipped by the antiparallel diodes in the '61089 protector and the resulting current is diverted to ground. Negative overvoltages (Figure 4) are initially clipped close to the SLIC negative supply rail value ( $V_{BAT}$ ). If sufficient current is available from the overvoltage, then the protector (Th5) will crowbar into a low voltage on-state condition. As the overvoltage subsides the high holding current of the crowbar prevents d.c. latchup. The protection voltage will be the sum of the gate supply ( $V_{BAT}$ ) and the peak gate-cathode voltage ( $V_{GK(BO)}$ ). The protection voltage will be increased if there is a long connection between the gate decoupling capacitor, C1, and the gate terminal. During the initial rise of a fast impulse, the gate current ( $I_G$ ) is the same as the cathode current ( $I_K$ ). Rates of 70 A/ $\mu$ s can cause inductive voltages of 0.7 V in 2.5 cm of printed wiring track. To minimize this inductive voltage increase of protection voltage, the length of the capacitor to gate terminal tracking should be minimized. Inductive voltages in the protector cathode wiring will also increase the protection voltage. These voltages can be minimized by routing the SLIC connection through the protector as shown in Figure 3.

### **Application Circuit**

Figure 6 shows a typical '61089 part SLIC card protection circuit. The incoming line conductors, Ring (R) and Tip (T), connect to the relay matrix via the series overcurrent protection. Fusible resistors, fuses and positive temperature coefficient (PTC) thermistors can be used for overcurrent protection. Resistors will reduce the prospective current from the surge generator for both the '61089 device and the ring/test

## **APPLICATIONS INFORMATION**

## **Application Circuit (Continued)**

protector. The TISP7xxxF3 protector has the same protection voltage for any terminal pair. This protector is used when the ring generator configuration may be ground or battery-backed. For dedicated ground-backed ringing generators, the TISP3xxxF3 gives better protection as its inter-conductor protection voltage is twice the conductor to ground value.

Relay contacts 3a and 3b connect the line conductors to the SLIC via the '61089 protector. The protector gate reference voltage comes from the SLIC negative supply (V<sub>BAT</sub>). A 220 nF gate capacitor sources the high gate current pulses caused by fast rising impulses.



Figure 4. Negative Overvoltage Condition



Figure 5. Positive Overvoltage Condition



Figure 6. Typical Application Circuit

**BOURNS®** 

## **MECHANICAL DATA**

# **Device Symbolization Code**

Devices will be coded as below.

| Device          | Symbolization Code |
|-----------------|--------------------|
| TISP61089DR-S   | P61089             |
| TISP61089SDR-S  | 61089S             |
| TISP61089ADR-S  | 61089A             |
| TISP61089ASDR-S | 1089AS             |

# **BOURNS**®

Asia-Pacific: Tel: +886-2 2562-4117 • Email: asiacus@bourns.com

**EMEA:** Tel: +36 88 885 877 • Email: eurocus@bourns.com

The Americas: Tel: +1-951 781-5500 • Email: americus@bourns.com

www.bourns.com

"TISP" is a trademark of Bourns, Ltd., a Bourns Company, and is Registered in the U.S. Patent and Trademark Office. "Bourns" is a registered trademark of Bourns, Inc. in the U.S. and other countries.

NOVEMBER 1995 - REVISED JULY 2019

Specifications are subject to change without notice.

Users should verify actual device performance in their specific applications.

The products described herein and this document are subject to specific legal disclaimers as set forth on the last page of this document, and at www.bourns.com/docs/legal/disclaimer.pdf.

# **Legal Disclaimer Notice**



This legal disclaimer applies to purchasers and users of Bourns® products manufactured by or on behalf of Bourns, Inc. and its affiliates (collectively, "Bourns").

Unless otherwise expressly indicated in writing, Bourns® products and data sheets relating thereto are subject to change without notice. Users should check for and obtain the latest relevant information and verify that such information is current and complete before placing orders for Bourns® products.

The characteristics and parameters of a Bourns® product set forth in its data sheet are based on laboratory conditions, and statements regarding the suitability of products for certain types of applications are based on Bourns' knowledge of typical requirements in generic applications. The characteristics and parameters of a Bourns® product in a user application may vary from the data sheet characteristics and parameters due to (i) the combination of the Bourns® product with other components in the user's application, or (ii) the environment of the user application itself. The characteristics and parameters of a Bourns® product also can and do vary in different applications and actual performance may vary over time. Users should always verify the actual performance of the Bourns® product in their specific devices and applications, and make their own independent judgments regarding the amount of additional test margin to design into their device or application to compensate for differences between laboratory and real world conditions.

Unless Bourns has explicitly designated an individual Bourns® product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949) or a particular qualification (e.g., UL listed or recognized), Bourns is not responsible for any failure of an individual Bourns® product to meet the requirements of such industry standard or particular qualification. Users of Bourns® products are responsible for ensuring compliance with safety-related requirements and standards applicable to their devices or applications.

Bourns® products are not recommended, authorized or intended for use in nuclear, lifesaving, life-critical or life-sustaining applications, nor in any other applications where failure or malfunction may result in personal injury, death, or severe property or environmental damage. Unless expressly and specifically approved in writing by two authorized Bourns representatives on a case-by-case basis, use of any Bourns® products in such unauthorized applications might not be safe and thus is at the user's sole risk. Life-critical applications include devices identified by the U.S. Food and Drug Administration as Class III devices and generally equivalent classifications outside of the United States.

Bourns expressly identifies those Bourns® standard products that are suitable for use in automotive applications on such products' data sheets in the section entitled "Applications." Unless expressly and specifically approved in writing by two authorized Bourns representatives on a case-by-case basis, use of any other Bourns® standard products in an automotive application might not be safe and thus is not recommended, authorized or intended and is at the user's sole risk. If Bourns expressly identifies a sub-category of automotive application in the data sheet for its standard products (such as infotainment or lighting), such identification means that Bourns has reviewed its standard product and has determined that if such Bourns® standard product is considered for potential use in automotive applications, it should only be used in such sub-category of automotive applications. Any reference to Bourns® standard product in the data sheet as compliant with the AEC-Q standard or "automotive grade" does not by itself mean that Bourns has approved such product for use in an automotive application.

Bourns® standard products are not tested to comply with United States Federal Aviation Administration standards generally or any other generally equivalent governmental organization standard applicable to products designed or manufactured for use in aircraft or space applications. Bourns expressly identifies Bourns® standard products that are suitable for use in aircraft or space applications on such products' data sheets in the section entitled "Applications." Unless expressly and specifically approved in writing by two authorized Bourns representatives on a case-by-case basis, use of any other Bourns® standard product in an aircraft or space application might not be safe and thus is not recommended, authorized or intended and is at the user's sole risk.

The use and level of testing applicable to Bourns® custom products shall be negotiated on a case-by-case basis by Bourns and the user for which such Bourns® custom products are specially designed. Absent a written agreement between Bourns and the user regarding the use and level of such testing, the above provisions applicable to Bourns® standard products shall also apply to such Bourns® custom products.

Users shall not sell, transfer, export or re-export any Bourns® products or technology for use in activities which involve the design, development, production, use or stockpiling of nuclear, chemical or biological weapons or missiles, nor shall they use Bourns® products or technology in any facility which engages in activities relating to such devices. The foregoing restrictions apply to all uses and applications that violate national or international prohibitions, including embargos or international regulations. Further, Bourns® products and Bourns technology and technical data may not under any circumstance be exported or re-exported to countries subject to international sanctions or embargoes. Bourns® products may not, without prior authorization from Bourns and/or the U.S. Government, be resold, transferred, or re-exported to any party not eligible to receive U.S. commodities, software, and technical data.

To the maximum extent permitted by applicable law, Bourns disclaims (i) any and all liability for special, punitive, consequential, incidental or indirect damages or lost revenues or lost profits, and (ii) any and all implied warranties, including implied warranties of fitness for particular purpose, non-infringement and merchantability.

For your convenience, copies of this Legal Disclaimer Notice with German, Spanish, Japanese, Traditional Chinese and Simplified Chinese bilingual versions are available at:

Web Page: http://www.bourns.com/legal/disclaimers-terms-and-policies

PDF: http://www.bourns.com/docs/Legal/disclaimer.pdf

# 单击下面可查看定价,库存,交付和生命周期等信息

>>Bourns(伯恩斯)