



### 3.3V Low Skew 1-to-4 LVTTL/LVCMOS to LVDS Fanout Buffer

#### **Features**

- → Maximum operation frequency: 650 MHz
- → 4 pair of differential LVDS outputs
- → Selectable CLK<sub>0</sub> and CLK<sub>1</sub> inputs
- → CLK<sub>0</sub>, CLK<sub>1</sub> accept LVCMOS, LVTTL input level
- → Output Skew: 40ps (maximum)
- → Part-to-part skew: 300ps (maximum)
- → Propagation delay: 2.2ns (maximum)
- → 3.3V power supply
- → Pin-to-pin compatible to ICS8545
- → Operating Temperature: -40°C to 85°C
- → Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- → Halogen and Antimony Free. "Green" Device (Note 3)
- → For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please contact us or your local Diodes representative.
  - https://www.diodes.com/quality/product-definitions/
- → Packaging (Pb-free & Green):
  - 20-pin TSSOP (L)

### **Description**

The PI6C48545 is a high-performance low-skew LVDS fanout buffer. PI6C48545 features two selectable single-ended clock inputs and translate to four LVDS outputs. The  $CLK_0$  and  $CLK_1$  inputs accept LVCMOS or LVTTL signals. The outputs are synchronized with input clock during asynchronous assertion/deassertion of  $CLK_EN$  pin. PI6C48545 is ideal for single-ended LVTTL/LVCMOS to LVDS translations. Typical clock translation and distribution applications are data-communications and telecommunications.

### **Block Diagram**



### **Control Input Function Table**

| Inputs |        |         |                  | Out                            | puts                  |
|--------|--------|---------|------------------|--------------------------------|-----------------------|
| OE     | CLK_EN | CLK_SEL | Selected Source  | Q <sub>0</sub> :Q <sub>3</sub> | $_{n}Q_{0}:_{n}Q_{3}$ |
| 1      | 0      | 0       | CLK <sub>0</sub> | Diasbled: Low                  | Diasbled: High        |
| 1      | 0      | 1       | CLK <sub>1</sub> | Disabled: Low                  | Disabled: High        |
| 1      | 1      | 0       | CLK <sub>0</sub> | Enabled                        | Enabled               |
| 1      | 1      | 1       | CLK <sub>1</sub> | Enabled                        | Enabled               |
| 0      | X      | X       |                  | HiZ                            | HiZ                   |

#### Notes:

1. After CLK\_EN switches, the clock outputs are disabled or enabled following a rising and falling input clock edge as show below.

#### Notes:

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.





# **Pin Configuration**



## **Pin Description**

| Name                                         | Pin #    | Type | Description                                                                                                                                                                             |
|----------------------------------------------|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND                                          | 1, 9, 13 | P    | Connect to Ground                                                                                                                                                                       |
| CLK_EN                                       | 2        | I_PU | Synchronizing clock enable. When high, clock outputs follow clock input. When low, Qx outputs are forced low, nQx outputs are forced high. LVCMOS/LVTTL level with $80k\Omega$ pull up. |
| CLK_SEL                                      | 3        | I_PD | Clock select input. When high, selects $CLK_1$ input. When low, selects $CLK_0$ input. LVCMOS/LVTTL level with $80k\Omega$ pull down.                                                   |
| CLK <sub>0</sub>                             | 4        | I_PD | LVCMOS / LVTTL clock input                                                                                                                                                              |
| CLK <sub>1</sub>                             | 6        | I_PD | LVCMOS / LVTTL clock input                                                                                                                                                              |
| NC                                           | 5, 7     |      | No internal connection.                                                                                                                                                                 |
| OE                                           | 8        | I_PU | Output Enable. Controls outputs Q <sub>0</sub> , <sub>n</sub> Q <sub>0</sub> through Q <sub>3</sub> , nQ <sub>3</sub> .                                                                 |
| V <sub>CC</sub>                              | 10, 18   | P    | Connect to 3.3V.                                                                                                                                                                        |
| Q <sub>3</sub> , <sub>n</sub> Q <sub>3</sub> | 12, 11   | О    | Differential output pair, LVDS interface level.                                                                                                                                         |
| Q <sub>2</sub> , <sub>n</sub> Q <sub>2</sub> | 15, 14   | О    | Differential output pair, LVDS interface level.                                                                                                                                         |
| Q <sub>1</sub> , <sub>n</sub> Q <sub>1</sub> | 17, 16   | О    | Differential output pair, LVDS interface level.                                                                                                                                         |
| Q <sub>0</sub> , <sub>n</sub> Q <sub>0</sub> | 20, 19   | О    | Differential output pair, LVDS interface level.                                                                                                                                         |

#### Notes:

### **Pin Characteristics**

| Symbol     | Parameter                 | Conditions | Min. | Тур. | Max. | Units |
|------------|---------------------------|------------|------|------|------|-------|
| $C_{IN}$   | Input Capacitance         |            |      | 6    |      | pF    |
| R_pullup   | Input Pullup Resistance   |            |      | 80   |      | ŀO    |
| R_pulldown | Input Pulldown Resistance |            |      | 80   |      | kΩ    |

<sup>1.</sup> I = Input, O = Output, P = Power supply connection, I\_PD = Input with pull down, I\_PU = Input with pull up.





## **CLK\_EN Timing Diagram**



## **Clock Input Function Table**

| Inputs                               | Outputs                        |                       |  |  |
|--------------------------------------|--------------------------------|-----------------------|--|--|
| CLK <sub>0</sub> or CLK <sub>1</sub> | Q <sub>0</sub> :Q <sub>3</sub> | $_{n}Q_{0}:_{n}Q_{3}$ |  |  |
| 0                                    | LOW                            | HIGH                  |  |  |
| 1                                    | HIGH                           | LOW                   |  |  |





## Maximum Ratings (Above which the useful life may be impaired. For user guidelines, not tested)

| Storage temperature                                   | 55 to +150°C                  |
|-------------------------------------------------------|-------------------------------|
| Supply Voltage to Ground Potential (V <sub>DD</sub> , | $V_{\rm DDO}$ ) -0.5 to +4.6V |
| Inputs (Referenced to GND)                            | 0.5 to V <sub>DD</sub> +0.5V  |
| Clock Output (Referenced to GND)                      | 0.5 to V <sub>DD</sub> +0.5V  |
| Latch up                                              | 200mA                         |
| ESD Protection (Input)                                | 2000V min (HBM)               |
| Junction Temperature                                  | 150°C max                     |

#### Note:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

### **Operating Conditions**

| Symbol           | Parameter            | Conditions | Min.  | Тур. | Max.  | Units |
|------------------|----------------------|------------|-------|------|-------|-------|
| V <sub>CC</sub>  | Power Supply Voltage |            | 3.135 | 3.3  | 3.465 | V     |
| $T_{\mathbf{A}}$ | Ambient Temperature  |            | -40   |      | 85    | °C    |
| I <sub>CC</sub>  | Power Supply Current |            |       |      | 60    | mA    |

## **LVCMOS/LVTTL DC Characteristics** ( $T_A = -40^{\circ}$ C to $85^{\circ}$ C, $V_{CC} = 3.135$ V to 3.465V unless otherwise stated below.)

| Symbol            |                                   | Parameter                                                   | Conditions                     | Min. | Тур. | Max.                 | Units |
|-------------------|-----------------------------------|-------------------------------------------------------------|--------------------------------|------|------|----------------------|-------|
| $V_{\mathrm{IH}}$ | Input High<br>Voltage             | CLK <sub>0</sub> , CLK <sub>1</sub> , CLK_EN,<br>CLK_SE, OE |                                | 2    |      | V <sub>CC</sub> +0.3 | V     |
| V                 | V <sub>IL</sub> Input Low Voltage | CLK <sub>0</sub> , CLK <sub>1</sub>                         |                                | -0.3 |      | 1.3                  | V     |
| VIL               |                                   | CLK_EN, CLK_SEL, OE                                         |                                | -0.3 |      | 0.8                  | V     |
| т                 | Input High                        | CLK0, CLK1, CLK_SEL                                         | $V_{IN} = V_{CC} = 3.465V$     |      |      | 150                  | uA    |
| $I_{\mathrm{IH}}$ | Current                           | CLK_EN, OE                                                  | $V_{IN} = V_{CC} = 3.465V$     |      |      | 5                    | uA    |
| , In              | Input Low                         | CLK <sub>0</sub> , CLK <sub>1</sub> , CLK_SEL               | $V_{IN} = 0V, V_{CC} = 3.465V$ | -5   |      |                      | uA    |
| $I_{ m IL}$       | Current                           | CLK_EN, OE                                                  | $V_{IN} = 0V, V_{CC} = 3.465V$ | -150 |      |                      | uA    |

## **LVDS DC Characteristics** ( $T_A = -40^{\circ}$ C to 85°C, $V_{CC} = 3.135$ V to 3.465V unless otherwise stated below.)

| Symbol                   | Parameter                                 | Conditions | Min.  | Тур. | Max.  | Units |
|--------------------------|-------------------------------------------|------------|-------|------|-------|-------|
| V <sub>OD</sub>          | Differential Output Voltage               |            | 200   | 280  | 360   | mV    |
| $\Delta V_{\mathrm{OD}}$ | V <sub>OD</sub> Magnitude Change          |            |       | 0    | 40    | 111 V |
| Vos                      | Offset Voltage                            |            | 1.125 | 1.3  | 1.475 | V     |
| $\Delta V_{OS}$          | V <sub>OS</sub> Magnitude Change          |            |       | 5    | 25    | mV    |
| $I_{OZ}$                 | High Impedance Leakage Current            |            | -10   |      | +10   |       |
| I <sub>OFF</sub>         | Power OFF Leakage                         |            | -20   | ±1   | +20   | μΑ    |
| I <sub>OSD</sub>         | Differential Output Short Circuit Current |            |       | -3.5 | -5    | A     |
| Ios                      | Output Short Circuit Current              |            |       | -3.5 | -5    | mA mA |
| V <sub>OH</sub>          | Output Voltage High                       |            |       | 1.34 | 1.6   | V     |
| $V_{\mathrm{OL}}$        | Output Voltage Low                        |            | 0.9   | 1.06 |       | v     |





## AC Characteristics ( $T_A = -40^{\circ}\text{C}$ to $85^{\circ}\text{C}$ , $V_{CC} = 3.135\text{V}$ to 3.465V)

| Symbol                         | Parameter                            | Conditions | Min. | Тур. | Max. | Units |
|--------------------------------|--------------------------------------|------------|------|------|------|-------|
| f <sub>max</sub>               | Output Frequency                     |            |      |      | 650  | MHz   |
| t <sub>Pd</sub>                | Propagation Delay <sup>(1)</sup>     |            | 0.8  |      | 2.2  | ns    |
| T <sub>sk(o)</sub>             | Output-to-output Skew <sup>(2)</sup> |            |      |      | 40   |       |
| T <sub>sk(pp)</sub>            | Part-to-part Skew <sup>(3)</sup>     |            |      |      | 300  | ps    |
| t <sub>r</sub> /t <sub>f</sub> | Output Rise/Fall time                | 20% - 80%  | 100  |      | 300  |       |
| odc                            | Output duty cycle                    |            | 48   |      | 52   | %     |

#### **Notes:**

- 1. Measured from the V<sub>CC</sub>/2 of the input to the differential output crossing point
- 2. Defined as skew between outputs at the same supply voltage and with equal load condition. Measured at the outputs differential crossing point.
- 3. Defined as skew between outputs on different parts operating at the same supply voltage and with equal load condition. Measured at the outputs differential crossing point.
- 4. All parameters are measured at 500MHz unless noted otherwise

## **Part Marking**

PI6C 48545LE CYYWWXX

C: Die Rev YY: Year

WW: Workweek

1st X: Assembly Code 2nd X: Fab Code





## Packaging Mechanical: 20-TSSOP (L)



16-0074

### For latest package info.

please check: http://www.diodes.com/design/support/packaging/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/

### **Ordering Information**

| Ordering Code | Package Code | Package Description          |
|---------------|--------------|------------------------------|
| PI6C48545LEX  | L            | 20-pin, 173-mil Wide (TSSOP) |

#### Notes:

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.
- 4. E = Pb-free and Green
- 5. X suffix = Tape/Reel





#### IMPORTANT NOTICE

DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages.

Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application.

Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks.

This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated.

#### LIFE SUPPORT

Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein:

- A. Life support devices or systems are devices or systems which:
  - 1. are intended to implant into the body, or
- 2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user.
- B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or to affect its safety or effectiveness.

Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems.

Copyright © 2020, Diodes Incorporated www.diodes.com

# 单击下面可查看定价,库存,交付和生命周期等信息

>>Diodes Incorporated(达迩科技(美台))