

(Top View)

SOT363

(Top View)

DFN1010

6 C

4

5 V<sub>CC</sub>

A 1

**B** 3

A 1

GND 2

B 3

GND 2

6 C

4 Y

5 V<sub>CC</sub>



## SINGLE 3 INPUT POSITIVE NAND GATE

Pin Assignments

6 C

[4] Y

С

 $V_{CC}$ 

5 V<sub>CC</sub>

### Description

The 74LVC1G10 is a single 3-input positive NAND gate with a standard push-pull output. The device is designed for operation with a power supply range of 1.65V to 5.5V. The inputs are tolerant to 5.5V allowing this device to be used in a mixed voltage environment. The device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output preventing damaging current backflow when the device is powered down.

The gate performs the positive Boolean function:

$$Y = \overline{A \bullet B \bullet C} \quad \text{or} \quad Y = \overline{A} + \overline{B} + \overline{C}$$

#### Features

- Wide Supply Voltage Range from 1.65V to 5.5V
- ± 24mA Output Drive at 3.3V
- CMOS low power consumption
- IOFF Supports Partial-Power-Down Mode Operation
- Inputs accept up to 5.5V
- ESD Protection Exceeds JESD 22 200-V Machine Model (A115-A) 2000-V Human Body Model (A114-A)
- Latch-Up Exceeds 100mA per JESD 78, Class II
- Range of Package Options
- SOT26, SOT363, DFN1410, and DFN1010: Available in "Green" Molding Compound (no Br, Sb)
- Lead Free Finish/ RoHS Compliant (Note 1)

#### Applications

А

B 3 4

GND

- Voltage Level Shifting
- General Purpose Logic
- Power Down Signal Isolation

(Top View)

SOT26

(Top View)

1`6

2 5

DFN1410

A<sub>11</sub>

B<sub>3</sub>

GND 2

- Wide array of products such as:
  - PCs, networking, notebooks, netbooks, PDAs
  - o Computer peripherals, hard drives, CD/DVD ROM
  - o TV, DVD, DVR, set top box
  - o Cell Phones, Personal Navigation / GPS
  - o MP3 players ,Cameras, Video Recorders

Notes: 1. EU Directive 2002/95/EC (RoHS). All applicable RoHS exemptions applied. Please visit our website at http://www.diodes.com/products/lead\_free.html.



# SINGLE 3 INPUT POSITIVE NAND GATE

# **Pin Descriptions**

| Pin Name        | Description    |
|-----------------|----------------|
| A               | Data Input     |
| GND             | Ground         |
| В               | Data Input     |
| Y               | Data Output    |
| V <sub>CC</sub> | Supply Voltage |
| С               | Data Input     |

## Logic Diagram



## **Function Table**

|   | Output |   |   |
|---|--------|---|---|
| Α | В      | С | Y |
| Н | Н      | Н | L |
| L | Х      | Х | Н |
| Х | L      | Х | Н |
| Х | Х      | L | Н |

## Absolute Maximum Ratings (Note 2)

| Symbol           | Description                                               | Rating                       | Unit |
|------------------|-----------------------------------------------------------|------------------------------|------|
| ESD HBM          | Human Body Model ESD Protection                           | 2                            | KV   |
| ESD MM           | Machine Model ESD Protection                              | 200                          | V    |
| V <sub>CC</sub>  | Supply Voltage Range                                      | -0.5 to 6.5                  | V    |
| VI               | Input Voltage Range                                       | -0.5 to 6.5                  | V    |
| Vo               | Voltage applied to output in high impedance or IOFF state | -0.5 to 6.5                  | V    |
| Vo               | Voltage applied to output in high or low state            | -0.3 to V <sub>CC</sub> +0.5 | V    |
| I <sub>IK</sub>  | Input Clamp Current VI<0                                  | -50                          | mA   |
| I <sub>OK</sub>  | Output Clamp Current                                      | -50                          | mA   |
| Ι <sub>Ο</sub>   | Continuous output current                                 | ±50                          | mA   |
|                  | Continuous current through Vdd or GND                     | ±100                         | mA   |
| TJ               | Operating Junction Temperature                            | -40 to 150                   | °C   |
| T <sub>STG</sub> | Storage Temperature                                       | -65 to 150                   | °C   |

Notes: 2. Stresses beyond the absolute maximum may result in immediate failure or reduced reliability. These are stress values and device operation should be within recommend values.



# SINGLE 3 INPUT POSITIVE NAND GATE

## **Recommended Operating Conditions (Note 3)**

| Symbol          |                                    | Parameter                                | Min                    | Max                    | Unit |
|-----------------|------------------------------------|------------------------------------------|------------------------|------------------------|------|
| V               |                                    | Operating                                | 1.65                   | 5.5                    | V    |
| V <sub>CC</sub> | Operating Voltage                  | Data retention only                      | 1.5                    |                        | V    |
|                 |                                    | V <sub>CC</sub> = 1.65V to 1.95V         | 0.65 X V <sub>CC</sub> |                        |      |
| N/              | Liberto Jacob Jacob Valta es       | V <sub>CC</sub> = 2.3V to 2.7V           | 1.7                    |                        |      |
| VIH             | High-level Input Voltage           | $V_{CC} = 3V$ to 3.6V                    | 2                      |                        | V    |
|                 |                                    | $V_{CC} = 4.5V$ to 5.5V                  | 0.7 X V <sub>CC</sub>  |                        |      |
|                 |                                    | V <sub>CC</sub> = 1.65V to 1.95V         |                        | 0.35 X V <sub>CC</sub> |      |
| N/              |                                    | V <sub>CC</sub> = 2.3V to 2.7V           |                        | 0.7                    |      |
| VIL             | Low-level input voltage            | $V_{CC} = 3V$ to 3.6V                    |                        | 0.8                    | V    |
|                 |                                    | V <sub>CC</sub> = 4.5V to 5.5V           |                        | 0.3 X V <sub>CC</sub>  |      |
| VI              | Input Voltage                      |                                          | 0                      | 5.5                    | V    |
| Vo              | Output Voltage                     |                                          | 0                      | V <sub>CC</sub>        | V    |
|                 |                                    | $V_{CC} = 1.65V$                         |                        | -4                     |      |
|                 |                                    | $V_{CC} = 2.3 V$                         |                        | -8                     |      |
| I <sub>OH</sub> | High-level output current          | <u>)/ 2)/</u>                            |                        | -16                    | mA   |
|                 |                                    | $V_{CC} = 3V$                            |                        | -24                    |      |
|                 |                                    | $V_{CC} = 4.5V$                          |                        | -32                    |      |
|                 |                                    | $V_{CC} = 1.65V$                         |                        | 4                      |      |
|                 |                                    | $V_{CC} = 2.3 V$                         |                        | 8                      |      |
| I <sub>OL</sub> | Low-level output current           | $V_{CC} = 3V$                            |                        | 16                     | mA   |
|                 |                                    | V <sub>CC</sub> = 3V                     |                        | 24                     |      |
|                 |                                    | $V_{CC} = 4.5V$                          |                        | 32                     |      |
|                 | land the stiller size of full      | $V_{CC} = 1.8V \pm 0.15V, 2.5V \pm 0.2V$ |                        | 20                     |      |
| Δt/ΔV           | Input transition rise or fall rate | $V_{CC} = 3.3V \pm 0.3V$                 |                        | 10                     | ns/V |
|                 | Tate                               | $V_{CC} = 5V \pm 0.5V$                   |                        | 5                      |      |
| T <sub>A</sub>  | Operating free-air temperature     |                                          | -40                    | 125                    | ٥C   |

Notes: 3. Unused inputs should be held at Vcc or Ground.



# SINGLE 3 INPUT POSITIVE NAND GATE

# **Electrical Characteristics** $T_A = -40^{\circ}C$ to 85°C (All typical values are at $V_{CC} = 3.3V$ , $T_A = 25^{\circ}C$ )

| Symbol           | Parameter                     | Test Conditions                                   | V <sub>CC</sub> | Min                   | Тур. | Max  | Unit |
|------------------|-------------------------------|---------------------------------------------------|-----------------|-----------------------|------|------|------|
|                  |                               | I <sub>OH</sub> = -100μA                          | 1.65V to 5.5V   | V <sub>CC</sub> – 0.1 |      |      |      |
|                  |                               | I <sub>OH</sub> = -4mA                            | 1.65V           | 1.2                   |      |      |      |
| Maria            | High Level Output             | I <sub>OH</sub> = -8mA                            | 2.3V            | 1.9                   |      |      | V    |
| V <sub>OH</sub>  | Voltage                       | I <sub>OH</sub> = -16mA                           | - 3V            | 2.4                   |      |      | V    |
|                  |                               | I <sub>OH</sub> = -24mA                           | 30              | 2.3                   |      |      |      |
|                  |                               | I <sub>OH</sub> = -32mA                           | 4.5V            | 3.8                   |      |      |      |
|                  |                               | I <sub>OL</sub> = 100μA                           | 1.65V to 5.5V   |                       |      | 0.1  |      |
|                  | /                             | $I_{OL} = 4mA$                                    | 1.65V           |                       |      | 0.45 |      |
| N/               |                               | I <sub>OL</sub> = 8mA                             | 2.3V            |                       | 0.3  | V    |      |
| V <sub>OL</sub>  | High-level Input Voltage      | I <sub>OL</sub> = 16mA                            | 2) (            |                       |      | 0.4  | v    |
|                  |                               | I <sub>OL</sub> = 24mA                            | - 3V            |                       |      | 0.55 |      |
|                  |                               | I <sub>OL</sub> = 32mA                            | 4.5V            |                       |      | 0.55 |      |
| lı               | Input Current                 | $V_1 = 5.5 V \text{ or GND}$                      | 0 to 5.5V       |                       |      | ± 5  | μA   |
| I <sub>OFF</sub> | Power Down Leakage<br>Current | $V_{\rm I}$ or $V_{\rm O} = 5.5 V$                | 0               |                       |      | ± 10 | μA   |
| I <sub>CC</sub>  | Supply Current                | V <sub>I</sub> = 5.5V of GND<br>I <sub>O</sub> =0 | 1.65V to 5.5V   |                       |      | 10   | μA   |
| ΔI <sub>CC</sub> | Additional Supply<br>Current  | Input at V <sub>CC</sub> –0.6V                    | 3V to 5.5V      |                       |      | 500  | μA   |



# SINGLE 3 INPUT POSITIVE NAND GATE

## **Electrical Characteristics** $T_A = -40^{\circ}C$ to 125°C (All typical values are at $V_{CC} = 3.3V$ , $T_A = 25^{\circ}C$ )

| Symbol           | Parameter                     | Test Conditions                                   | V <sub>CC</sub> | Min                   | Тур. | Max  | Unit |
|------------------|-------------------------------|---------------------------------------------------|-----------------|-----------------------|------|------|------|
|                  |                               | I <sub>OH</sub> = -100μA                          | 1.65V to 5.5V   | V <sub>CC</sub> - 0.1 |      |      |      |
|                  |                               | I <sub>OH</sub> = -4mA                            | 1.65V           | 0.95                  |      |      |      |
|                  | High Level Output             | I <sub>OH</sub> = -8mA                            | 2.3V            | 1.7                   |      |      |      |
| V <sub>OH</sub>  | Voltage                       | I <sub>OH</sub> = -16mA                           | 0)/             | 1.9                   |      |      | V    |
|                  |                               | I <sub>OH</sub> = -24mA                           | - 3V            | 2.0                   |      |      |      |
|                  |                               | I <sub>OH</sub> = -32mA                           | 4.5V            | 3.4                   |      |      |      |
|                  |                               | I <sub>OL</sub> = 100μA                           | 1.65V to 5.5V   |                       |      | 0.1  |      |
|                  |                               | I <sub>OL</sub> = 4mA                             | 1.65V           |                       |      | 0.70 |      |
| V                | Lieb level lenut Veltere      | I <sub>OL</sub> = 8mA                             | 2.3V            |                       |      | 0.45 | v    |
| V <sub>OL</sub>  | High-level Input Voltage      | I <sub>OL</sub> = 16mA                            | 2)/             |                       |      | 0.60 | v    |
|                  |                               | I <sub>OL</sub> = 24mA                            | - 3V            |                       |      | 0.80 |      |
|                  |                               | I <sub>OL</sub> = 32mA                            | 4.5V            |                       |      | 0.80 |      |
| Ц                | Input Current                 | $V_{I} = 5.5 V \text{ or GND}$                    | 0 to 5.5V       |                       |      | ± 20 | μA   |
| I <sub>OFF</sub> | Power Down Leakage<br>Current | $V_{\rm I}$ or $V_{\rm O}$ = 5.5V                 | 0               |                       |      | ± 20 | μA   |
| I <sub>CC</sub>  | Supply Current                | V <sub>I</sub> = 5.5V of GND<br>I <sub>O</sub> =0 | 1.65V to 5.5V   |                       |      | 40   | μA   |
| ΔI <sub>CC</sub> | Additional Supply<br>Current  | Input at V <sub>CC</sub> –0.6V                    | 3V to 5.5V      |                       |      | 5000 | μA   |
| Ci               | Input Capacitance             | $V_i = V_{CC} - or GND$                           | 3.3             |                       | 4    |      | pF   |
|                  |                               | SOT26                                             |                 |                       | 204  |      |      |
| θ <sub>JA</sub>  | Thermal Resistance            | SOT363                                            | (Note 4)        |                       | 371  |      | °C/W |
| UJA              | Junction-to-Ambient           | DFN1410                                           | (Note 4)        |                       | 430  |      | 0/00 |
|                  |                               | DFN1010                                           |                 |                       | 510  |      |      |
|                  |                               | SOT26                                             |                 |                       | 52   |      |      |
| θ <sub>JC</sub>  | Thermal Resistance            | SOT363                                            | (Note 4)        |                       | 143  |      | °C/W |
| OIC.             | Junction-to-Case              | DFN1410                                           |                 |                       | 190  |      | 0/00 |
|                  |                               | DFN1010                                           |                 |                       | 250  |      |      |

## Package Characteristics (All typical values are at Vcc = 3.3V, T<sub>A</sub> = 25°C)

| Symbol            | Parameter           | Test Conditions         | V <sub>CC</sub> | Min | Тур. | Max | Unit  |
|-------------------|---------------------|-------------------------|-----------------|-----|------|-----|-------|
| CI                | Input Capacitance   | $V_I = V_{CC} - or GND$ | 3.3             |     | 3.5  |     | pF    |
|                   | Thermal Resistance  | SOT26                   |                 |     | 204  |     |       |
| •                 | Thermal Resistance  | SOT363                  |                 |     | 371  |     | 00000 |
| $\theta_{JA}$     | Junction-to-Ambient | DFN1410                 | (Note 4)        |     | 430  |     | °C/W  |
|                   |                     | DFN1010                 |                 |     | 510  |     |       |
|                   |                     | SOT26                   |                 |     | 52   |     |       |
| 0                 | Thermal Resistance  | SOT363                  |                 |     | 143  |     | 00000 |
| $\theta_{\rm JC}$ | Junction-to-Case    | DFN1410                 | (Note 4)        |     | 190  |     | °C/W  |
|                   |                     | DFN1010                 |                 |     | 250  |     | 1     |

Notes: 4. Test condition for SOT26, SOT363, DFN1410 and DFN1010 : Device mounted on FR-4 substrate PC board, 2oz copper, with minimum recommended pad layout.



## SINGLE 3 INPUT POSITIVE NAND GATE

## **Switching Characteristics**

### **T<sub>A</sub> = -40°C to 85°C**, CL = 15pF (see Figure 1)

| Parameter       | From<br>(Input) |   | V <sub>CC</sub> = 1.8V<br>± 0.15V |      | V <sub>CC</sub> = 2.5V<br>± 0.2V |     | V <sub>CC</sub> = 3.3V<br>± 0.3V |     | V <sub>CC</sub> = 5V<br>± 0.5V |     | Unit |
|-----------------|-----------------|---|-----------------------------------|------|----------------------------------|-----|----------------------------------|-----|--------------------------------|-----|------|
|                 |                 |   | Min                               | Max  | Min                              | Max | Min                              | Max | Min                            | Max |      |
| t <sub>pd</sub> | Any             | Y | 1.0                               | 14.8 | 0.7                              | 5.5 | 0.7                              | 3.8 | 0.7                            | 2.7 | ns   |

#### $T_A = -40^{\circ}C \text{ to } 85^{\circ}C$ , CL = 30 or 50pF (see Figure 2)

| Parameter       | From<br>(Input) |          | V <sub>CC</sub> = 1.8V<br>± 0.15V |      | V <sub>CC</sub> = 2.5V<br>± 0.2V |     | V <sub>CC</sub> = 3.3V<br>± 0.3V |     | V <sub>CC</sub> = 5V<br>± 0.5V |     | Unit |
|-----------------|-----------------|----------|-----------------------------------|------|----------------------------------|-----|----------------------------------|-----|--------------------------------|-----|------|
|                 |                 | (001901) | Min                               | Max  | Min                              | Max | Min                              | Max | Min                            | Max |      |
| t <sub>pd</sub> | Any             | Y        | 1.0                               | 18.0 | 0.7                              | 6.5 | 0.7                              | 5   | 0.7                            | 3.6 | ns   |

### $T_A = -40^{\circ}C$ to $125^{\circ}C$ , CL = 15 pF (see Figure 1)

| Parameter       | From<br>(Input) | TO<br>(OUTPUT) | V <sub>CC</sub> = 1.8V<br>± 0.15V |      | V <sub>CC</sub> = 2.5V<br>± 0.2V |     | V <sub>CC</sub> = 3.3V<br>± 0.3V |     | V <sub>CC</sub> = 5V<br>± 0.5V |     | Unit |
|-----------------|-----------------|----------------|-----------------------------------|------|----------------------------------|-----|----------------------------------|-----|--------------------------------|-----|------|
|                 |                 |                | Min                               | Max  | Min                              | Max | Min                              | Max | Min                            | Max |      |
| t <sub>pd</sub> | Any             | Y              | 1.0                               | 17.7 | 0.7                              | 6.6 | 0.7                              | 4.6 | 0.7                            | 3.3 | ns   |

## $\textbf{T}_{\textbf{A}}\textbf{=}\textbf{-40^{\circ}C} \text{ to } \textbf{125^{\circ}C}$ , CL = 30 or 50 pF (see Figure 2)

| Parameter       | From    |           |     |      | From<br>(Input) |     |     |     |     |     |    |  | TO<br>(OUTPUT) | V <sub>CC</sub> = 1.8V<br>± 0.15V |  | V <sub>CC</sub> = 2.5V<br>± 0.2V |  | V <sub>CC</sub> = 3.3V<br>± 0.3V |  | V <sub>CC</sub> = 5V<br>± 0.5V |  | Unit |
|-----------------|---------|-----------|-----|------|-----------------|-----|-----|-----|-----|-----|----|--|----------------|-----------------------------------|--|----------------------------------|--|----------------------------------|--|--------------------------------|--|------|
|                 | (input) | (0011 01) | Min | Max  | Min             | Max | Min | Max | Min | Max |    |  |                |                                   |  |                                  |  |                                  |  |                                |  |      |
| t <sub>pd</sub> | Any     | Y         | 1.0 | 21.6 | 0.7             | 7.8 | 0.7 | 6.0 | 0.7 | 4.3 | ns |  |                |                                   |  |                                  |  |                                  |  |                                |  |      |

## **Operating Characteristics**

#### $T_A = 25 \ ^{o}C$

|                 | Parameter                     |            | V <sub>CC</sub> = 1.8V<br>Typ. | V <sub>CC</sub> = 2.5V<br>Typ. | V <sub>CC</sub> = 3.3V<br>Typ. | V <sub>CC</sub> = 5V<br>Typ. | Unit |
|-----------------|-------------------------------|------------|--------------------------------|--------------------------------|--------------------------------|------------------------------|------|
| C <sub>pd</sub> | Power dissipation capacitance | f = 10 MHz | 17                             | 18                             | 19                             | 22                           | pF   |



# SINGLE 3 INPUT POSITIVE NAND GATE

#### **Parameter Measurement Information**



| V <sub>CC</sub> | Inputs          |                                | V                  | 0    | Р   |
|-----------------|-----------------|--------------------------------|--------------------|------|-----|
|                 | VI              | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub>     | CL   | RL  |
| 1.8V±0.15V      | V <sub>CC</sub> | ≤2ns                           | V <sub>CC</sub> /2 | 15pF | 1MΩ |
| 2.5V±0.2V       | V <sub>CC</sub> | ≤2ns                           | V <sub>CC</sub> /2 | 15pF | 1MΩ |
| 3.3V±0.3V       | 3V              | ≤2.5ns                         | 1.5V               | 15pF | 1MΩ |
| 5V±0.5V         | V <sub>CC</sub> | ≤2.5ns                         | V <sub>CC</sub> /2 | 15pF | 1MΩ |



Voltage Waveform Pulse Duration



#### Voltage Waveform Propagation Delay Times Inverting and Non Inverting Outputs

#### Figure 1. Load Circuit and Voltage Waveforms

Notes:

- A. Includes test lead and test apparatus capacitance.
- B. All pulses are supplied at pulse repetition rate  $\leq$  10 MHz
- C. Inputs are measured separately one transition per measurement
- D.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{PD}$



# SINGLE 3 INPUT POSITIVE NAND GATE

### Parameter Measurement Information (cont.)



| V <sub>CC</sub> | Inputs          |                                | V                  | 0    | P    |
|-----------------|-----------------|--------------------------------|--------------------|------|------|
|                 | VI              | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub>     | υL   | RL   |
| 1.8V±0.15V      | V <sub>CC</sub> | ≤2ns                           | V <sub>CC</sub> /2 | 30pF | 1KΩ  |
| 2.5V±0.2V       | V <sub>CC</sub> | ≤2ns                           | V <sub>CC</sub> /2 | 30pF | 500Ω |
| 3.3V±0.3V       | 3V              | ≤2.5ns                         | 1.5V               | 50pF | 500Ω |
| 5V±0.5V         | V <sub>CC</sub> | ≤2.5ns                         | V <sub>CC</sub> /2 | 50pF | 500Ω |



Voltage Waveform Pulse Duration



#### Voltage Waveform Propagation Delay Times Inverting and Non Inverting Outputs

#### Figure 2. Load Circuit and Voltage Waveforms

Notes: A . Includes test lead and test apparatus capacitance.

- B. All pulses are supplied at pulse repetition rate ≤ 10 MHz
- C. Inputs are measured separately one transition per measurement
- D.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{PD}$

74LVC1G10 Document number: DS35121 Rev. 3 - 2



## SINGLE 3 INPUT POSITIVE NAND GATE

### **Ordering Information**



|             | Davias         | Package Packaging |          | 7" Tape and Reel |                    |  |
|-------------|----------------|-------------------|----------|------------------|--------------------|--|
|             | Device         | Code              | (Note 7) | Quantity         | Part Number Suffix |  |
| РЬ,         | 74LVC1G10W6-7  | W6                | SOT26    | 3000/Tape & Reel | -7                 |  |
| РЪ,         | 74LVC1G10DW-7  | DW                | SOT363   | 3000/Tape & Reel | -7                 |  |
| Pb,         | 74LVC1G10FW4-7 | FW4               | DFN1010  | 5000/Tape & Reel | -7                 |  |
| <b>Pb</b> , | 74LVC1G10FZ4-7 | FZ4               | DFN1410  | 5000/Tape & Reel | -7                 |  |

Notes:

 5. Pad layout as shown on Diodes Inc. suggested pad layout document AP02001, which can be found on our website at http://www.diodes.com/datasheets/ap02001.pdf.

6. The taping orientation is located on our website at http://www.diodes.com/datasheets/ap02007.pdf



# SINGLE 3 INPUT POSITIVE NAND GATE

### **Marking Information**

#### (1) SOT26, SOT363



| Part Number | Package | Identification Code |
|-------------|---------|---------------------|
| 74LVC1G10W6 | SOT26   | TU                  |
| 74LVC1G10DW | SOT363  | TU                  |

#### (2) DFN1010, DFN1410



 $\begin{array}{l} \underline{XX}: \mbox{ Identification Code} \\ \underline{Y}: \mbox{ Year 0~9} \\ \underline{W}: \mbox{ Week : A~Z: 1~26 week;} \\ a~z: 27~52 week; \\ z \mbox{ represents 52 and 53 week} \\ \underline{X}: \mbox{ A~Z: Internal Code} \end{array}$ 

| Part Number  | Package | Identification Code |
|--------------|---------|---------------------|
| 74LVC1G10FW4 | DFN1010 | TU                  |
| 74LVC1G10FZ4 | DFN1410 | TU                  |



# SINGLE 3 INPUT POSITIVE NAND GATE

## Package Outline Dimensions (All Dimensions in mm)

### (1) Package Type: SOT26



### (2) Package Type: SOT363





# SINGLE 3 INPUT POSITIVE NAND GATE

### Package Outline Dimensions (All Dimensions in mm)

#### (3) Package Type: DFN1010



### (4) Package Type DFN1410





## SINGLE 3 INPUT POSITIVE NAND GATE

#### **IMPORTANT NOTICE**

DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages.

Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application.

Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks.

#### LIFE SUPPORT

Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein:

- A. Life support devices or systems are devices or systems which:
  - 1. are intended to implant into the body, or
  - 2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user.
- B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or to affect its safety or effectiveness.

Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products or systems.

Copyright © 2011, Diodes Incorporated

www.diodes.com

单击下面可查看定价,库存,交付和生命周期等信息

>>Diodes Incorporated(达迩科技(美台))