

Description

clock outputs.



PI6C49CB04CQ

AEC-Q100 Qualified Low Skew 1 to 4 Automotive Clock Buffer

The PI6C49CB04CQ is an automotive-qualified, low-skew, single input to four output, clock buffer. Perfect for fanning out multiple

### **Features**

- → Low Skew Outputs (250ps)
- → Low Power CMOS Technology
- → Operating Voltages of 1.5V to 3.3V
- → Output Enable pin Tri-States Outputs
- → 3.6V Tolerant Input Clock
- → AEC-Q100 Qualified
- → Automotive Grade 2 Temperature Range (-40°C to 105°C)
- → Automotive Grade 3 Temperature Range (-40°C to 85°C)
- → Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- → Halogen and Antimony Free. "Green" Device (Note 3)
- → The PI6C49CB04CQ is suitable for automotive applications requiring specific change control; this part is AEC-Q100 qualified, PPAP capable, and manufactured in IATF 16949 certified facilities.
- → https://www.diodes.com/quality/product-definitions/
- → Packaging (Pb-free & Green): 8-pin, SOIC (W)

## **Block Diagram**



#### Notes:

- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free. 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm
- antimony compounds.

<sup>1.</sup> No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.





# **Pin Configuration**



## **Pin Descriptions**

| Pin# | Pin Name | Pin Type | Pin Description                                                                                 |
|------|----------|----------|-------------------------------------------------------------------------------------------------|
| 1    | CLK      | Input    | Clock Input. 3.3 V tolerant input. Internal $51$ k $\Omega$ pulldown resistor.                  |
| 2    | Q1       | Output   | Clock Output 1                                                                                  |
| 3    | Q2       | Output   | Clock Output 2                                                                                  |
| 4    | Q3       | Output   | Clock Output 3                                                                                  |
| 5    | Q4       | Output   | Clock Output 4                                                                                  |
| 6    | GND      | Power    | Connect to ground                                                                               |
| 7    | VDD      | Power    | Connect to 1.5V, 1.8V, 2.5V, or 3.3V                                                            |
| 8    | OE       | Input    | Output Enable. Tri-states outputs when low. Internal 125K $\Omega$ pullup resistor. Default on. |

## **External Components**

A minimum number of external components are required for proper operation. A decoupling capacitor of 0.01µF should be connected between VDD on pin 7 and GND on pin 6, as close to the device as possible. A 33Ω series terminating resistor may be used on each clock output if the trace is longer than 1 inch.





# **Maximum Ratings**

| Supply Voltage, VDD     4.6V       Output Enable and All Outputs     -0.5V to VDD+0.5V | <b>Note:</b><br>Stresses above the ratings listed below can cause permanent damage<br>to the PI6C49X0204CQ. Functional operation of the device at these                                                   |
|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK       -0.5V to 3.6V (VDD > 0V)         Storage Temperature       -65°C to +150°C   | or any other conditions above those indicated in the operational sec-<br>tions of the specifications is not implied.                                                                                      |
| ESD Protection (HBM)                                                                   | Exposure to absolute maximum rating conditions for extended peri-<br>ods can affect product reliability. Electrical parameters are guaran-<br>teed only over the recommended operating temperature range. |

### **Recommended Operation Conditions**

| Parameter                                          | Min.   | Тур. | Max. | Units |
|----------------------------------------------------|--------|------|------|-------|
| Ambient Operating Temperature (Automotive Grade 2) | -40    |      | +105 | °C    |
| Ambient Operating Temperature (Automotive Grade 3) | -40    |      | +85  | °C    |
| Power Supply Voltage (Measured in Respect to GND)  | +1.425 |      | +3.6 | V     |

## **DC ELECTRICAL CHARACTERISTICS**

VDD=1.5 V  $\pm$ 5%, Ambient temperature -40°C to +105°C, unless stated otherwise

| Symbol          | Parameter                | Conditions         | Min.  | Typ. | Max.  | Units |
|-----------------|--------------------------|--------------------|-------|------|-------|-------|
| VDD             | Operating Voltage        | —                  | 1.425 | 1.5  | 1.575 | V     |
| V <sub>IH</sub> | Input High Voltage       | CLK <sup>(1)</sup> | 0.9   | _    | 3.6   | V     |
| V <sub>IL</sub> | Input Low Voltage        | CLK <sup>(1)</sup> | _     | _    | 0.575 | V     |
| I <sub>IH</sub> | Input High Current       | CLK <sup>(1)</sup> | _     | _    | 40    | μΑ    |
| I <sub>IL</sub> | Input Low Current        | CLK <sup>(1)</sup> | _     | _    | 1     | μΑ    |
| I <sub>IH</sub> | Input High Current       | OE <sup>(1)</sup>  | _     | _    | 1     | μΑ    |
| I <sub>IL</sub> | Input Low Current        | OE <sup>(1)</sup>  | _     | _    | 40    | μΑ    |
| V <sub>OH</sub> | Output High Voltage      | $I_{OH} = -6mA$    | 0.95  | _    | _     | V     |
| V <sub>OL</sub> | Output Low Voltage       | $I_{OL} = 6mA$     | _     | _    | 0.45  | V     |
|                 |                          | 5pF, 160MHz        | _     | 15   | 21    | mA    |
| IDD             |                          | 5pF, 100MHz        | _     | 13   | 17    | mA    |
| IDD             | Operating Supply Current | 5pF, 50MHz         | _     | 7    | 9     | mA    |
|                 |                          | 5pF, 25MHz         | _     | 4    | 5.5   | mA    |
| Z <sub>o</sub>  | Nominal Output Impedance | _                  | _     | 20   | _     | Ω     |
| C <sub>IN</sub> | Input Capacitance        | CLK, OE pin        | _     | 5    | _     | pF    |
| I <sub>os</sub> | Short-Circuit Current    | _                  | _     | ±12  | _     | mA    |

Notes: 1. Nominal switching threshold is VDD/2.





| Symbol          | Parameter                | Conditions         | Min. | Тур. | Max. | Units |
|-----------------|--------------------------|--------------------|------|------|------|-------|
| VDD             | Operating Voltage        | _                  | 1.7  | 1.8  | 1.89 | V     |
| V <sub>IH</sub> | Input High Voltage       | CLK <sup>(1)</sup> | 1.1  | _    | 3.6  | V     |
| V <sub>IL</sub> | Input Low Voltage        | CLK <sup>(1)</sup> | _    | _    | 0.6  | V     |
| I <sub>IH</sub> | Input High Current       | CLK <sup>(1)</sup> | _    | _    | 50   | μΑ    |
| I <sub>IL</sub> | Input Low Current        | CLK <sup>(1)</sup> | _    | —    | 1    | μΑ    |
| I <sub>IH</sub> | Input High Current       | OE <sup>(1)</sup>  | _    | —    | 1    | μΑ    |
| I <sub>IL</sub> | Input Low Current        | OE <sup>(1)</sup>  | _    | _    | 50   | μΑ    |
| V <sub>OH</sub> | Output High Voltage      | $I_{OH} = -8mA$    | 1.4  | _    | _    | V     |
| V <sub>OL</sub> | Output Low Voltage       | $I_{OL} = 8mA$     | _    | _    | 0.4  | V     |
|                 |                          | 5pF, 160MHz        | _    | 22   | 28   | mA    |
| IDD             | Oneroting Supply Current | 5pF, 100MHz        | _    | 17   | 21   | mA    |
| IDD             | Operating Supply Current | 5pF, 50MHz         | _    | 9    | 12   | mA    |
|                 |                          | 5pF, 25MHz         | _    | 5    | 7    | mA    |
| Z <sub>o</sub>  | Nominal Output Impedance | _                  | _    | 20   | _    | Ω     |
| C <sub>IN</sub> | Input Capacitance        | CLK, OE pin        | _    | 5    | _    | pF    |
| I <sub>os</sub> | Short Circuit Current    |                    | _    | ±20  | _    | mA    |

#### **VDD=1.8 V \pm5%.** Ambient temperature -40°C to +105°C, unless stated otherwise

Notes: 1. Nominal switching threshold is VDD/2.

### VDD=2.5 V ±5%, Ambient temperature -40°C to +105°C, unless stated otherwise

| Symbol          | Parameter                | Conditions         | Min.  | Typ. | Max.  | Units |
|-----------------|--------------------------|--------------------|-------|------|-------|-------|
| VDD             | Operating Voltage        | _                  | 2.375 | 2.5  | 2.625 | V     |
| V <sub>IH</sub> | Input High Voltage       | CLK <sup>(1)</sup> | 1.7   | _    | 3.6   | V     |
| V <sub>IL</sub> | Input Low Voltage        | CLK <sup>(1)</sup> | _     | _    | 0.7   | V     |
| I <sub>IH</sub> | Input High Current       | CLK <sup>(1)</sup> | _     | _    | 60    | μΑ    |
| I               | Input Low Current        | CLK <sup>(1)</sup> | _     | _    | 1     | μΑ    |
| I <sub>IH</sub> | Input High Current       | OE <sup>(1)</sup>  | _     | _    | 1     | μΑ    |
| I               | Input Low Current        | OE <sup>(1)</sup>  | _     | _    | 60    | μΑ    |
| V <sub>OH</sub> | Output High Voltage      | $I_{OH} = -8mA$    | 2     | _    | _     | V     |
| V <sub>OL</sub> | Output Low Voltage       | $I_{OL} = 8mA$     | _     | _    | 0.4   | V     |
|                 |                          | 5pF, 100MHz        | _     | 24   | 30    | mA    |
| IDD             | Operating Supply Current | 5pF, 50MHz         | _     | 12   | 15    | mA    |
|                 |                          | 5pF, 25MHz         | _     | 7    | 9     | mA    |
| Z <sub>o</sub>  | Nominal Output Impedance | _                  | _     | 20   | _     | Ω     |
| C <sub>IN</sub> | Input Capacitance        | CLK, OE pin        | _     | 5    | _     | pF    |
| I <sub>os</sub> | Short-Circuit Current    | _                  | _     | ±50  | _     | mA    |

Notes: 1. Nominal switching threshold is VDD/2.





| Symbol          | Parameter                | Conditions         | Min. | Тур. | Max. | Units |
|-----------------|--------------------------|--------------------|------|------|------|-------|
| VDD             | Operating Voltage        | —                  | 3.0  | 3.3  | 3.6  | V     |
| V <sub>IH</sub> | Input High Voltage       | CLK <sup>(1)</sup> | 2.4  | _    | 3.6  | V     |
| V <sub>IL</sub> | Input Low Voltage        | CLK <sup>(1)</sup> |      | _    | 0.7  | V     |
| I <sub>IH</sub> | Input High Current       | CLK <sup>(1)</sup> |      | _    | 85   | μΑ    |
| I <sub>IL</sub> | Input Low Current        | CLK <sup>(1)</sup> |      | _    | 1    | μΑ    |
| I <sub>IH</sub> | Input High Current       | OE <sup>(1)</sup>  |      | _    | 1    | μΑ    |
| I               | Input Low Current        | OE <sup>(1)</sup>  |      | _    | 85   | μΑ    |
| V <sub>OH</sub> | Output High Voltage      | $I_{OH} = -8mA$    | 2.8  | _    |      | V     |
| V <sub>ol</sub> | Output Low Voltage       | $I_{OL} = 8mA$     |      | _    | 0.2  | V     |
|                 |                          | 5pF, 100MHz        |      | 32   | 38   | mA    |
| IDD             | Operating Supply Current | 5pF, 50MHz         |      | 16   | 19   | mA    |
|                 |                          | 5pF, 25MHz         |      | 10   | 12   | mA    |
| Z <sub>o</sub>  | Nominal Output Impedance | _                  | _    | 20   | _    | Ω     |
| C <sub>IN</sub> | Input Capacitance        | CLK, OE pin        | _    | 5    | _    | pF    |
| I <sub>os</sub> | Short-Circuit Current    | _                  | _    | ±50  | _    | mA    |

#### **VDD=3.3 V +10%** Ambient temperature $-40^{\circ}$ C to $+105^{\circ}$ C unless stated otherwise

Notes: 1. Nominal switching threshold is VDD/2.

# **AC ELECTRICAL CHARACTERISTICS**

VDD=1.5 V  $\pm$ 5%, Ambient temperature -40°C to +105°C, unless stated otherwise

| Symbol           | Parameter                            | Conditions            | Min. | Тур. | Max. | Units |
|------------------|--------------------------------------|-----------------------|------|------|------|-------|
| F <sub>out</sub> | Output Frequency                     | —                     | 0    | _    | 160  | MHz   |
| tOR              | Output Rise Time                     | 20% to 80%            | _    | 1.0  | 1.5  | ns    |
| tOF              | Output Fall Time                     | 20% to 80%            | _    | 1.0  | 1.5  | ns    |
| T <sub>PD</sub>  | Propagation Delay <sup>(1)</sup>     | _                     | 2    | 3    | 5    | ns    |
| T <sub>sk</sub>  | Output-to-Output Skew <sup>(2)</sup> | Rising edges at VDD/2 | —    | 0    | ±250 | ps    |

VDD=1.8 V ±5%, Ambient temperature -40°C to +105°C, unless stated otherwise

| Symbol           | Parameter                            | Conditions                | Min. | Тур. | Max. | Units |
|------------------|--------------------------------------|---------------------------|------|------|------|-------|
| F <sub>OUT</sub> | Output Frequency                     | _                         | 0    | _    | 160  | MHz   |
| tOR              | Output Rise Time                     | 20% to 80%                | _    | 1.0  | 1.5  | ns    |
| tOF              | Output Fall Time                     | 20% to 80%                | _    | 1.0  | 1.5  | ns    |
| T <sub>PD</sub>  | Propagation Delay <sup>(1)</sup>     | _                         | 1.3  | 2    | 4    | ns    |
| T <sub>sk</sub>  | Output-to-Output Skew <sup>(2)</sup> | Rising edges at VDD/2     | _    | 0    | ±250 | ps    |
| J <sub>ADD</sub> | Additive Jitter                      | @ 156.25MHz, 12k to 20MHz | _    | 0.1  | _    | ps    |





| Symbol           | Parameter                            | Conditions                | Min. | Тур. | Max. | Units |
|------------------|--------------------------------------|---------------------------|------|------|------|-------|
| F <sub>OUT</sub> | Output Frequency                     | _                         | 0    | _    | 160  | MHz   |
| tOR              | Output Rise Time                     | 20% TO 80%                |      | 1.0  | 1.5  | ns    |
| tOF              | Output Fall Time                     | 20% TO 80%                | _    | 1.0  | 1.5  | ns    |
| T <sub>PD</sub>  | Propagation Delay <sup>(1)</sup>     | _                         | 0.8  | 1.5  | 3    | ns    |
| Т <sub>sk</sub>  | Output-to-Output Skew <sup>(2)</sup> | Rising edges at VDD/2     | _    | 0    | ±250 | ps    |
| J <sub>ADD</sub> | Additive Jitter                      | @ 156.25MHz, 12k to 20MHz | _    | 0.05 |      | ps    |

#### VDD=2.5 V ±5%, Ambient temperature -40 to +105°C, unless stated otherwise

VDD=3.3 V ±10%, Ambient temperature -40°C to +105°C, unless stated otherwise

| Symbol           | Parameter                            | Conditions                | Min. | Тур. | Max. | Units |
|------------------|--------------------------------------|---------------------------|------|------|------|-------|
| F <sub>OUT</sub> | Output Frequency                     | _                         | 0    |      | 100  | MHz   |
| tOR              | Output Rise Time                     | 20% TO 80%                | _    | 1.0  | 1.5  | ns    |
| tOF              | Output Fall Time                     | 20% TO 80%                |      | 1.0  | 1.5  | ns    |
| T <sub>PD</sub>  | Propagation Delay <sup>(1)</sup>     | _                         | 0.8  | 1.0  | 2.5  | ns    |
| T <sub>SK</sub>  | Output-to-Output Skew <sup>(2)</sup> | Rising edges at VDD/2     |      | 0    | ±250 | ps    |
| J <sub>ADD</sub> | Additive Jitter                      | @ 156.25MHz, 12k to 20MHz | _    | 0.05 | _    | ps    |

Notes:

1. With rail-to-rail input clock.

2. Between any two outputs with equal loading.





### **DC ELECTRICAL CHARACTERISTICS**

VDD=1.5 V ±5%, Ambient temperature -40°C to +85°C, unless stated otherwise

| Symbol          | Parameter                | Conditions         | Min.  | Тур. | Max.  | Units |
|-----------------|--------------------------|--------------------|-------|------|-------|-------|
| VDD             | Operating Voltage        | _                  | 1.425 | 1.5  | 1.575 | V     |
| V <sub>IH</sub> | Input High Voltage       | CLK <sup>(1)</sup> | 0.9   | _    | 3.6   | V     |
| V <sub>IL</sub> | Input Low Voltage        | CLK <sup>(1)</sup> | _     | _    | 0.575 | V     |
| I <sub>IH</sub> | Input High Current       | CLK <sup>(1)</sup> | _     | _    | 40    | μΑ    |
| I <sub>IL</sub> | Input Low Current        | CLK <sup>(1)</sup> | _     |      | 1     | μΑ    |
| I <sub>IH</sub> | Input High Current       | OE <sup>(1)</sup>  | _     | _    | 1     | μΑ    |
| I               | Input Low Current        | OE <sup>(1)</sup>  | _     | _    | 40    | μΑ    |
| V <sub>OH</sub> | Output High Voltage      | $I_{OH} = -6mA$    | 0.95  |      | _     | V     |
| V <sub>OL</sub> | Output Low Voltage       | $I_{OL} = 6mA$     | _     | _    | 0.45  | V     |
|                 |                          | 5pF, 160MHz        | _     | 15   | 21    | mA    |
| IDD             |                          | 5pF, 100MHz        | _     | 13   | 17    | mA    |
| IDD             | Operating Supply Current | 5pF, 50MHz         | _     | 7    | 9     | mA    |
|                 |                          | 5pF, 25MHz         | _     | 4    | 5.5   | mA    |
| Z <sub>o</sub>  | Nominal Output Impedance | —                  | _     | 20   | _     | Ω     |
| C <sub>IN</sub> | Input Capacitance        | CLK, OE pin        | _     | 5    | _     | pF    |
| I <sub>os</sub> | Short-Circuit Current    | _                  | _     | ±12  | _     | mA    |

Notes: 1. Nominal switching threshold is VDD/2

#### VDD=1.8 V ±5%, Ambient temperature -40°C to +85°C, unless stated otherwise

| Symbol          | Parameter                    | Conditions         | Min. | Тур. | Max. | Units |
|-----------------|------------------------------|--------------------|------|------|------|-------|
| VDD             | Operating Voltage            | _                  | 1.7  | 1.8  | 1.89 | V     |
| V <sub>IH</sub> | Input High Voltage           | CLK <sup>(1)</sup> | 1.1  | _    | 3.6  | V     |
| V <sub>IL</sub> | Input Low Voltage            | CLK <sup>(1)</sup> | _    | _    | 0.6  | V     |
| I <sub>IH</sub> | Input High Current           | CLK <sup>(1)</sup> | _    |      | 50   | μΑ    |
| [ <sub>IL</sub> | Input Low Current            | CLK <sup>(1)</sup> | _    | _    | 1    | μΑ    |
| [ <sub>IH</sub> | Input High Current           | OE <sup>(1)</sup>  | _    | _    | 1    | μΑ    |
| [ <sub>IL</sub> | Input Low Current            | OE <sup>(1)</sup>  | _    | _    | 50   | μΑ    |
| V <sub>OH</sub> | Output High Voltage          | $I_{OH} = -8mA$    | 1.4  | _    | _    | V     |
| V <sub>OL</sub> | Output Low Voltage           | $I_{OL} = 8mA$     | _    | _    | 0.4  | V     |
|                 |                              | 5pF, 160MHz        | _    | 22   | 28   | mA    |
| IDD             | One metions from the Comment | 5pF, 100MHz        | _    | 17   | 21   | mA    |
| IDD             | Operating Supply Current     | 5pF, 50MHz         | _    | 9    | 12   | mA    |
|                 |                              | 5pF, 25MHz         | _    | 5    | 7    | mA    |
| Z <sub>o</sub>  | Nominal Output Impedance     | _                  | _    | 20   | _    | Ω     |





#### VDD=1.8 V ±5% Cont.

| Symbol          | Parameter             | Conditions  | Min. | Тур. | Max. | Units |
|-----------------|-----------------------|-------------|------|------|------|-------|
| C <sub>IN</sub> | Input Capacitance     | CLK, OE pin | _    | 5    | _    | pF    |
| I <sub>os</sub> | Short-Circuit Current | _           | _    | ±20  | _    | mA    |

Notes: 1. Nominal switching threshold is VDD/2.

#### VDD=2.5 V ±5%, Ambient temperature -40°C to +85°C, unless stated otherwise

| Symbol           | Parameter                | Conditions         | Min.  | Тур. | Max.  | Units |
|------------------|--------------------------|--------------------|-------|------|-------|-------|
| VDD              | Operating Voltage        | —                  | 2.375 | 2.5  | 2.625 | V     |
| V <sub>III</sub> | Input High Voltage       | CLK <sup>(1)</sup> | 1.7   | _    | 3.6   | V     |
| V <sub>IL</sub>  | Input Low Voltage        | CLK <sup>(1)</sup> | _     | _    | 0.7   | V     |
| I <sub>IH</sub>  | Input High Current       | CLK <sup>(1)</sup> |       | —    | 60    | μΑ    |
| I <sub>IL</sub>  | Input Low Current        | CLK <sup>(1)</sup> | _     | —    | 1     | μΑ    |
| I <sub>IH</sub>  | Input High Current       | OE <sup>(1)</sup>  | _     | —    | 1     | μΑ    |
| I <sub>IL</sub>  | Input Low Current        | OE <sup>(1)</sup>  | _     | —    | 60    | μΑ    |
| V <sub>OH</sub>  | Output High Voltage      | $I_{OH} = -8mA$    | 2     | —    | _     | V     |
| V <sub>OL</sub>  | Output Low Voltage       | $I_{OL} = 8mA$     | —     | —    | 0.4   | V     |
|                  |                          | 5pF, 200MHz        | —     | 46   | 56    | mA    |
|                  |                          | 5pF, 100MHz        | _     | 24   | 30    | mA    |
| IDD              | Operating Supply Current | 5pF, 50MHz         | _     | 12   | 15    | mA    |
|                  |                          | 5pF, 25MHz         | _     | 7    | 9     | mA    |
| Z <sub>o</sub>   | Nominal Output Impedance | _                  | _     | 20   | _     | Ω     |
| C <sub>IN</sub>  | Input Capacitance        | CLK, OE pin        | _     | 5    | _     | pF    |
| I <sub>os</sub>  | Short-Circuit Current    | _                  | _     | ±50  | _     | mA    |

Notes: 1. Nominal switching threshold is VDD/2.

| Symbol          | Parameter           | Conditions             | Min. | Тур. | Max. | Units |
|-----------------|---------------------|------------------------|------|------|------|-------|
| VDD             | Operating Voltage   | —                      | 3.0  | 3.3  | 3.6  | V     |
| V <sub>IH</sub> | Input High Voltage  | CLK <sup>(1)</sup>     | 2.4  | -    | 3.6  | V     |
| V <sub>IL</sub> | Input Low Voltage   | CLK <sup>(1)</sup>     | _    | _    | 0.7  | V     |
| I               | Input High Current  | CLK, OE <sup>(1)</sup> | _    | _    | 85   | μA    |
| I               | Input Low Current   | CLK, OE <sup>(1)</sup> | _    | _    | 1    | μA    |
| I <sub>IH</sub> | Input High Current  | OE <sup>(1)</sup>      | _    | _    | 1    | μA    |
| I               | Input Low Current   | OE <sup>(1)</sup>      | _    | —    | 85   | μA    |
| V <sub>OH</sub> | Output High Voltage | $I_{OH} = -8mA$        | 2.8  | -    | _    | V     |
| V <sub>OL</sub> | Output Low Voltage  | $I_{OL} = 8mA$         | _    | _    | 0.2  | V     |





#### VDD=3.3 V ±10% Cont.

| Symbol          | Parameter                   | Conditions  | Min. | Тур. | Max. | Units |
|-----------------|-----------------------------|-------------|------|------|------|-------|
|                 |                             | 5pF, 200MHz | _    | 62   | 75   | mA    |
|                 | On anotin a Summlar Current | 5pF, 100MHz | _    | 32   | 38   | mA    |
| IDD             | Operating Supply Current    | 5pF, 50MHz  | _    | 16   | 19   | mA    |
|                 |                             | 5pF, 25MHz  | _    | 10   | 12   | mA    |
| Z <sub>o</sub>  | Nominal Output Impedance    | -           | —    | 20   | —    | Ω     |
| C <sub>IN</sub> | Input Capacitance           | CLK, OE pin | _    | 5    | _    | pF    |
| I <sub>os</sub> | Short-Circuit Current       |             | _    | ±50  |      | mA    |

Notes: 1. Nominal switching threshold is VDD/2.

# **AC ELECTRICAL CHARACTERISTICS**

VDD=1.5 V ±5%, Ambient temperature -40°C to +85°C, unless stated otherwise

| Symbol           | Parameter                            | Conditions            | Min. | Тур. | Max. | Units |
|------------------|--------------------------------------|-----------------------|------|------|------|-------|
| F <sub>OUT</sub> | Output Frequency                     | _                     | 0    | —    | 166  | MHz   |
| tOR              | Output Rise Time                     | 20% to 80%            | _    | 1.0  | 1.5  | ns    |
| tOF              | Output Fall Time                     | 20% to 80%            | _    | 1.0  | 1.5  | ns    |
| T <sub>PD</sub>  | Propagation Delay <sup>(1)</sup>     | —                     | 2    | 3    | 5    | ns    |
| T <sub>sk</sub>  | Output-to-Output Skew <sup>(2)</sup> | Rising edges at VDD/2 | _    | 0    | ±250 | ps    |

#### VDD=1.8 V $\pm$ 5%, Ambient temperature -40°C to +85°C, unless stated otherwise

| Symbol           | Parameter                            | Conditions                | Min. | Тур. | Max. | Units |
|------------------|--------------------------------------|---------------------------|------|------|------|-------|
| F <sub>OUT</sub> | Output Frequency                     | -                         | 0    | —    | 166  | MHz   |
| tOR              | Output Rise Time                     | 20% to 80%                | _    | 1.0  | 1.5  | ns    |
| tOF              | Output Fall Time                     | 20% to 80%                | _    | 1.0  | 1.5  | ns    |
| T <sub>PD</sub>  | Propagation Delay <sup>(1)</sup>     | _                         | 1.3  | 2    | 4    | ns    |
| T <sub>sk</sub>  | Output-to-Output Skew <sup>(2)</sup> | Rising edges at VDD/2     | _    | 0    | ±250 | ps    |
| J <sub>ADD</sub> | Additive Jitter                      | @ 156.25MHz, 12k to 20MHz | _    | 0.1  | _    | ps    |





| Symbol           | Parameter                            | Conditions                | Min. | Тур. | Max. | Units |
|------------------|--------------------------------------|---------------------------|------|------|------|-------|
| F <sub>OUT</sub> | Output Frequency                     | _                         | 0    | —    | 200  | MHz   |
| tOR              | Output Rise Time                     | 20% TO 80%                | —    | 1.0  | 1.5  | ns    |
| tOF              | Output Fall Time                     | 20% TO 80%                | —    | 1.0  | 1.5  | ns    |
| T <sub>PD</sub>  | Propagation Delay <sup>(1)</sup>     | _                         | 0.8  | 1.5  | 3    | ns    |
| T <sub>sk</sub>  | Output-to-Output Skew <sup>(2)</sup> | Rising edges at VDD/2     | _    | 0    | ±250 | ps    |
| J <sub>ADD</sub> | Additive Jitter                      | @ 156.25MHz, 12k to 20MHz | _    | 0.05 | _    | ps    |

#### VDD=2.5 V ±5%, Ambient temperature -40°C to +85°C, unless stated otherwise

VDD=3.3 V ±10%, Ambient temperature -40°C to +85°C, unless stated otherwise

| Symbol           | Parameter                            | Conditions                | Min. | Тур. | Max. | Units |
|------------------|--------------------------------------|---------------------------|------|------|------|-------|
| F <sub>OUT</sub> | Output Frequency                     | —                         | 0    | _    | 200  | MHz   |
| tOR              | Output Rise Time                     | 20% TO 80%                | _    | 1.0  | 1.5  | ns    |
| tOF              | Output Fall Time                     | 20% TO 80%                | —    | 1.0  | 1.5  | ns    |
| T <sub>PD</sub>  | Propagation Delay <sup>(1)</sup>     | —                         | 0.8  | 1.0  | 2.5  | ns    |
| T <sub>sk</sub>  | Output-to-Output Skew <sup>(2)</sup> | Rising edges at VDD/2     | _    | 0    | ±250 | ps    |
| J <sub>ADD</sub> | Additive Jitter                      | @ 156.25MHz, 12k to 20MHz | _    | 0.05 | _    | ps    |

Notes:

1. With rail-to-rail input clock.

2. Between any two outputs with equal loading.





### **Phase Noise Plot**



## **THERMAL CHARACTERISTICS**

| Symbol | Parameter                              | Conditions | Min. | Тур. | Max. | Units |
|--------|----------------------------------------|------------|------|------|------|-------|
| θЈА    | Thermal Resistance Junction to Ambient | Still air  | _    | 157  | _    | °C/W  |
| θJC    | Thermal Resistance Junction to Case    | —          |      | 42   |      | °C/W  |





# **Application Information**

# Suggest for Unused Inputs and Outputs

### **LVCMOS Input Control Pins**

It is suggested to add pullup = 4.7k and pulldown = 1k for LVCMOS pins even though they have internal pullup/pulldown but with much higher value ( $\geq$  50k) for higher design reliability.

### Outputs

All unused outputs are suggested to be left open and not connected to any trace. This can lower the IC power consumption.

# **Power Decoupling & Routing**

### **VDD Pin Decoupling**

Each VDD pin must have a 0.1µF decoupling capacitor. For better decoupling, 1µF can be used. Placing the decoupling capacitor on the component side improves decoupling filter results, as shown below.



Placement of Decoupling Capacitors

### **CMOS Clock Trace Routing**

Ensure there is a sufficient keep-out area to the adjacent trace (> 20mil.). In an example using a 125MHz XO driving a buffer IC, it is better to route the clock trace on the component side with a  $33\Omega$  termination resistor.







# **CMOS Output Termination**

### **Popular CMOS Output Termination**

The most popular CMOS termination is a serial resistor close to the output pin ( $\leq 200$  mil). It is simple and balances the drive strength. The resistor's value can be fine tuned for best performance during board bring-up based on VDDO voltage used.



### **Combining Serial and Parallel Termination**

Designers can also use a parallel termination for CMOS outputs. For example, a 50 $\Omega$  pulldown resistor can be used at the Rx side to reduce signal reflection, but it reduces the signals V\_swing in half. This pulldown can be combined with a serial resistor to form a smaller clock voltage difference. The following diagram shows how to transition a 2.5V clock into 1.8V clock.



 $Rs = 33\Omega$  with  $Rn = 100\Omega$ , to transition 3.3V CMOS to 2.5V

 $Rs = 43\Omega$  with  $Rn = 70\Omega$  to transition 3.3V CMOS to 1.8V

#### **Clock Jitter Definitions**

#### Total jitter= RJ + DJ

Random Jitter (RJ) is unpredictable and unbounded timing noise that can fit in a Gaussian math distribution in RMS. RJ test values are directly related to how long or how many test samples are available. Deterministic jitter (DJ) is timing jitter that is predictable and periodic in fixed interference frequency. Total jitter (TJ) is the combination of random jitter and deterministic jitter, where factors are based on total test sample count. JEDEC std. specifies digital clock TJ in 10k random samples.

#### **Phase litter**

Phase noise is short-term random noise attached on the clock carrier and it is a function of the clock offset from the carrier, for example dBc/Hz @ 10kHz, which is phase noise power in 1-Hz normalized bandwidth vs. the carrier power @ 10kHz offset. Integration of phase noise in plot over a given frequency band yields RMS phase jitter, for example, to specify phase jitter  $\leq$  1ps at 12k to 20MHz offset band as SONET standard specification.





### **Device Thermal Calculation**

The JEDEC thermal model in a 4-layer PCB is shown below.



JEDEC IC Thermal Model

Important factors to influence device operating temperature are:

1) The power dissipation from the chip (P\_chip) is found after subtracting power dissipation from external loads. Generally it can be the no-load device Idd.

2) Package type and PCB stack-up structure, for example, loz 4-layer board. PCB have more layers and are thicker, which improves heat dissipation.

3) Chassis air flow and cooling mechanism. More air flow M/s and adding heat sink on device can reduce device final die junction temperature Tj.

The individual device thermal calculation formula:

Tj =Ta + Pchip x Ja

Tc = Tj - Pchip x Jc

Ja \_\_\_\_ Package thermal resistance from die to the ambient air in C/W unit. This data is provided in JEDEC model simulation. An air flow of 1m/s will reduce Ja (still air) by 20% ~ 30%.

Jc \_\_\_\_ Package thermal resistance from die to the package case in C/W unit.

Tj \_\_\_\_ Die junction temperature in C (industry limit < 125C max).

- Ta \_\_\_\_ Ambient air temperature in C.
- Tc \_\_\_\_ Package case temperature in C.

Pchip\_\_\_ IC actually consumes power through Iee/GND current.

### Part Marking

Q Package-2



Z: Die Rev Y: Year W: Workweek 1st X: Assembly Code 2nd X: Fab Code

Q Package-3



Z: Die Rev Y: Year W: Workweek 1st X: Assembly Code 2nd X: Fab Code





### Packaging Mechanical: 8-SOIC (W)



15-0103

#### For latest package information:

See http://www.diodes.com/design/support/packaging/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/.

### **Ordering Information**

| Ordering Code    | Package Code | Package Description       | Operating Temperature |
|------------------|--------------|---------------------------|-----------------------|
| PI6C49CB04CQ2WEX | W            | 8-pin, 150mil-Wide (SOIC) | -40°C to 105°C        |
| PI6C49CB04CQ3WEX | W            | 8-pin, 150mil-Wide (SOIC) | -40°C to 85°C         |

Notes:

1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.

2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free. 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.

4. Q = Automotive Compliant

5. 2 and 3 = AEC-Q100 Grade Level

6. E = Pb-free and Green

7. X suffix = Tape/Reel





#### IMPORTANT NOTICE

DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages.

Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application.

Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks.

This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated.

#### LIFE SUPPORT

Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein:

A. Life support devices or systems are devices or systems which:

1. are intended to implant into the body, or

2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user.

B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the

failure of the life support device or to affect its safety or effectiveness.

Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems.

Copyright © 2019, Diodes Incorporated

www.diodes.com

单击下面可查看定价,库存,交付和生命周期等信息

>>Diodes Incorporated(达迩科技(美台))