



2:1 MIPI 2-Data Lane Switch

### **Description**

The DIODES PI3WVR626 is a two-data-lane MIPI switch. This 6 channel single-pole, double-throw (SPDT) switch is optimized for switching between two high-speed (HS) or low-power (LP) MIPI signal. The PI3WVR626 is designed for the MIPI specification and allows connection to CSI/DSI, C-PHY/D-PHY module.

## Application(s)

- Cellular Phones, Smart Phones
- Tablets
- Laptops
- Displays

### **Features**

- 3-lane, 2:1 Switches that support D-PHY and C-PHY
- Data Rate Support: up to 3.5Gsps C-PHY, up to 4.5Gb/s D-PHY.
- Bandwidth: 6GHz Typical
- Low Crosstalk: -35 dB@1.25 GHz
- Input Signals 0 to 1.3V
- R<sub>ON</sub>: 5.0Ω Typical LP & HS MIPI
- ΔR<sub>ON</sub>: 0.2Ω Typical LP & HS MIPI
- R<sub>ON\_FLAT</sub>: 0.1Ω Typical LP & HS MIPI
- I<sub>CC</sub>: 11μA Typical
- Skew of Opposite Transitions of the Same Output: 5ps Typical
- V<sub>DD</sub> Operating Range: 1.5V to 3.6V
- ESD Tolerance: 2kV HBM
- Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- Halogen and Antimony Free. "Green" Device (Note 3)
- For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/104/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please contact us or your local Diodes representative. https://www.diodes.com/quality/product-definitions/
- Packaging (Pb-free & Green):
  - 24-Pin, X1QFN (2.5mm x 2.5mm) (XEB)

#### Notes

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.





## **Block Diagram**

## PI3WVR626 D-PHY Application



### PI3WVR626 C-PHY Application







# **Block Diagram**



### **Truth Table**

| SEL  | OE Function |                                                |
|------|-------------|------------------------------------------------|
| LOW  | LOW         | CLK+ = CLKA+, CLK- = CLKA-, Dn(+/-) = DAn(+/-) |
| HIGH | LOW         | CLK+ = CLKB+, CLK- = CLKB-, Dn(+/-) = DBn(+/-) |
| X    | HIGH        | Clock and Data Ports High Impedance            |





# **Pin Configuration**



# **Pin Description**

| Pin#      | Pin Name          | Type   | Description                                                                                       |
|-----------|-------------------|--------|---------------------------------------------------------------------------------------------------|
| 18        | $V_{\mathrm{DD}}$ | Power  | 1.5V to 3.3V power supply                                                                         |
| 9, 21, 24 | GND               | Ground | Ground                                                                                            |
| 5         | ŌE                | I      | Output enable. if OE is low, IC is enabled. if OE is high, IC is power down and all I/Os are Hi-Z |
| 13        | SEL               | I      | Switch logic control                                                                              |
| 14        | D2B-              | I/O    | Negative differential signal 2 for port B                                                         |
| 16        | D2B+              | I/O    | Positive differential signal 2 for port B                                                         |
| 15        | D2A-              | I/O    | Negative differential signal 2 for port A                                                         |
| 17        | D2A+              | I/O    | Positive differential signal 2 for port A                                                         |
| 12        | D2-               | I/O    | Negative differential signal 2 for COM port                                                       |
| 11        | D2+               | I/O    | Positive differential signal 2 for COM port                                                       |
| 19        | D1B-              | I/O    | Negative differential signal 1 for port B                                                         |
| 22        | D1B+              | I/O    | Positive differential signal 1 for port B                                                         |
| 20        | D1A-              | I/O    | Negative differential signal 1 for port A                                                         |
| 23        | D1A+              | I/O    | Positive differential signal 1 for port A                                                         |
| 10        | D1-               | I/O    | Negative differential signal 1 for COM port                                                       |
| 8         | D1+               | I/O    | Positive differential signal 1 for COM port                                                       |
| 1         | CLKB-             | I/O    | Clock negative differential signal for port B                                                     |
| 3         | CLKB+             | I/O    | Clock positive differential signal for port B                                                     |
| 2         | CLKA-             | I/O    | Clock negative differential signal for port A                                                     |
| 4         | CLKA+             | I/O    | Clock positive differential signal for port A                                                     |
| 7         | CLK-              | I/O    | Clock negative differential signal for COM port                                                   |
| 6         | CLK+              | I/O    | Clock positive differential signal for COM port                                                   |





### **Absolute Maximum Ratings**

Above which useful life may be impaired. For user guidelines, not tested.

| V <sub>CC</sub> , Supply Voltage,0.5V to 4.5V                                |
|------------------------------------------------------------------------------|
| $V_{CNTRL}$ , DC Input Voltage $(\overline{OE}, SEL)^{(1)}$ 0.5V to $V_{CC}$ |
| $V_{SW}$ , DC Switch I/O Voltage $^{(1,2)}$ 0.3V to 2.5V                     |
| $I_{IK}, DC \ Input \ Diodes \ Current \ \dots -50 mA$                       |
| I <sub>OUT</sub> , DC Output Current25mA                                     |
| $T_{STG}$ , Storage Temperature65 $^{\rm o}$ C to +150 $^{\rm o}$ C          |
| Tj, Junction Temperature                                                     |
| ESD:                                                                         |
| Human Body Model, JEDEC: JESD22-A114, All Pins2.0kV                          |
| Charged Device Model, JEDEC: JESD22-C1011.0kV                                |
|                                                                              |

#### Note:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### Note:

- 1. The input and output negative ratings may be exceeded if the input and output diode current ratings are observed.
- 2. V<sub>SW</sub> refers to analog data switch paths.

## **Recommended Operating Conditions**

The Recommended operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications.

| Symbol                                                                | Description                                                  | <b>Test Conditions</b> | Min. | Max.            | Units |
|-----------------------------------------------------------------------|--------------------------------------------------------------|------------------------|------|-----------------|-------|
| V <sub>CC</sub>                                                       | Supply Voltage                                               |                        | 1.5  | 3.6             | V     |
| V <sub>CNTRL</sub>                                                    | Control Input Voltage (SEL, $\overline{OE}$ ) <sup>(1)</sup> |                        | 0    | V <sub>CC</sub> | V     |
| V <sub>SW</sub> Switch I/O Voltage (CLK-, D-, CLKA-, CLKB-, DA-, DB-) | HS Mode                                                      | 0                      | 0.5  | V               |       |
|                                                                       | Switch I/O Voltage (CLK-, D-, CLKA-, CLKB-, DA-, DB-)        | LP Mode                | 0    | 1.3             | V     |
| T <sub>A</sub>                                                        | Operating Temperature                                        |                        | -40  | +85             | °C    |

#### Note:

### **DC** and Transient Characteristics

All typical values are at  $T_A = 25^{\circ}$ C unless otherwise specified

| Ch -1                                     | Description                                           | Total Com litions                | <b>1</b> 7 ( <b>1</b> 7) | $T_A = -4$ | TT:4- |      |       |
|-------------------------------------------|-------------------------------------------------------|----------------------------------|--------------------------|------------|-------|------|-------|
| Symbol                                    | Description                                           | <b>Test Conditions</b>           | $V_{CC}(V)$              | Min.       | Тур.  | Max. | Units |
| V <sub>IK</sub>                           | Clamp Diode Voltage (OE, SEL)                         | $I_{IN} = -18mA$                 | 1.5                      | -1.2       |       | -0.6 | V     |
| V <sub>IH</sub>                           | Input Voltage High                                    | SEL, OE                          | 1.5 to 3.3               | 1.0        |       |      | V     |
| $V_{\rm IL}$                              | Input Voltage Low                                     | SEL, OE                          | 1.5 to 3.3               |            |       | 0.5  | V     |
| I <sub>IN</sub>                           | Control Input Leakage (OE, SEL)                       | $V_{CNTRL} = 0$ to $V_{CC}$      | 3.3                      | -1.0       |       | 1.0  | μΑ    |
| I <sub>NO(OFF)</sub> I <sub>NC(OFF)</sub> | Off Leakage Current of Port CLKA-, DA-, CLKB- and DB- | $V_{SW} = 0.0 \le DATA \le 1.3V$ | 3.3                      | -1.0       |       | 1.0  | μΑ    |
| I <sub>A(ON)</sub>                        | On Leakage Current of Common<br>Ports (CLK-, D-)      | $V_{SW} = 0.0 \le DATA \le 1.3V$ | 3.3                      | -1.0       |       | 1.0  | μΑ    |
| I <sub>OFF</sub>                          | Power-Off Leakage Current (All I/O Ports)             | $V_{SW} = 0.0 \text{ or } 1.3V$  | 0                        | -5         |       | 5.0  | μΑ    |

<sup>1.</sup> The control inputs must be held HIGH or LOW; they must not float.





| 0 1 1                     | B 1.41                                                                                                        | $T_A = -40^{\circ} \text{C to} +$                              |             | +85°C | TT *4 |      |       |     |     |     |     |  |   |
|---------------------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------|-------|-------|------|-------|-----|-----|-----|-----|--|---|
| Symbol                    | Description                                                                                                   | <b>Test Conditions</b>                                         | $V_{CC}(V)$ | Min.  | Тур.  | Max. | Units |     |     |     |     |  |   |
| $I_{OZ}$                  | Off-State Leakage                                                                                             | $\frac{V_{SW} = 0.0 \le DATA \le 1.3V,}{OE = High}$            | 3.6         | -5    |       | 5.0  | μΑ    |     |     |     |     |  |   |
|                           |                                                                                                               | $I_{ON} = -8mA, \overline{OE} = 0V,$                           | 1.5         |       |       |      |       |     |     |     |     |  |   |
| R <sub>ON_MIPI_HS</sub>   | Switch On Resistance for HS MIPI                                                                              | $SEL = V_{CC}$ or $0V$ , $CLKA$ ,                              | 2.5         |       | 5     |      | Ω     |     |     |     |     |  |   |
|                           |                                                                                                               | CLKB, DB- or DA- = $0.2V$                                      | 3.3         |       |       |      |       |     |     |     |     |  |   |
|                           |                                                                                                               | $I_{ON} = -8mA$ , $\overline{OE} = 0V$ ,                       | 1.5         |       |       |      |       |     |     |     |     |  |   |
| R <sub>ON_MIPI_LP</sub>   | Switch On Resistance for LP MIPI                                                                              | $SEL = V_{CC}$ or 0V, $CLKA$ ,                                 | 2.5         |       | 5     |      | Ω     |     |     |     |     |  |   |
|                           |                                                                                                               | CLKB, DB- or DA- = 1.2V                                        | 3.3         |       |       |      |       |     |     |     |     |  |   |
|                           | O. D                                                                                                          | $I_{ON} = -8mA$ , $\overline{OE} = 0V$ ,                       | 1.5         |       |       |      |       |     |     |     |     |  |   |
| $\Delta R_{ON\_MIPI\_HS}$ | On Resistance Matching Between HS MIPI Channels <sup>(1)</sup>                                                | $SEL = V_{CC}$ or $0V$ , $CLKA$ ,                              | 2.5         |       | 0.2   |      | Ω     |     |     |     |     |  |   |
|                           |                                                                                                               | CLKB, DB- or DA- = $0.2V$                                      | 3.3         |       |       |      |       |     |     |     |     |  |   |
|                           | O. D                                                                                                          | $I_{ON} = -8 \text{mA}, \overline{OE} = 0 \text{V},$           | 1.5         |       | 0.2   |      |       |     |     |     |     |  |   |
| $\Delta R_{ON\_MIPI\_LP}$ | On Resistance Matching Between LP MIPI Channels <sup>(1)</sup>                                                | $SEL = V_{CC}$ or $0V$ , $CLKA$ ,                              | 2.5         |       |       |      | Ω     |     |     |     |     |  |   |
|                           | El Will I Chamiels                                                                                            | CLKB, DB- or DA- = $1.2V$                                      | 3.3         |       |       |      |       |     |     |     |     |  |   |
|                           |                                                                                                               | $I_{ON} = -8mA$ , $\overline{OE} = 0V$ ,                       | 1.5         |       |       |      |       |     |     |     |     |  |   |
| R <sub>ON_FLAT_</sub>     | On Resistance Flatness for HS MIPI                                                                            | $SEL = V_{CC} \text{ or } 0V, CLKA,$                           | 2.5         |       | 0.1   |      | Ω     |     |     |     |     |  |   |
| MIPI_HS                   |                                                                                                               | CLKB, DB- or DA- = 0 to 0.5V                                   | 3.3         | 3.3   |       |      |       |     |     |     |     |  |   |
|                           |                                                                                                               | $I_{ON} = -8 \text{mA}, \overline{OE} = 0 \text{V},$           | 1.5         |       |       |      |       |     |     |     |     |  |   |
| R <sub>ON_FLAT_</sub>     | On Resistance Flatness for LP MIPI                                                                            | $SEL = V_{CC}$ or $0V$ , $CLKA$ ,                              | 2.5         |       | 0.1   | 0.1  | 0.1   | 0.1 | 0.1 | 0.1 | 0.1 |  | Ω |
| MIPI_LP                   | 0.1.100.00101.000.100.100.100.100.100.1                                                                       | CLKB, DB- or DA- = 0 to 1.3V                                   | 3.3         |       |       |      |       |     |     |     |     |  |   |
| $I_{CC}$                  | Quiescent Supply Current                                                                                      | $\frac{V_{SEL} = 0 \text{ or } V_{CC}, I_{OUT} = 0,}{OE = 0V}$ | 3.6         |       | 11    | 20   | μΑ    |     |     |     |     |  |   |
| $I_{CCZ}$                 | Quiescent Supply Current (High Impedance)                                                                     | $\frac{V_{SEL} = 0 \text{ or } V_{CC}, I_{OUT} = 0,}{OE = 0V}$ | 3.6         |       |       | 1    | μΑ    |     |     |     |     |  |   |
| I <sub>CCT</sub>          | $\begin{array}{c} \text{Increase in $I_{CC}$ Current Per Control} \\ \text{Voltage and $V_{CC}$} \end{array}$ | $V_{SEL} = 0$ or $V_{CC}$ , $\overline{OE} = 1.5V$             | 3.6         |       | 1     |      | μΑ    |     |     |     |     |  |   |





## **AC Electrical Characteristics**

All typical values are for  $V_{CC} = 3.3V$  and  $T_A = 25^{\circ}C$  unless otherwise specified.

| C11               | Description                                                  |                                                                                  |             | $T_A = -40^{\circ} \text{C to } +85^{\circ} \text{C}$ |      |      | TT *4 - |
|-------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------|-------------|-------------------------------------------------------|------|------|---------|
| Symbol            | Description                                                  | Test Conditions                                                                  | $V_{CC}(V)$ | Min.                                                  | Тур. | Max. | Units   |
| t <sub>INIT</sub> | Initialization Time V <sub>CC</sub> to Output <sup>(1)</sup> | $R_L = 50\Omega, C_L = 0pF, V_{SW}$<br>= 0.6V                                    | 1.5 to 3.6  |                                                       | 60   |      | μs      |
| $t_{\rm EN}$      | Enable Time OE to Output                                     | $R_L = 50\Omega, C_L = 0pF, V_{SW}$<br>= 0.6V                                    | 1.5 to 3.6  |                                                       | 60   | 150  | μs      |
| $t_{ m DIS}$      | Disable Time OE to Output                                    | $R_L = 50\Omega, C_L = 0pF, V_{SW}$<br>= 0.6V                                    | 1.5 to 3.6  |                                                       | 35   | 250  | ns      |
| t <sub>ON</sub>   | Turn-On Time SEL to Output                                   | $R_L = 50\Omega, C_L = 0pF, V_{SW}$<br>= 0.6V                                    | 1.5 to 3.6  |                                                       | 350  | 1100 | ns      |
| t <sub>OFF</sub>  | Turn-Off Time SEL to Output                                  | $R_L = 50\Omega, C_L = 0pF, V_{SW}$<br>= 0.6V                                    | 1.5 to 3.6  |                                                       | 125  | 800  | ns      |
| $t_{ m BBM}$      | Break-Before-Make Time                                       | $ \begin{vmatrix} R_L = 50\Omega, C_L = 0 pF, V_{SW} \\ = 0.6V \end{vmatrix} $   | 1.5 to 3.6  |                                                       |      | 450  | ns      |
| $t_{\mathrm{PD}}$ | Propagation Delay <sup>(1)</sup>                             | $C_L = 0$ pF, $R_L = 50\Omega$                                                   | 1.5 to 3.6  |                                                       |      | 0.25 | ns      |
| O <sub>IRR</sub>  | Off Isolation for MIPI <sup>(1)</sup>                        | $\frac{R_L}{OE} = 50\Omega, f = 1250MHz,$ $\frac{R_L}{OE} = HIGH, V_{SW} = 0.5V$ | 1.5 to 3.6  |                                                       | -28  |      | dB      |
| $X_{TALK}$        | Crosstalk for MIPI <sup>(1)</sup>                            | $R_L = 50\Omega, f = 1250 MHz, \\ SEL = HIGH, V_{SW} = 0.5V$                     | 1.5 to 3.6  |                                                       | -35  |      | dB      |
| I <sub>LOSS</sub> | Insertion Loss <sup>(1)</sup>                                | $R_L = 50\Omega, C_L = 0pF,$<br>$f = 1250MHz, V_{SW} = 0.5V$                     | 1.5 to 3.6  |                                                       | -0.7 |      | dB      |
| BW                | -3db Bandwidth <sup>(1)</sup>                                | $R_L = 50\Omega, C_L = 0pF, V_{SW}$<br>= 0.5V                                    | 1.5 to 3.6  | 5                                                     | 6    |      | GHz     |

#### Note:

1. Guaranteed by characterization.





# **High-Speed-Related AC Electrical Characteristics**

| Symbol             | Description                                                                  | Description True Complete                      |                     | $T_A = -4$ | II   |      |       |
|--------------------|------------------------------------------------------------------------------|------------------------------------------------|---------------------|------------|------|------|-------|
|                    | Description                                                                  | <b>Test Conditions</b>                         | V <sub>CC</sub> (V) | Min.       | Тур. | Max. | Units |
| t <sub>SK(P)</sub> | D-PHY HS Mode Skew of Opposite Transitions of the Same Output <sup>(1)</sup> | $R_{L} = 50\Omega, C_{L} = 0pF, V_{SW} = 0.3V$ | 1.5 to 3.6          |            | 4    | 8    |       |
|                    | C-PHY HS Mode Skew of 3 channels in same lane                                | $R_{L} = 50\Omega, C_{L} = 0pF, V_{SW} = 0.5V$ | 1.5 to 3.6          |            | 4    |      | ps    |
|                    | D-PHY HS Mode Skew of all group A or group B channels <sup>(1)</sup>         | $R_{L} = 50\Omega, C_{L} = 0pF, V_{SW} = 0.3V$ | 1.5 to 3.6          |            | 6    | 10   |       |

Note:

## **Capacitance**

| Ch -1              | Description                      | Test Conditions                                                                 |      | $T_A = -40^{\circ} \text{C to } +85^{\circ} \text{C}$ |      |       |
|--------------------|----------------------------------|---------------------------------------------------------------------------------|------|-------------------------------------------------------|------|-------|
| Symbol Description |                                  | Test Conditions                                                                 | Min. | Тур.                                                  | Max. | Units |
| C <sub>IN</sub>    | Control Pin Input Capacitance(1) | $V_{CC} = 0V, f = 1MHz$                                                         |      | 2.1                                                   |      | pF    |
| C <sub>ON</sub>    | On Capacitance <sup>(1)</sup>    | $V_{CC} = 3.3V$ , $\overline{OE} = 0V$ , $f = 1250MHz$ (In HS common value)     |      | 1.3                                                   |      | pF    |
| C <sub>OFF</sub>   | Off Capacitance <sup>(1)</sup>   | $V_{CC}$ or $\overline{OE}$ = 3.3V, f = 1250MHz (Both sides in HS common value) |      | 0.8                                                   |      | pF    |

Note:

<sup>1.</sup> Guaranteed by characterization.

<sup>1.</sup> Guaranteed by characterization.







BALANCED PORT1

BALANCED BALANCED PORT2

DUT

Figure 1. Crosstalk Setup

Figure 2. Off-Isolation Setup



Figure 3. Differential Insertion Loss



Figure 4. Test Circuit for Dynamic Electrical Characteristics

### **Test Circuit for Electrical Characteristics**



### Notes:

- 1.  $C_L$  = Load capacitance: includes jig and probe capacitance.
- 2.  $R_T$  = Termination resistance: should be equal to  $Z_{OUT}$  of the Pulse Generator
- 3. All input impulses are supplied by generators having the following characteristics:  $PRR \leq MHz, Z_O = 50\Omega, t_R \leq 2.5ns, t_F \leq 2.5ns$
- $4.\,$  The outputs are measured one at a time with one transition per measurement.





## **Switching Waveforms**



Figure 5. Voltage Waveforms for Select Timing

### **Test Condition**

| Output 1 Test Condition | Output 2 Test Condition |
|-------------------------|-------------------------|
| PA = Low                | PA = High               |
| PB = High               | PB = Low                |

## **Part Marking**

WVR62 6XEBE YWXX

Y: Shortened Date Code (Year)
W: Shortened Date Code (Workweek)

1st X: Assembly Code 2nd X: Fab Code





## **Packaging Mechanical**

### 24-X1QFN (XEB)



| SYMBOLS | MIN.       | NOM.   | MAX. |  |  |
|---------|------------|--------|------|--|--|
| Α       | 0.40       | 0.45   | 0.50 |  |  |
| A1      | 0.00       | 0.02   | 0.05 |  |  |
| A3      | 0.127 REF. |        |      |  |  |
| b       | 0.12       | 0.17   | 0.22 |  |  |
| b1      | 0.07       | 0.12   | 0.17 |  |  |
| D       | 2.45       | 2.50   | 2.55 |  |  |
| E       | 2.45       | 2.50   | 2.55 |  |  |
| е       | 0          | .35 BS | SC   |  |  |
| L       | 0.20       | 0.25   | 0.30 |  |  |
| K       | 0.20       | _      | _    |  |  |
| D2      | 1.35       | 1.40   | 1.45 |  |  |
| E2      | 1.35       | 1.40   | 1.45 |  |  |





### NOTE :

- 1. ALL DIMENSIONS ARE IN mm. ANGLES IN DEGREES.
- 2. COPLANARITY APPLIES TO THE EXPOSED THERMAL PAD AS WELL AS THE TERMINALS.
- 3. REFER JEDEC MO-288
- 4. RECOMMENDED LAND PATTERN IS FOR REFERENCE ONLY.
- 5. THERMAL PAD SOLDERING AREA

DATE: 06/26/19

PERICOM \*\*PRODE CONTROL \*\* PD-2243

DESCRIPTION: 24-Contact, Extra Thin Fine Pitch QFN, X1QFN

PACKAGE CODE: XEB (XEB24)

DOCUMENT CONTROL #: PD-2243

REVISION: -

20-0457

#### For latest package info.

 $please\ check: http://www.diodes.com/design/support/packaging/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanical-and-thermal-characteristics/packaging-mechanical-and-thermal-characteristics/packaging-mechanical-and-thermal-characteristics/packaging-mechanical-and-thermal-characteristics/packaging-mechanical-and-thermal-characteristics/packaging-mechanical-and-thermal-characteristics/packaging-mechanical-and-thermal-characteristics/packaging-mechanical-and-thermal-characteristics/packaging-mechanical-and-thermal-characteristics/packaging-mechanical-and-thermal-characteristics/packaging-mechanical-and$ 

# **Ordering Information**

| Ordering Code  | Package Code | Package Description                           |
|----------------|--------------|-----------------------------------------------|
| PI3WVR626XEBEX | XEB          | 24-Contact, Extra Thin Fine Pitch (X1QFN) QFN |

#### Notes:

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.
- 4. E = Pb-free and Green
- 5. X suffix = Tape/Reel





#### IMPORTANT NOTICE

- 1. DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).
- 2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.
- 3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.
- 4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.
- 5. Diodes' products are provided subject to Diodes' Standard Terms and Conditions of Sale (https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.
- 6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.
- 7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.
- 8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.
- 9. This Notice may be periodically updated with the most recent version available at https://www.diodes.com/about/company/terms-and-conditions/important-notice

The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. All other trademarks are the property of their respective owners.

© 2023 Diodes Incorporated. All Rights Reserved.

www.diodes.com

# 单击下面可查看定价,库存,交付和生命周期等信息

>>Diodes Incorporated(达迩科技(美台))