

### SINGLE CHANNEL SMART LOAD SWITCH

## **Description**

The DIODES™ DML1012LDS is a single channel load switch with very low on-resistance in a small package. It contains an N-channel MOSFET for up to V<sub>BIAS</sub> – 1.5V input voltage operation and 6A current channel with 3.2V to 5.5V bias supply. The load switch is controlled by a low voltage control signal through ON pin.

## **Applications**

- Portable electronics and systems
- Notebooks and tablet computers
- · Telecoms, networking, medicals, and industrial equipment
- · Set-top boxes, servers, and gateways
- SSD

### **Features and Benefits**

- Low R<sub>DS(ON)</sub> Ensures On-State Losses Are Minimized
- 0.8V to V<sub>BIAS</sub> 1.5V Input Voltage Range
- 6A Continuous Current
- Low R<sub>DS(ON)</sub> Internal NFETs
   8mΩ at V<sub>BIAS</sub> = 5V, V<sub>IN</sub> = 1.05V, T<sub>A</sub> = +85°C
- 28µA Low Quiescent Current
- 10µs Turn On Rise Time
- 3.2V to 5.5V Bias Voltage
- Integrated Quick Output Discharge Resistor
- Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- Halogen and Antimony Free. "Green" Device (Note 3)
- For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/104/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please contact us or your local Diodes representative. https://www.diodes.com/quality/product-definitions/

## **Mechanical Data**

- Package: V-DFN3030-8
- Package Material: Molded Plastic, "Green" Molding Compound.
   UL Flammability Classification Rating 94V-0
- Moisture Sensitivity: Level 3 per J-STD-020
- Terminals: Finish NiPdAu over Copper Leadframe. Solderable per MIL-STD-202, Method 208 4
- Weight: 0.022 grams (Approximate)

V-DFN3030-8 (Type R)









Top View

**Bottom View** 

Top View Bottom View

# Ordering Information (Note 4)

| Ī | Part Number   | Paakaga              | Tape Width | Tape Pitch | Pac  | king        |
|---|---------------|----------------------|------------|------------|------|-------------|
|   | Part Number   | Package              | rape width | rape Pitch | Qty. | Carrier     |
|   | DML1012LDS-7A | V-DFN3030-8 (Type R) | 12mm       | 8mm        | 1500 | Tape & Reel |
|   | DML1012LDS-13 | V-DFN3030-8 (Type R) | 12mm       | 8mm        | 3000 | Tape & Reel |

Notes:

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.
- 4. For packaging details, go to our website at https://www.diodes.com/design/support/packaging/diodes-packaging/.



## **Marking Information**

Site 1

V-DFN3030-8 (Type R)



LS12 = Product Type Marking Code YYWW = Date Code Marking YY = Last Two Digits of Year (ex: 22 = 2022) WW = Week Code (01 to 53)

Site 2

V-DFN3030-8 (Type R)



LS12 = Product Type Marking Code YWX = Date Code Marking Y = Year (ex: 2 = 2022) W = Week (ex: a = Week 27; z Represents Week 52 and 53) X = Internal Code (ex: U = Monday)

Date Code Key

| zaio ocao i ioj |      |      |      |       |      |      |      |      |      |      |      |      |
|-----------------|------|------|------|-------|------|------|------|------|------|------|------|------|
| Year            | 2019 | 2020 | 2021 | 2022  | 2023 | 2024 | 2025 | 2026 | 2027 | 2028 | 2029 | 2030 |
| Code            | 9    | 0    | 1    | 2     | 3    | 4    | 5    | 6    | 7    | 8    | 9    | 0    |
| Week            | 1-26 |      |      | 27-52 |      |      | 53   |      |      |      |      |      |
| Code            | A-Z  |      |      | a-z   |      |      |      |      | Z    |      |      |      |
| Internal Code   | Sur  | 1    | Mon  |       | Tue  | w    | ed   | Thu  |      | Fri  |      | Sat  |
| • •             | +    |      | 1.1  |       | ١.,  |      | A /  |      |      |      |      | 7    |

# **Typical Application Circuit**





# **Pin Description**

| Pin Number                                               | Pin Name                                                                                 | Pin Function                                                                                                             |  |  |
|----------------------------------------------------------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--|--|
| 1, 2, EPAD                                               | PAD IN Load Switch Input. Bypass capacitor is recommended to minimize input voltage dip. |                                                                                                                          |  |  |
| 3 VBIAS Bias Voltage. Power supply input for the device. |                                                                                          |                                                                                                                          |  |  |
| 4                                                        | ON                                                                                       | Enable Input. Load switch is on when ON is pulled high. Load switch is off when ON is pulled low. Do not leave floating. |  |  |
| 5                                                        | GND                                                                                      | Ground.                                                                                                                  |  |  |
| 6, 7, 8                                                  | OUT                                                                                      | Load Switch Output.                                                                                                      |  |  |

# **Functional Block Diagram**





## **Absolute Maximum Rating**

| Parameter                                  | Rating          |
|--------------------------------------------|-----------------|
| Voltage from IN, ON, VBIAS, OUT to GND Pin | -0.3V to 6V     |
| Junction Temperature (T <sub>J</sub> )     | +150°C          |
| I <sub>MAX</sub>                           | 12A             |
| Storage Temperature (Tstg)                 | -65°C to +150°C |
| ESD Rating HBM/CDM                         | 2kV/1kV         |

## **Recommended Operating Ranges**

| Parameter                                     | Rating                           |
|-----------------------------------------------|----------------------------------|
| Supply Voltage (V <sub>BIAS</sub> )           | 3.2V to 5.5V                     |
| Input Voltage (VIN)                           | 0.8V to V <sub>BIAS</sub> - 1.5V |
| Ambient Temperature (T <sub>A</sub> )         | -40°C to +85°C                   |
| Package Thermal Resistance (θ <sub>JC</sub> ) | 8°C/W                            |
| Package Thermal Resistance (θ <sub>JA</sub> ) | 60°C/W                           |

## Electrical Characteristics (T<sub>A</sub> = +25°C, V<sub>BIAS</sub> = 5V, V<sub>IN</sub> = 1.05V, unless otherwise specified.)

| Symbol          | Parameter                         | Conditions                                                               | Min | Тур  | Max         | Unit |  |  |
|-----------------|-----------------------------------|--------------------------------------------------------------------------|-----|------|-------------|------|--|--|
| VIN             | IN Supply Voltage                 | Von = 5V                                                                 | 0.8 | 1.05 | VBIAS - 1.5 | V    |  |  |
| VBIAS           | VBIAS Supply Voltage              | _                                                                        | 3.2 | 5    | 5.5         | V    |  |  |
| ΙD              | Maximum Continuous Current        | Von = 5V                                                                 | _   | 6    | _           | Α    |  |  |
| IPLS            | Maximum Pulsed Switch Current     | V <sub>IN</sub> = V <sub>ON</sub> = 5V<br>Pulse < 300µs, 2% Duty Cycle   | _   | 9    | _           | Α    |  |  |
| IQ              | Quiescent Supply Current of VBIAS | IOUT = 0V, VON = 5V                                                      | _   | 28   | _           | μΑ   |  |  |
| loff            | VBIAS Shutdown Supply Current     | Von = 0V, Vout = 0V                                                      | _   | _    | 2           | μΑ   |  |  |
| INOFF           | IN Shutdown Supply Current        | Von = 0V, Vout = 0V                                                      | _   | _    | 2           | μA   |  |  |
| I <sub>ON</sub> | ON Leakage Current                | V <sub>ON</sub> = 5V                                                     | _   | _    | 1           | μA   |  |  |
| Vonh            | ON High Level Voltage             | _                                                                        | 1.2 | _    | _           | V    |  |  |
| Vonl            | ON Low Level Voltage              | _                                                                        | _   | _    | 0.5         | V    |  |  |
| Switching (     | Switching ON Resistance           |                                                                          |     |      |             |      |  |  |
| Ron             | Switch ON-State Resistance        | Iout = -200mA, Von = 5V, VBIAS = 5V                                      | _   | _    | 8           | mΩ   |  |  |
| KON             | Switch On-State Resistance        | $I_{OUT} = -200 \text{mA}, V_{ON} = 5 \text{V}, V_{BIAS} = 3.3 \text{V}$ | _   | _    | 10          | mΩ   |  |  |
| R <sub>PD</sub> | Output Pull-Down Resistance       | IOUT = 15mA, Von = 0V                                                    | _   | _    | 200         | Ω    |  |  |

# Switching Electrical Characteristics ( $T_A = +25$ °C, $V_{BIAS} = V_{ON} = 5$ V, $C_{IN} = 1\mu$ F, $C_{OUT} = 0.1\mu$ F, unless otherwise specified.)

| Symbol                  | Parameter                                  | Min | Тур | Max | Unit |  |  |  |  |  |
|-------------------------|--------------------------------------------|-----|-----|-----|------|--|--|--|--|--|
| $V_{IN} = 1.5V, V_{IN}$ | $V_{IN} = 1.5V$ , $V_{BIAS} = V_{ON} = 5V$ |     |     |     |      |  |  |  |  |  |
| ton                     | Turn-On Time                               | 15  | _   | 55  |      |  |  |  |  |  |
| t <sub>D-ON</sub>       | Turn-On Delay Time                         | 5   | _   | 30  |      |  |  |  |  |  |
| $t_R$                   | Turn-On Rise Time                          | 10  | _   | 25  | μs   |  |  |  |  |  |
| toff                    | Turn-Off Time                              | _   | 0.2 | _   |      |  |  |  |  |  |
| tF                      | Turn-Off Fall Time                         | _   | 0.7 | _   |      |  |  |  |  |  |
| $V_{IN} = 1.05V,$       | $V_{BIAS} = V_{ON} = 5V$                   |     |     |     |      |  |  |  |  |  |
| ton                     | Turn-On Time                               | 15  | _   | 55  |      |  |  |  |  |  |
| td-on                   | Turn-On Delay time                         | 5   | _   | 30  |      |  |  |  |  |  |
| t <sub>R</sub>          | Turn-On Rise Time                          | 10  | _   | 25  | μs   |  |  |  |  |  |
| toff                    | Turn-Off Time                              | _   | 0.2 | _   |      |  |  |  |  |  |
| tF                      | Turn-Off Fall Time                         | _   | 0.7 | _   |      |  |  |  |  |  |



DML1012LDS
Document number: DS42235 Rev. 6 - 2



## Performance Characteristics (@TA = +25°C, unless otherwise specified.)













## Performance Characteristics (@T<sub>A</sub> = +25°C, unless otherwise specified.) (continued)

### Turn-On & Turn-On Rise Time

 $V_{IN} = 1.05V$ ,  $V_{BIAS} = 5V$ ,  $C_{IN} = 1\mu F$ ,  $C_{OUT} = 0.1\mu F$ ,

#### Turn-Off & Turn-Off Fall Time

 $V_{IN} = 1.05V$ ,  $V_{BIAS} = 5V$ ,  $C_{IN} = 1\mu F$ ,  $C_{OUT} = 0.1\mu F$ ,





### Turn-On & Turn-Off at Iout = -10A

 $V_{\text{IN}} = 1.05 \text{V}, \; V_{\text{BIAS}} = 5 \text{V}, \; C_{\text{IN}} = 1 \mu \text{F}, \; C_{\text{OUT}} = 0.1 \mu \text{F}, \; R_{\text{OUT}} = 0.1 \Omega$ 





### **Application Information**

### **General Description**

The DML1012LDS is a single channel, 6A load switch in an 8-pin V-DFN3030-8 (Type R) package. To reduce the voltage drop in high current rails, the device implements an ultra-low resistance N-channel MOSFET operated input voltage range from 0.8V to 3.5V.

The device has very low leakage current during off state. This prevents downstream circuits from pulling high standby current from the supply. Integrated control logic, driver, power supply and discharge FET eliminate the needs for any external components, which reduce solution size and bill of materials (BOM) count.

#### **Enable Control**

The DML1012LDS device allows for enabling the MOSFET in an active-high configuration. When the VBIAS supply pin has an adequate voltage applied and the ON pin is at logic high level, the MOSFET is enabled. Similarly, when the ON pin is at logic low level, the MOSFET is disabled.

#### **Power Sequencing**

The DML1012LDS device will function with fixed power sequence, and the performance of output turn-on delay may vary from what is specified. To achieve the specified performance, there are two recommended power sequences:

- 1.)  $V_{BIAS} \rightarrow V_{IN} \rightarrow V_{ON}$
- 2.) VIN → VBIAS → VON

#### **Input Capacitor**

A capacitor of  $10\mu F$  or higher value is recommended to be placed close to the IN pins of DML1012LDS. This capacitor can reduce the voltage drop caused by the in-rush current during the turn-on transient of the load switch. A higher value capacitor can further reduce the voltage drop during high-current application.

#### **Output Capacitor**

A capacitor of 0.1µF or higher value is recommended to be placed between the OUT pins and GND pin. The switching time is affected by the capacitance. A larger capacitor makes the initial turn-on transient smoother. This capacitor must be large enough to supply a fast transient load in order to prevent the output from dropping.

### VIN and VBIAS Voltage Range

For optimal on-resistance of load switch, make sure  $V_{IN} \le 1.5V + V_{BIAS}$  and  $V_{BIAS}$  is within the voltage range from 3.2V to 5.5V. On-resistance of load switch will be higher if  $V_{IN} + 1.5V > V_{BIAS}$ . Resistance curves of a typical sample device at different  $V_{BIAS} = V_{IN}$  at  $I_{OUT} = -200$ mA are shown as below.



DML1012LDS
Document number: DS42235 Rev. 6 - 2



### **Application Information** (continued)

#### **Thermal Considerations**

To ensure proper operation, the maximum junction temperature of the DML1012LDS should not exceed +150°C. Several factors attribute to the junction temperate rise: load current, MOSFET on-resistance, junction-to-ambient thermal resistance, and ambient temperature. The maximum load current can be determined by:

$$I_{LOAD(MAX)} = \sqrt{\frac{T_{J(MAX)} - T_C}{\Theta_{JC} \times R_{DS(ON)}}}$$

#### Where

ILOAD(MAX) is the maximum allowable current on load (A). (6A for DML1012LDS)

T<sub>J(MAX)</sub> is the maximum allowable junction temperature.

Tc is the case temperature of the device.

 $\theta_{JC}$  = junction to case thermal impedance. This parameter is highly dependent upon PCB layout.

#### **PCB Layout Consideration**

- 1. Place the input/output capacitors C<sub>IN</sub> and C<sub>OUT</sub> as close as possible to the IN and OUT pins.
- 2. The power traces, which are IN trace, OUT trace and GND trace, should be short, wide and directly for minimizing parasitic inductance.
- Place CVBIAS capacitor near the device pin.
- 4. Connect the signal ground to the GND pin, and keep a single connection from GND pin to the power ground behind the input or output capacitors.
- 5. For better power dissipation, holes are recommended to connect to the exposed pad's landing area with a large copper polygon on the other side of the printed circuit board. The copper polygons and exposed pad shall connect to IN pin on the printed circuit board.



DML1012LDS
Document number: DS42235 Rev. 6 - 2



## **Package Outline Dimensions**

Please see http://www.diodes.com/package-outlines.html for the latest version.

### V-DFN3030-8 (Type R)



|     | V-DFN3030-8              |         |       |  |  |  |  |  |  |  |  |
|-----|--------------------------|---------|-------|--|--|--|--|--|--|--|--|
|     | (Type R)                 |         |       |  |  |  |  |  |  |  |  |
| Dim | ·                        |         |       |  |  |  |  |  |  |  |  |
| Α   | 0.77                     | 0.83    | 0.80  |  |  |  |  |  |  |  |  |
| A1  | 0.00                     | 0.05    | 0.03  |  |  |  |  |  |  |  |  |
| A3  |                          |         | 0.203 |  |  |  |  |  |  |  |  |
| b   | 0.25                     | 0.35    | 0.30  |  |  |  |  |  |  |  |  |
| b2  | <b>b2</b> 1.55 1.65 1.60 |         |       |  |  |  |  |  |  |  |  |
| D   | 2.95                     | 3.05    | 3.00  |  |  |  |  |  |  |  |  |
| D2  | 2.30                     | 2.50    | 2.40  |  |  |  |  |  |  |  |  |
| E   | 2.95                     | 3.05    | 3.00  |  |  |  |  |  |  |  |  |
| E2  | 1.50                     | 1.70    | 1.60  |  |  |  |  |  |  |  |  |
| е   |                          | 0.65 B  | SC    |  |  |  |  |  |  |  |  |
| k   | -                        |         | 0.30  |  |  |  |  |  |  |  |  |
| ١   | 0.35                     | 0.45    | 0.40  |  |  |  |  |  |  |  |  |
| L1  | 0.05                     | 0.15    | 0.10  |  |  |  |  |  |  |  |  |
| z   |                          |         | 0.375 |  |  |  |  |  |  |  |  |
| z1  |                          |         | 0.30  |  |  |  |  |  |  |  |  |
| All | Dimen                    | sions i | in mm |  |  |  |  |  |  |  |  |

# **Suggested Pad Layout**

Please see http://www.diodes.com/package-outlines.html for the latest version.

### V-DFN3030-8 (Type R)



| Dimensions | Value<br>(in mm) |
|------------|------------------|
|            | ` ,              |
| С          | 0.65             |
| C1         | 1.30             |
| C2         | 2.60             |
| G          | 0.30             |
| X          | 0.30             |
| X1         | 1.60             |
| X2         | 2.40             |
| Y          | 0.40             |
| Y1         | 1.60             |



## Surface Mount Reel Specifications (All dimensions in mm.)

Please see https://www.diodes.com/assets/Packaging-Support-Docs/ap02007.pdf for the latest version.



\* Drive spokes optional. If used, dimensions with asterisks apply.

### DML1012LDS-7A

| Tape Size | A<br>Max | B*<br>Max           | С                          | D*<br>Max | N<br>Min | G                            | T<br>Max |
|-----------|----------|---------------------|----------------------------|-----------|----------|------------------------------|----------|
| 12mm      | 178 ±2   | 2.0 <sub>+0.5</sub> | 13 <sub>+0.5</sub><br>-0.2 | 20.5 ±0.2 | 55 ±5    | 12.4 <sub>+2.0</sub><br>-0.0 | 18.4     |

#### DML1012LDS-13

| Tape Size | A<br>Max | B*<br>Max           | С                          | D*<br>Max | N<br>Min | G                            | T<br>Max |
|-----------|----------|---------------------|----------------------------|-----------|----------|------------------------------|----------|
| 12mm      | 330 ±2   | 2.0 <sub>+0.5</sub> | 13 <sub>+0.5</sub><br>-0.2 | 20.5 ±0.2 | 100 ±2   | 12.4 <sub>+2.0</sub><br>-0.0 | 18.4     |

## **Embossed Carrier Tape Specifications**

Please see https://www.diodes.com/assets/Packaging-Support-Docs/ap02007.pdf for the latest version.



| 8, 12, 16, 24mm EMBOSSED TAPE DIMENSIONS IN mm |                    |             |                |       |                                              |                        |  |  |  |
|------------------------------------------------|--------------------|-------------|----------------|-------|----------------------------------------------|------------------------|--|--|--|
| Tape Width                                     | D                  | E           | P <sub>o</sub> | tmax  | A <sub>o</sub> B <sub>o</sub> K <sub>o</sub> |                        |  |  |  |
| 8, 12, 16, 24mm                                | 1.50 +0.10<br>-0.0 | 1.75 ± 0.10 | 4.0 ± 0.10     | 0.400 | (Note 5)                                     | Constant<br>Dimensions |  |  |  |

| Tape Width | B1<br>max | D1<br>min | F              | K<br>max | P2         | W           | P          |
|------------|-----------|-----------|----------------|----------|------------|-------------|------------|
| 12mm       | 8.2       | 1.5       | $5.5 \pm 0.05$ | 4.5      | 2.0 ± 0.05 | 12.0 ± 0.30 | 8.0 ± 0.10 |

Note: 5. Ao Bo Ko are determined by component size.

DML1012LDS



# **Tape Orientation**

 $Please see \ https://www.diodes.com/assets/Packaging-Support-Docs/ap02007.pdf \ for \ the \ latest \ version.$ 





#### **IMPORTANT NOTICE**

- DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).
- The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.
- Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and
- Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.
- Diodes' provided to Diodes' Standard Terms and Conditions of Sale products subject (https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.
- Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.
- While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing. Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.
- Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.
- This Notice may be periodically updated with the most recent version available at https://www.diodes.com/about/company/terms-andconditions/important-notice

DIODES is a trademark of Diodes Incorporated in the United States and other countries. The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. © 2022 Diodes Incorporated. All Rights Reserved.

www.diodes.com

12 of 12 DML1012LDS March 2022 Document number: DS42235 Rev. 6 - 2 © 2022 Diodes Incorporated. All Rights Reserved.

# 单击下面可查看定价,库存,交付和生命周期等信息

>>Diodes Incorporated(达迩科技(美台))