



#### 3.3V, PCI Express® 3.0 2-Lane, 2:1 Mux/DeMux Switch

#### **Features**

- → 4 Differential Channel, 2:1 Mux/DeMux
- → PCI Express<sup>®</sup> 3.0 Performance, 8.0Gbps
- → Pinout optimized for placement between two PCIe slots
- → Bi-directional operation
- → Low Bit-to-Bit Skew, 10ps max
- → Low Crosstalk: -48dB @4GHz
- → High Off Isolation: -22dB @4GHz
- → Low Insertion Loss: -1.2dB @4GHz
- → Return Loss: -15dB @4GHz
- → V<sub>DD</sub> Operating Range: +3.3V
- → Industrial Temperature Range: -40°C to 85°C
- → ESD Tolerance: 1.5kV HBM
- → Low channel-to-channel skew, 20ps max
- → Packaging (Pb-free & Green):
  - <sup>a</sup> 42-contact, TQFN (ZH42), 3.5 x 9mm
  - 40-contact, TQFN (ZL40), 3 x 6mm

### **Block Diagram**



# Description

The PI3PCIE3415A is an 8 to 4 differential channel multiplexer/ demultiplexer switch. This solution can switch 2 full PCI Express<sup>®</sup> 3.0, lanes to one of two locations. Using a unique design technique, Diodes has been able to minimize the impedance of the switch such that the attenuation observed through the switch is negligible. The unique design technique also offers a layout targeted for PCI Express signals, which minimizes the channel to channel skew as well as channel to channel crosstalk as required by the PCI Express specification.

# Application

Routing of PCI Express 3.0, DP1.2, USB3.0, SAS2.0, SATA3.0, XAUI, RXAUI signals with low signal attenuation.

### **Truth Table**

| Function    | SEL |
|-------------|-----|
| xIy to xOay | L   |
| xIy to xOby | Н   |





# Pin Description 40-Contact TQFN (Top-Side View)



# Pin Description 42-Contact TQFN (Top-Side View)







# **Signal Descriptions**

| Pin Number                               |                                                  |            |                                              |                                                                                                                                                                                           |
|------------------------------------------|--------------------------------------------------|------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 42-TQFN                                  | 40-TQFN                                          | Pin Name   | Туре                                         | Description                                                                                                                                                                               |
| 1, 2                                     | 39, 40                                           | AI+, AI-   | Differential I/O                             | Differential I/O pair from PCIE signal source. Signal is<br>routed to the AOa+, AOa- pin respectively when SEL=0.<br>Signal is routed to the AOb+, AOb- pin respectively when<br>SEL = 1. |
| 37, 36                                   | 34, 33                                           | AOa+, AOa- | Differential I/O                             | Differential analog pass-through I/O. Signal from AI+ and AI- is routed to AOa+ and AOa- respectively when SEL=0.                                                                         |
| 3, 4                                     | 1, 2                                             | AOb+, AOb- | Differential I/O                             | Differential analog pass-through I/O. Signal from AI+ and AI- is routed to AOb+ and AOb- respectively when SEL=1.                                                                         |
| 5, 6                                     | 3, 4                                             | BI+, BI-   | Differential I/O                             | Differential I/O pair from PCIE signal source. Signal is routed to the BOa+, BOa- pin respectively when SEL=0. Signal is routed to the BOb+, BOb- pin respectively when SEL = 1.          |
| 33, 32                                   | 31, 30                                           | BOa+, BOa- | Differential I/O                             | Differential analog pass-through I/O. Signal from BI+ and BI- is routed to BOa+ and BOa- respectively when SEL=0.                                                                         |
| 7, 8                                     | 5, 6                                             | BOb+, BOb- | Differential I/O                             | Differential analog pass-through I/O. Signal from BI+ and BI- is routed to BOb+ and BOb- respectively when SEL=1.                                                                         |
| 10, 11                                   | 9, 10                                            | CI+, CI-   | Differential I/O                             | Differential I/O pair from PCIE signal source. Signal is<br>routed to the COa+, COa- pin respectively When SEL=0.<br>Signal is routed to the COb+, COb- pin respectively when<br>SEL = 1. |
| 28, 27                                   | 25, 24                                           | COa+, COa- | Differential I/O                             | Differential analog pass-through I/O. Signal from CI+ and CI- is routed to $COa+$ , $COa-$ pin respectively when $SEL = 0$ .                                                              |
| 12, 13                                   | 11, 12                                           | COb+, COb- | Differential I/O                             | Differential analog pass-through I/O. Signal from CI+ and CI- is routed to COb+, COb- pin respectively when SEL = 1.                                                                      |
| 14, 15                                   | 13, 14                                           | DI+, DI-   | Differential I/O                             | Differential I/O pair from PCIE signal source. Signal is<br>routed to the DOa+, DOa- pin respectively When SEL=0.<br>Signal is routed to the DOb+, DOb- pin respectively when<br>SEL = 1. |
| 24, 23                                   | 22, 21                                           | DOa+, DOa- | Differential I/O                             | Differential analog pass-through I/O. Signal from DI+ and DI- is routed to DOa+, DOa- pin respectively when SEL = 0.                                                                      |
| 16, 17                                   | 16, 17                                           | DOb+, DOb- | Differential I/O                             | Differential analog pass-through I/O. Signal from DI+ and DI- is routed to DOb+, DOb- pin respectively when SEL = 1.                                                                      |
| 18, 20, 22,<br>25, 29, 35, 38,<br>40, 42 | 15, 18, 20, 26,<br>29, 35, 37, 38,<br>Center Pad | GND        | Ground input                                 | Ground                                                                                                                                                                                    |
| 30                                       | 27                                               | SEL        | 3.6V tolerant low-voltage single-ended input | SEL controls the mux through a flow-through latch.                                                                                                                                        |
| 9, 19, 21, 26,<br>31, 34, 39, 41         | 7, 19, 23, 28,<br>32, 36                         | VDD        | Power supply                                 | Power, 3.3V ±10%                                                                                                                                                                          |





## **Maximum Ratings**

(Above which useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature                | 65°C to +150°C |
|------------------------------------|----------------|
| Supply Voltage to Ground Potential | –0.5V to +3.7V |
| Channel DC Input Voltage           | –0.5V to 1.5V  |
| DC Output Current                  | 120mA          |
| SEL DC Input Voltage               | –0.5V to 3.7V  |
| Junction Temperature               | 125°C          |
|                                    |                |

Note: Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **Electrical Characteristics** Recommended Operating Conditions

| Symbol          | Parameter                                         | Conditions           | Min. | Тур. | Max. | Units |
|-----------------|---------------------------------------------------|----------------------|------|------|------|-------|
| V <sub>DD</sub> | 3.3V Power Supply                                 |                      | 3.0  | 3.3  | 3.6  | V     |
| I <sub>DD</sub> | Total current from V <sub>DD</sub><br>3.3V supply | SEL = 0V or $V_{DD}$ | 0    | 0.15 | 1    | mA    |
| ТА              | Operating temperature range                       |                      | -40  |      | 85   | °C    |

## **DC Electrical Characteristics** ( $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , $V_{DD} = 3.3V \pm 10\%$ )

| Parameter           | Description                         | Test Conditions                                    | Min. | Typ. <sup>(1)</sup> | Max. | Units |
|---------------------|-------------------------------------|----------------------------------------------------|------|---------------------|------|-------|
| V <sub>IH-SEL</sub> | Input high level, SEL input         |                                                    | 2.0  |                     | 3.6  | V     |
| V <sub>IL-SEL</sub> | Input Low Level, SEL input          |                                                    | 0    |                     | 0.8  | V     |
| I <sub>IN_SEL</sub> | Input Leakage Current,<br>SEL input | Measured with input at VIH-SEL max and VIL-SEL min | -10  |                     | 10   | uA    |
| I <sub>IH</sub>     | Input High Current,<br>xI, xO       | $V_{DD} = Max, V_{IN} = 1.5V$                      | -10  |                     | 10   | uA    |
| I <sub>IL</sub>     | Input Low Current,<br>xI, xO        | $V_{DD} = Max, V_{IN} = 0V$                        | -10  |                     | 10   | uA    |
| I <sub>IH</sub>     | Input High Current,<br>SEL          | $V_{DD} = Max, V_{IN} = V_{DD}$                    | -5   |                     | 5    | uA    |
| I <sub>IL</sub>     | Input Low Current,<br>SEL           | $V_{DD} = Max$ , $V_{IN} = 0V$                     | -5   |                     | 5    | uA    |
| I <sub>OZH</sub>    | HighZ High Current<br>xOa, xOb      | $V_{DD} = Max$ , $V_{IN} = 1.5V$                   | -10  |                     | 10   | uA    |
| I <sub>OZL</sub>    | HighZ Low Current<br>xOa, xOb       | $V_{DD} = Max, V_{IN} = 0V$                        | -10  |                     | 10   | uA    |

Note:

1. Typical values are at  $\rm V_{DD}$  = 3.3V,  $\rm T_A$  = 25°C ambient and maximum loading.





| Parameter           | Description                 | Test Conditions    | Min.  | <b>Typ.</b> (1) | Max. | Units |
|---------------------|-----------------------------|--------------------|-------|-----------------|------|-------|
|                     |                             | f=50MHz -1.25GHz   |       | -0.8            | -1.0 |       |
| ווחס                |                             | f=1.25GHz - 2.5GHz |       | -1.1            | -1.3 |       |
| DDIL                | Differential Insertion Loss | f=2.5GHz - 4GHz    |       | -1.2            | -1.5 |       |
|                     |                             | f=5.0GHz           |       | -1.7            | -2.0 |       |
|                     |                             |                    | -25.8 | -32.2           |      |       |
| ווחח                | Differential Officialitien  | f 0 to 4 0 CIIT    | -20.6 | -25.8           |      |       |
| DDIL <sub>OFF</sub> | Differential Off Isolation  | f=0 to 4.0GHz      | -17.6 | -22.0           |      |       |
|                     |                             |                    | -15.4 | -19.3           |      | 15    |
|                     |                             | f=50MHz - 1.25GHz  | -18.2 | -22.7           |      | dB    |
|                     | Differential Return Loss    | f=1.25GHz - 2.5GHz | -16.8 | -21.0           |      |       |
| DDRL                |                             | f=2.5GHz - 4GHz    | -12   | -15.0           |      |       |
|                     |                             | f=5.0GHz           | -8    | -10.0           |      |       |
|                     |                             | f=50MHz -1.25GHz   | -44.8 | -56             |      |       |
| DDNEXT              |                             | f=1.25GHz - 2.5GHz | -41.6 | -52             |      |       |
|                     | Near End Crosstalk          | f=2.5GHz - 4GHz    | -38.4 | -48             |      |       |
|                     |                             | f=5.0GHz           | -36   | -45             |      |       |
| BW                  | Bandwidth -3dB              |                    |       | 8.4             |      | GHz   |

# Dynamic Electrical Characteristics for xI+/-, xOv+/-

# **Switching Characteristics**

| Parameter                                                           | Description                               | Test Conditions             | Min. | Тур. | Max. | Units |
|---------------------------------------------------------------------|-------------------------------------------|-----------------------------|------|------|------|-------|
| tp7H, tp7H Line Enable Time - SEL to xI+/-, xOv+/-                  |                                           | See "Test Circuit for       | 0.5  | 15   | 25   | ns    |
|                                                                     |                                           | Electrical Characteristics" |      |      |      | L     |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> Line Disable Time - SEL to xI+/ | Line Disable Time SEL to XL/ XOX/         | See "Test Circuit for       | 0.5  | 5    | 25   | ns    |
|                                                                     | Line Disable Time - SEL to XI+/-, XO y+/- | Electrical Characteristics" | 0.5  | 5    |      |       |
| Bit-to-bit skew within the same differ                              |                                           | See "Test Circuit for       |      | 4    | 10   |       |
| t <sub>b-b</sub> pa                                                 | pair                                      | Electrical Characteristics" |      | 4    | 10   | ps    |
|                                                                     |                                           | See "Test Circuit for       |      |      |      |       |
| t <sub>ch-ch</sub>                                                  | Channel-to-channel skew                   | Electrical Characteristics" |      |      | 20   | ps    |







5.0 Gbps RX signal eye without PI3PCIE3415A



8.0 Gbps RX signal eye without PI3PCIE3415A



5.0 Gbps RX signal eye with PI3PCIE3415A



8.0 Gbps RX signal eye with PI3PCIE3415A







#### **Differential Insertion Loss**



#### **Differential Return Loss**







#### **Differential Off Isolation**



### **Differential Crosstalk**









Notes:

- 1. C<sub>L</sub> = Load capacitance: includes jig and probe capacitance.
- 2.  $R_T$  = Termination resistance: should be equal to  $Z_{OUT}$  of the Pulse Generator
- 3. Output 1 is for an output with internal conditions such that the output is low except when disabled by the output control. output 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- 4. All input impulses are supplied by generators having the following characteristics:  $PRR \le MHz$ ,  $Z_O = 50\Omega$ ,  $t_R \le 2.5ns$ ,  $t_F \le 2.5ns$ .
- 5. The outputs are measured one at a time with one transition per measurement

#### Switch Positions

| Test                                | Switch |
|-------------------------------------|--------|
| t <sub>PLZ</sub> , t <sub>PZL</sub> | 3.0V   |
| $t_{PHZ}, t_{PZH}$                  | GND    |

#### Switching Waveforms



#### Voltage Waveforms Enable and Disable Times







## **Differential Insertion Loss and Return Test Circuit**



**Differential Near End Xtalk Test Circuit** 

# **Part Marking Information**



YY : Year WW : Workweek 1st X: Assembly Code 2nd X: Fab Code



**Differential Off Isolation Test Circuit** 





## Packaging Mechanical: 42-TQFN (ZH)



17-0266





#### Packaging Mechanical: 40-TQFN (ZL)



17-0681

For latest package info.

please check: http://www.diodes.com/design/support/packaging/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/

# **Ordering Information**

| Ordering Code       | Package Code | Package Description                                          |
|---------------------|--------------|--------------------------------------------------------------|
| PI3PCIE3415AZHEX    | ZH           | 42-contact, Very Thin Quad Flat No-Lead (TQFN), (width 24mm) |
| PI3PCIE3415AZHE+DRX | ZH           | 42-contact, Very Thin Quad Flat No-Lead (TQFN), (width 16mm) |
| PI3PCIE3415AZLEX    | ZL           | 40-pin, 3x6mm (TQFN)                                         |

#### Notes:

· Thermal characteristics can be found on the company web site at www.diodes.com/design/support/packaging/

- E = Pb-free and Green
- X suffix = Tape/Reel





#### IMPORTANT NOTICE

DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND. EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages.

Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application. Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application.

Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks.

This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated.

#### LIFE SUPPORT

Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein:

A. Life support devices or systems are devices or systems which:

1. are intended to implant into the body, or

2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user.

B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the

failure of the life support device or to affect its safety or effectiveness.

Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems.

Copyright © 2016, Diodes Incorporated www.diodes.com

单击下面可查看定价,库存,交付和生命周期等信息

>>Diodes Incorporated(达迩科技(美台))