# **TLE7183QU**

## 3 Phase Driver IC

**Automotive Power** 



Downloaded From Oneyac.com



#### **Table of Contents**

## **Table of Contents**

|                                                                                                                                            | Table of Contents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2                                                                                |
|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| I                                                                                                                                          | Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | . 3                                                                              |
| 2                                                                                                                                          | Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | . 4                                                                              |
| 3<br>3.1<br>3.2                                                                                                                            | Pin Configuration Pin Assignment TLE7183QU Pin Definitions and Functions                                                                                                                                                                                                                                                                                                                                                                                                                           | . 5                                                                              |
| <b>1</b><br>1.1<br>1.2<br>1.3                                                                                                              | General Product Characteristics Absolute Maximum Ratings Functional Range Default State of Inputs                                                                                                                                                                                                                                                                                                                                                                                                  | 8                                                                                |
| 5.1.1<br>5.1.1<br>5.1.2<br>5.1.3<br>5.1.4<br>5.2<br>5.2.1<br>5.2.2<br>5.2.3<br>5.2.4<br>5.2.5<br>5.2.6<br>5.2.7<br>5.2.8<br>5.3.1<br>5.4.1 | Description and Electrical Characteristics  MOSFET Driver Output Stages Operation at Vs<12V - Integrated Charge Pumps Sleep Mode Electrical Characteristics Protection and Diagnostic Functions Short Circuit Detection Overcurrent Warning Dead Time and Shoot Through Protection Undervoltage Shut Down Overvoltage Shutdown Overtemperature Warning ERRx pins Electrical Characteristics Shunt Signal Conditioning Electrical Characteristics Phase Voltage Feedback Electrical Characteristics | 111<br>121<br>122<br>133<br>166<br>166<br>167<br>177<br>177<br>178<br>200<br>213 |
| <b>3</b><br>6.1<br>6.2                                                                                                                     | Application Description         Layout Guide Lines         Further Application Information                                                                                                                                                                                                                                                                                                                                                                                                         | 24                                                                               |
| 7                                                                                                                                          | Package Outlines                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | . 26                                                                             |
| 3                                                                                                                                          | Revision History                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 27                                                                               |



3 Phase Driver IC TLE7183QU





### 1 Overview

#### **Features**

- Compatible with very low ohmic normal level input N-Channel MOSFETs
- · Separate input for each MOSFET
- · PWM frequency up to 30kHz
- Fulfils specification down to 5.5V supply voltage
- Optimized Electromagnetic Compatibility (EMC)
- TQFP-48 package with exposed heat slug
- Control inputs with TTL characteristics
- Separate source connection for each MOSFET
- Integrated minimum dead time
- Shoot through protection
- · Short circuit protection with 5 fixed detection levels available
- · Disable and sleep mode features
- · 2-bit error diagnosis
- Thermal overload warning for driver IC
- Integrated overcurrent warning
- · Integrated current sense amplifier
- 0 to 100% duty cycle
- Green Product (RoHS compliant)
- AEC Qualified



PG-TQFP-48

## Description

The TLE7183QU driver IC is designed to control 6 to 12 external MOSFETs forming the converter for high current 3 phase motor drives in the automotive sector. It includes features like short circuit detection, 2-bit error diagnosis and high output performance. It meets the typical requirements of automotive applications, e.g. full functionality even at low battery voltages. Its 3 high side and 3 low side output stages are powerful enough to drive MOSFETs with a gate charge of 400 nC with rise and fall times of approximately 150 ns.

Typical applications are cooling fan, water pump, electro-hydraulic and electric power steering. The TLE7183QU is designed for a 12 V power net.

Several options are available for the fixed short circuit detection level.

| Option | Typ. SCD level | Marking        | Availability            |
|--------|----------------|----------------|-------------------------|
| SCD1   | 0.5V           | TLE7183QU SCD1 | please contact Infineon |
| SCD2   | 0.75V          | TLE7183QU SCD2 | available               |
| SCD3   | 1V             | TLE7183QU SCD3 | please contact Infineon |
| SCD4   | 1.5V           | TLE7183QU SCD4 | please contact Infineon |
| SCD5   | 2.0V           | TLE7183QU SCD5 | available               |



**Block Diagram** 

## 2 Block Diagram



Figure 1 Block Diagram



**Pin Configuration** 

## 3 Pin Configuration

## 3.1 Pin Assignment TLE7183QU



Figure 2 Pin Configuration



**Pin Configuration** 

## 3.2 Pin Definitions and Functions

| Pin | Symbol | Function                                                              |
|-----|--------|-----------------------------------------------------------------------|
| 1   | SL3    | Connection to source low side switch 3                                |
| 2   | GND    | Logic and power ground                                                |
| 3   | VO     | Output of OpAmp for shunt signal amplification                        |
| 4   | ISN    | - Input of OpAmp for shunt signal amplification                       |
| 5   | ISP    | + Input of OpAmp for shunt signal amplification                       |
| 6   | VRI    | Input of bias reference amplifier                                     |
| 7   | VRO    | Output of bias reference amplifier                                    |
| 8   | AGND   | Analog ground especially for the current sense OpAmp                  |
| 9   | VTHOC  | Threshold voltage for overcurrent detection                           |
| 10  | TP     | test pin, connect to GND of driver IC                                 |
| 11  | DT     | Dead time program pin                                                 |
| 12  | ĪNH    | Inhibit pin (active low)                                              |
| 13  | IL3    | Input for low side switch 3 (active high)                             |
| 14  | ĪH3    | Input for high side switch 3 (active low)                             |
| 15  | U_fb   | Digital logic representation of the voltage phase U; positive logic   |
| 16  | V_fb   | Digital logic representation of the voltage phase V; positive logic   |
| 17  | W_fb   | Digital logic representation of the voltage phase W; positive logic   |
| 18  | ENA1   | Enable pin (active high)                                              |
| 19  | ENA2   | Enable pin (active high)                                              |
| 20  | GND    | Logic and power ground                                                |
| 21  | IL1    | Input for low side switch 1 (active high)                             |
| 22  | ĪH1    | Input for high side switch 1 (active low)                             |
| 23  | IL2    | Input for low side switch 2 (active high)                             |
| 24  | ĪH2    | Input for high side switch 2 (active low)                             |
| 25  | ERR1   | Error signal 1                                                        |
| 26  | ERR2   | Error signal 2                                                        |
| 27  | CH2    | + terminal for pump capacitor of charge pump 2                        |
| 28  | CH1    | + terminal for pump capacitor of charge pump 1                        |
| 29  | CL1    | - terminal for pump capacitor of charge pump 1                        |
| 30  | VS     | Voltage supply                                                        |
| 31  | CL2    | - terminal for pump capacitor of charge pump 2                        |
| 32  | GND    | Logic and power ground                                                |
| 33  | CB1    | Buffer capacitor for charge pump 1                                    |
| 34  | VDH    | Connection to drain of high side switches for short circuit detection |
| 35  | GL1    | Output to gate low side switch 1                                      |
| 36  | SL1    | Connection to source low side switch 1                                |
| 37  | GND    | Logic and power ground                                                |
| 38  | SH1    | Connection to source high side switch 1                               |
| 39  | GH1    | Output to gate high side switch 1                                     |
| 40  | CB2    | Buffer capacitor for charge pump 2                                    |



## **Pin Configuration**

| Pin | Symbol | Function                                |
|-----|--------|-----------------------------------------|
| 41  | GL2    | Output to gate low side switch 2        |
| 42  | SL2    | Connection to source low side switch 2  |
| 43  | GH2    | Output to gate high side switch 2       |
| 44  | SH2    | Connection to source high side switch 2 |
| 45  | GH3    | Output to gate high side switch 3       |
| 46  | SH3    | Connection to source high side switch 3 |
| 47  | GND    | Logic and power ground                  |
| 48  | GL3    | Output to gate low side switch 3        |



**General Product Characteristics** 

## 4 General Product Characteristics

## 4.1 Absolute Maximum Ratings

## Absolute Maximum Ratings 1)

40 °C  $\leq T_{\rm j} \leq$  150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.    | Parameter                                                    | Symbol            | Lin  | nit Values | Unit | Conditions                                                                 |
|---------|--------------------------------------------------------------|-------------------|------|------------|------|----------------------------------------------------------------------------|
|         |                                                              |                   | Min. | Max.       |      |                                                                            |
| Voltage | es                                                           | 1                 |      |            | II.  |                                                                            |
| 4.1.1   | Supply voltage                                               | $V_{S}$           | -4.0 | 45         | V    | with 100hm and 1µF                                                         |
| 4.1.2   | Supply voltage                                               | $V_{S}$           | -0.3 | 45         | V    | _                                                                          |
| 4.1.3   | Supply voltage                                               | $V_{S}$           | -0.3 | 47         | V    | t <sub>p</sub> <200ms                                                      |
| 4.1.4   | Voltage range at IHx,ILx,ERRx, VO, DT, VTHOC, ENAx, VRI, VRO | $V_{DP}$          | -0.3 | 6.0        | V    | _                                                                          |
| 4.1.5   | Voltage range at INH                                         | $V_{INH}$         | -0.3 | 18.0       | V    | _                                                                          |
| 4.1.6   | Voltage range at TP                                          | $V_{TP}$          | -0.3 | 2          | V    |                                                                            |
| 4.1.7   | Voltage range at SLx                                         | $V_{SL}$          | -7   | 7          | V    | _                                                                          |
| 4.1.8   | Voltage range at SHx                                         | $V_{SH}$          | -7   | 45         | V    | _                                                                          |
| 4.1.9   | Voltage range at GLx                                         | $V_{GL}$          | -7   | 18         | V    | _                                                                          |
| 4.1.10  | Voltage range at GHx                                         | $V_{GH}$          | -7   | 55         | V    | _                                                                          |
| 4.1.11  | Voltage difference Gxx-Sxx                                   | $V_{GS}$          | -0.3 | 15         | V    | _                                                                          |
| 4.1.12  | Voltage range at VDH                                         | $V_{VDH}$         | -0.3 | 55         | V    | INH=high                                                                   |
| 4.1.13  | Voltage range at VDH                                         | $V_{VDH}$         | -4.0 | 55         | V    | $\overline{\text{INH}}$ =high;<br>with R <sub>VDH</sub> >70Ω;<br>200ms, 5x |
| 4.1.14  | Voltage range at VDH                                         | $V_{VDH}$         | -0.3 | 28         | V    | INH=low                                                                    |
| 4.1.15  | Voltage range at VDH                                         | $V_{VDH}$         | -4.0 | 28         | V    | $\overline{\text{INH}}$ =low;<br>with R <sub>VDH</sub> >70Ω;<br>200ms, 5x  |
| 4.1.16  | Voltage range at CL1                                         | $V_{CL1}$         | -0.3 | 25         | V    | _                                                                          |
| 4.1.17  | Voltage range at CH1, CB1                                    | V <sub>CH1</sub>  | -0.3 | 25         | V    | _                                                                          |
| 4.1.18  | Voltage difference CH1-CL1                                   | $V_{DC1}$         | -0.3 | 25         | V    | _                                                                          |
| 4.1.19  | Voltage range at CL2                                         | $V_{CL2}$         | -0.3 | 25         | V    | _                                                                          |
| 4.1.20  | Voltage range at CH2, CB2                                    | $V_{CH2}$         | -0.3 | 45         | V    | _                                                                          |
| 4.1.21  | Voltage difference CH2-CL2                                   | $V_{CP2}$         | -0.3 | 25         | V    | _                                                                          |
| 4.1.22  | Voltage range at ISP, ISN                                    | $V_{ISI}$         | -5   | 5          | V    | _                                                                          |
| 4.1.23  | Output current range at VO                                   | $I_{VO}$          | -20  | 20         | mA   | _                                                                          |
| 4.1.24  | Gate resistor                                                | R <sub>Gate</sub> | 2    | _          | Ω    | _                                                                          |
| 4.1.25  | Voltage range at U_fb, V_fb and W_fb                         | $V_{X\_fb}$       | -0.3 | 6          | V    | _                                                                          |
| Temper  | atures                                                       | •                 |      | •          | •    |                                                                            |
| 4.1.26  | Junction temperature                                         | $T_{j}$           | -40  | 150        | °C   | _                                                                          |
| 4.1.27  | Storage temperature                                          | $T_{stg}$         | -55  | 150        | °C   | _                                                                          |



#### **General Product Characteristics**

#### Absolute Maximum Ratings (cont'd)<sup>1)</sup>

40 °C  $\leq T_i \leq$  150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.    | Parameter                                                             | Symbol                                 | Limit Values |      | Unit     | Conditions        |
|---------|-----------------------------------------------------------------------|----------------------------------------|--------------|------|----------|-------------------|
|         |                                                                       |                                        | Min.         | Max. |          |                   |
| 4.1.28  | Lead soldering temperature (1/16" from body)                          | $T_{sol}$                              | _            | 260  | °C       | -                 |
| 4.1.29  | Peak reflow soldering temperature <sup>2)</sup>                       | $T_{ref}$                              | _            | 260  | °C       | _                 |
| Therma  | Resistance                                                            | 1                                      |              |      | <u> </u> | <u>'</u>          |
| 4.1.30  | Junction to case                                                      | $R_{thjC}$                             | _            | 5    | K/W      | _                 |
| Power [ | Dissipation                                                           |                                        |              |      |          |                   |
| 4.1.31  | Power Dissipation (DC) @ T <sub>CASE</sub> =125°C                     | $P_{tot}$                              | _            | 2    | W        | _                 |
| ESD Su  | sceptibility                                                          | 1                                      |              |      | <u>'</u> | <u>'</u>          |
| 4.1.32  | ESD Resistivity <sup>3)</sup>                                         | $V_{ESD}$                              | _            | 2    | kV       |                   |
| 4.1.33  | ESD Resistivity to GND                                                | $V_{ESD}$                              | -500         | 500  | V        | CDM <sup>4)</sup> |
| 4.1.34  | ESD Resistivity Pin 1, 12, 13, 24, 25, 36, 37,48 (corner pins) to GND | V <sub>ESD1, 12,</sub> 13, 24, 25, 36, | -750         | 750  | V        | CDM <sup>4)</sup> |
|         |                                                                       | 37, 48                                 |              |      |          |                   |

<sup>1)</sup> Not subject to production test, specified by design.

Attention: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Attention: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

## 4.2 Functional Range

| Pos.  | Parameter                       | Symbol        | Li   | mit Values | Unit | Conditions                                        |
|-------|---------------------------------|---------------|------|------------|------|---------------------------------------------------|
|       |                                 |               | Min. | Max.       |      |                                                   |
| 4.2.1 | Supply voltage <sup>1)2)</sup>  | $V_{S}$       | 5.5  | 20         | V    | DC                                                |
|       |                                 |               | 5.5  | 28         |      | t<1s                                              |
| 4.2.2 | Duty cycle <sup>3)</sup>        | D             | 0    | 100        | %    | _                                                 |
| 4.2.3 | PWM frequency                   | $f_{\sf PWM}$ | 0    | 25         | kHz  | Total gate charge 400nC                           |
| 4.2.4 | Quiescent current <sup>4)</sup> | $I_{Q}$       | _    | 30         | μΑ   | V <sub>S</sub> ,V <sub>DH</sub> <20 V             |
| 4.2.5 | Quiescent current into VDH      | $I_{Q\_VDH}$  | _    | 30         | μΑ   | V <sub>DH</sub> <20V;<br>V <sub>S</sub> pin open  |
| 4.2.6 | Supply current at Vs            | $I_{Vs}$      |      |            |      | f <sub>PWM</sub> =25kHz<br>Q <sub>G</sub> =250nC: |
|       |                                 |               | _    | 175        | mA   | $V_{S} = 5.5V$                                    |
|       |                                 |               | _    | 175        |      | V <sub>S</sub> = 14V                              |
|       |                                 |               |      | 110        |      | V <sub>S</sub> = 17V                              |
|       |                                 |               |      | 110        |      | V <sub>S</sub> = 20V                              |

<sup>2)</sup> Reflow profile IPC/JEDEC J-STD-020C

<sup>3)</sup> ESD susceptibility HBM according to EIA/JESD 22-A 114B

<sup>4)</sup> ESD susceptibility, Charged Device Model "CDM" ESDA STM5.3.1



#### **General Product Characteristics**

| Pos.   | Parameter                                    | Symbol      | Liı  | mit Values | Unit | Conditions                           |
|--------|----------------------------------------------|-------------|------|------------|------|--------------------------------------|
|        |                                              |             | Min. | Max.       |      |                                      |
| 4.2.7  | Supply current at Vs(device disabled by ENA) | $I_{Vs(0)}$ | _    | 60<br>50   | mA   | Vs=5.5V17V<br>Vs=17V20V              |
| 4.2.8  | Currrent into VDH (device not in sleep mode) | $I_{VDH}$   |      | 1.5        | mA   | V <sub>VDH</sub> =5.520V<br>INH=high |
| 4.2.9  | Voltage difference CB2-VDH                   | $V_{CB2}$   | -0.3 | 25         | V    | Operation mode                       |
| 4.2.10 | Junction temperature                         | $T_{j}$     | -40  | 150        | °C   |                                      |

<sup>1)</sup> max ratings for Tj has to be considered as well

Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

## 4.3 Default State of Inputs

Table 1 Default State of Inputs

| Characteristic                                                      | State                                | Remark                             |
|---------------------------------------------------------------------|--------------------------------------|------------------------------------|
| Default state of ILx (if ILx left open)                             | Low                                  | Low side MOSFETs off               |
| Default state of IHx (if IHx left open)                             | High                                 | High side MOSFETs off              |
| Default state of ENA (if ENA1 left open)                            | Low                                  | Device outputs disabled            |
| Default state of ENA (if ENA2 left open)                            | Low                                  | Device outputs disabled            |
| Default state of INH (if INH left open)                             | Low                                  | Sleep mode, I <sub>Q</sub> < 30 μA |
| Default State of sense amplifier output V <sub>O</sub> (ISP=ISN=0V) | Zero ampere equivalent               | _                                  |
| Status of the device and the outputs when ENA1=ENA2=INH=high        | Device active and outputs functional | Vs=5.528V                          |
| Pull up or pull down integrated resistors Ixx, ENA                  | 30kΩ +/-50%                          | -                                  |
| Pull down integrated resistor INH                                   | 45kΩ +/-50%                          | _                                  |

Note: The load condition "C=22nF;  $R_{Load}$ =1 $\Omega$ " in the paragraph "Electrical characteristics / Dynamic characteristic" means that  $R_{Load}$  is connected between the output Gxx and the positive terminal of the C. The negative terminal of the C is connected to GND and the corresponding Sxx. The voltage is measured at the positive terminal of the C.

<sup>2)</sup> For proper start up minimum Vs=6.5V is required

<sup>3)</sup> Duty cycle is referred to the high side input command (IHx); The duty cycles can be driven continuously and fully operational

<sup>4)</sup> total current consumption from power net (Vs and VDH)



## 5 Description and Electrical Characteristics

#### 5.1 MOSFET Driver

## 5.1.1 Output Stages

The six powerful push-pull output stages of the TLE7183QU are floating blocks, each one of them with its own source pin which can be directly connected to the source pin of an external MOSFET. This enables a perfect control of each MOSFET's gate-source voltage even if a current of 200A is driven in the bridge.

All output stages have the same high output power. A single output stage is able to drive a single MOSFET with 400nC gate charge (or two MOSFETs with 200nC) achieving rise and fall times of approx. 150ns.

They can be switched with a frequency of up to 30kHz. The usability at higher frequencies is limited by the maximum allowed power dissipation, the max. junction temperature and the limited current capabilities of the charge pump.

Each output stage has its own short circuit detection block. Please see **Chapter 5.2.1** for short circuit detection details.



Figure 3 Block Diagram of Driver Ouput Stages including Short Circuit Detection



## 5.1.2 Operation at Vs<12V - Integrated Charge Pumps

In 12V automotive applications, correct operation has to be assured also at lower supply voltages, even at 9V. At low supply voltages conventional bridge drivers provide clearly less than 9V to the gate of an external MOSFET. However low gate-source voltage increases  $R_{DSon}$  of the MOSFET. This leads to an undesired, higher power dissipation.

The two charge pumps circuitries of TLE7183QU address this problem enabling operation even at lower supply voltages. Their operational capability does not depend on a specific pulse pattern of the MOSFETs overcoming duty cycle limitations which are inherent to drivers that use the bootstrap principle instead. Therefore TLE7183QU supports the complete duty cycle range from 0 to 100%. This simplifies the usabilty in all applications and especially when used with block wise commutation. The charge pumps are only deactivated if the device is set to sleep mode using  $\overline{\text{INH}}$ .

The first charge pump supplies the low side MOSFETs and the corresponding output stages with sufficient voltage to assure 10V gate-source voltage even if Vs<10V. In addition it also supplies most of the internal circuitries, including the second charge pump.

The second charge pump supplies the high side MOSFETs and the corresponding output stages. It is pumped on the voltage of Vs.

Each charge pump circuitry requires external pump (CPx) and buffer (CBx) capacitors. The output of the first charge pump is CB1 which is referenced to GND. The output of the second charge pump is CB2 which is referenced to VDH. VDH and Vs are usually in the same voltage range. The driver is not designed to have significant higher voltages at VDH compared to Vs. This would lead to reduced supply voltages for the high side output stages.

The outputs of both charge pumps are regulated. The first charge pump doubles the supply voltage for Vs<8V. For 8V<Vs<15V, its output is regulated to a typical voltage of 15V. For Vs>15V, its output increases linearly but does not exceed 25V.

For a proper wake up of the device at  $V_{VsWU}$ , it is not permitted to have any PWM patterns at the input pins ILx and  $\overline{IHx}$  before the charge pumps have ramped up to their final values unless the output stages have been switched off by setting one of the ENAx pins to low.

The size of the charge pump capacitors (pump capacitors CPx as well as buffer capacitors CBx) can be varied between 1  $\mu$ F and 4.7  $\mu$ F. Yet, larger capacitor values result in higher charge pump voltages and less voltage ripple on the charge pump buffer capacistors CBx (which supply the internal circuits as well as the external MOSFETs, pls. see above). Besides the capacitance values the ESR of the buffer capacitors CBx determines the voltage ripple as well. It is recommended to use buffer capacitors CBx that have small ESR.

Please see also Chapter 5.1.3 for capacitor selection.

#### 5.1.3 Sleep Mode

If the  $\overline{\text{INH}}$  pin is set to low, the driver will be set to sleep mode. The  $\overline{\text{INH}}$  pin switches off the complete supply structure of the device and finally leads to an undervoltage shut down of the complete driver. Enabling the device with the  $\overline{\text{INH}}$  pin means to switch on the supply structure. The device will run through power on reset during wake up. It is recommended to perform a reset using ENAx after wake up to remove possible  $\overline{\text{ERRx}}$  signals. Reset is performed by keeping one or more ENAx pins low until the charge pump voltages have ramped up.

Enabling and disabling with the INH pin is not very fast. Please consider using the ENAx pins to speed things up. If the TLE7183QU is in sleep mode or if the supply voltage Vs is not available, then the driver IC is not supplied, the charge pumps are inactive and the charge pump capacitors are discharged. Pin CB2 (+ terminal of buffer capacitor 2) will decay to GND. If the battery voltage is still applied to VDH (- terminal of buffer capacitor 2) the buffer capacitor 2 will slowly be charged to battery voltage with reversed polarity compared to the one during regular operation. Hence, it is important to use a buffer capacitor 2 (CB2) that can withstand both, +25 V in regular operation mode and  $-V_{BAT}$  in sleep mode, e.g. a ceramic capacitor. If there is load dump in sleep mode, then the negative voltage across CB2 will be clamped to -31 V (CB2 referenced to VDH).



## 5.1.4 Electrical Characteristics

#### **Electrical Characteristics MOSFET drivers - DC Characteristics**

| Pos.   | Parameter                                                                 | Symbol           | Limit Values |      |                   | Unit | Conditions                             |
|--------|---------------------------------------------------------------------------|------------------|--------------|------|-------------------|------|----------------------------------------|
|        |                                                                           |                  | Min.         | Тур. | Max.              |      |                                        |
| 5.1.1  | Low Level Output Voltage                                                  | $V_{G\_LL}$      | _            | _    | 0.2               | V    | I=30mA                                 |
| 5.1.2  | High Level Output Voltage, Low Side                                       | $V_{G\_HL}$      | 7.5          | _    | 13                | V    | I=-2mA; Vs=5.58V                       |
| 5.1.3  | High Level Output Voltage, High Side                                      | $V_{G\_HL}$      | 6.5          | _    | 13                | V    | I=-2mA; Vs=5.58V                       |
| 5.1.4  | High Level Output Voltage                                                 | $V_{G\_HL}$      | 9            | _    | 13                | V    | I=-2mA; Vs=820V                        |
| 5.1.5  | High Level Output Voltage Difference                                      | $dV_{G\_H}$      | _            | _    | 1.0               | V    | I=-100mA; Vs=20V                       |
| 5.1.6  | Gate Drive Output Voltage (device disabled via ENAx)                      | $V_{G(DIS)}$     | -            | -    | 0.2               | V    | Disabled;<br>Vs=5.520V;<br>I=10mA      |
| 5.1.7  | Gate Drive Output Voltage Tj=-40°C Tj=25°C Tj=150°C                       | V <sub>G_5</sub> | _            | _    | 1.4<br>1.2<br>1.0 | V    | UVLO; Vs<=5.5V                         |
| 5.1.8  | Gate Drive Output Voltage High<br>Side<br>Tj=-40°C<br>Tj=25°C<br>Tj=150°C | $V_{G\_HS}$      | _            | _    | 1.4<br>1.2<br>1.0 | V    | Overvoltage                            |
| 5.1.9  | Gate Drive Output Voltage Low Side                                        | $V_{G\_LS}$      | _            | _    | 0.2               | V    | Overvoltage                            |
| 5.1.10 | Low Level Input Voltage of Ixx,<br>ENAx                                   | $V_{I\_LLL}$     | _            | _    | 1.0               | V    | -                                      |
| 5.1.11 | High Level Input Voltage of Ixx, ENAx                                     | $V_{I\_HL}$      | 2.0          | _    | -                 | V    | -                                      |
| 5.1.12 | Low Level Input Voltage of INH                                            | $V_{I\_LL}$      | _            | _    | 0.75              | V    | _                                      |
| 5.1.13 | High Level Input Voltage of INH                                           | $V_{I\_HL}$      | 2.1          | _    | _                 | V    | _                                      |
| 5.1.14 | Input Hysteresis of IHx, ILx, ENAx                                        | $dV_1$           | 50           | _    | _                 | mV   | Vs=5.58V                               |
| 5.1.15 | Input Hysteresis of IHx, ILx, ENAx                                        | $dV_1$           | 100          | 200  | _                 | mV   | Vs=820V                                |
| 5.1.16 | Output Bias Current SHx                                                   | $I_{SHx}$        | -1.6         | -1.0 | -0.3              | mA   | VSHx=0(Vs+1);<br>ILx=low; IHx=high     |
| 5.1.17 | Output Bias Current SLx                                                   | $I_{SLx}$        | -1.6         | -1.0 | -0.3              | mA   | VSLx=0 <u>7V;</u><br>ILx=low; IHx=high |



## **Electrical Characteristics MOSFET drivers - Dynamic Characteristics**

| Pos.   | Parameter                                                                                                            | Symbol               | Limit Values                 |                              |                              | Unit | Conditions                                                                                                                                                                                  |
|--------|----------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------|------------------------------|------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                                                                                                                      |                      | Min.                         | Тур.                         | Max.                         |      |                                                                                                                                                                                             |
| 5.1.18 | Minimum Internal Dead Time                                                                                           | $t_{DT\_MIN}$        | 50                           | _                            | 200                          | ns   | DT pin to GND $(R_{DT}=0\Omega)$                                                                                                                                                            |
| 5.1.19 | Programmable Internal Dead Time                                                                                      | $t_{DT}$             | 0.26<br>0.64<br>1.07<br>2.02 | 0.41<br>1.05<br>1.85<br>3.82 | 0.56<br>1.45<br>2.63<br>5.62 | μs   | $\begin{aligned} R_{\text{DT}} &= 10 \text{ k}\Omega \\ R_{\text{DT}} &= 47 \text{ k}\Omega \\ R_{\text{DT}} &= 100 \text{ k}\Omega \\ R_{\text{DT}} &= 1000 \text{ k}\Omega \end{aligned}$ |
| 5.1.20 | Maximum Internal Dead Time                                                                                           | $t_{DT\_MAX}$        | 2.33                         | _                            | 6.35                         | μs   | DT pin open                                                                                                                                                                                 |
| 5.1.21 | Turn On Current, Peak                                                                                                | $I_{\mathrm{G(on)}}$ | _                            | -0.8                         | _                            | A    | $\label{eq:controller} \begin{split} &VGxx\text{-}VSxx\text{=}0V;\\ &Vs\text{=}5.58V;\\ &C\text{=}22nF;\\ &R_{\text{Load}}\text{=}1\Omega \end{split}$                                      |
| 5.1.22 | Turn On Current, Peak                                                                                                | $I_{G(on)}$          | _                            | -1.5                         | _                            | A    | $\begin{tabular}{ll} VGxx-VSxx=0V;\\ Vs=820V\\ C=22nF;\\ R_{Load}=1\Omega \end{tabular}$                                                                                                    |
| 5.1.23 | Turn Off current, Peak                                                                                               | $I_{G(off)}$         | _                            | 1.5                          | _                            | A    | $\begin{tabular}{ll} VGxx-VSxx=10V; \\ Vs=820V \\ C=22nF; \\ R_{Load}=1\Omega \end{tabular}$                                                                                                |
| 5.1.24 | Rise Time (20-80%)<br>$T_{j} = -40^{\circ}\text{C}$<br>$T_{j} = 25^{\circ}\text{C}$<br>$T_{i} = 150^{\circ}\text{C}$ | $t_{ m G\_rise}$     | _                            | 150                          | 400<br>400<br>700            | ns   | C=22nF; R <sub>Load</sub> =1Ω                                                                                                                                                               |
| 5.1.25 | Fall Time (20-80%) $T_{j} = -40^{\circ}\text{C}$ $T_{j} = 25^{\circ}\text{C}$ $T_{j} = 150^{\circ}\text{C}$          | $t_{G\_fall}$        | -                            | 150                          | 230<br>230<br>500            | ns   | C=22nF; $R_{Load}$ =1 $\Omega$                                                                                                                                                              |
| 5.1.26 | Input Propagation Time (Low on)                                                                                      | $t_{P(ILN)}$         | 90                           | 190                          | 290                          | ns   | C=22nF; $R_{Load}$ =1 $\Omega$                                                                                                                                                              |
| 5.1.27 | Input Propagation Time (Low off)                                                                                     | $t_{P(ILF)}$         | 0                            | 100                          | 200                          | ns   | C=22nF; $R_{Load}$ =1 $\Omega$                                                                                                                                                              |
| 5.1.28 | Input Propagation Time (High on)                                                                                     | $t_{P(IHN)}$         | 90                           | 190                          | 290                          | ns   | C=22nF; $R_{Load}$ =1 $\Omega$                                                                                                                                                              |
| 5.1.29 | Input Propagation Time (High off)                                                                                    | $t_{P(IHF)}$         | 0                            | 100                          | 200                          | ns   | C=22nF; $R_{Load}$ =1 $\Omega$                                                                                                                                                              |
| 5.1.30 | Absolute Input Propagation Time Difference (all channels turn on)                                                    | $t_{P(an)}$          | _                            | _                            | 70                           | ns   | C=22nF; $R_{Load}$ =1 $\Omega$                                                                                                                                                              |
| 5.1.31 | Absolute Input Propagation Time Difference (all channels turn off)                                                   | $t_{P(af)}$          | -                            | _                            | 50                           | ns   | C=22nF; $R_{Load}$ =1 $\Omega$                                                                                                                                                              |
| 5.1.32 | Absolute Input Propagation Time<br>Difference (1channel High off - Low<br>on)                                        | $t_{ m P(1hfln)}$    | _                            | -                            | 150                          | ns   | C=22nF; $R_{Load}$ =1 $\Omega$                                                                                                                                                              |
| 5.1.33 | Absolute Input Propagation Time<br>Difference (1channel Low off - High<br>on)                                        | $t_{ m P(1lfhn)}$    | _                            | _                            | 150                          | ns   | C=22nF; $R_{Load}$ =1 $\Omega$                                                                                                                                                              |



## **Electrical Characteristics MOSFET drivers - Dynamic Characteristics**

| Pos.   | Parameter                                                                         | Symbol                | Limit Values |      |      | Unit | Conditions                                                               |  |
|--------|-----------------------------------------------------------------------------------|-----------------------|--------------|------|------|------|--------------------------------------------------------------------------|--|
|        |                                                                                   |                       | Min.         | Тур. | Max. |      |                                                                          |  |
| 5.1.34 | Absolute Input Propagation Time<br>Difference (all channels High off -<br>Low on) | $t_{P(ahfln)}$        | _            | _    | 150  | ns   | C=22nF; R <sub>Load</sub> =1Ω                                            |  |
| 5.1.35 | Absolute Input Propagation Time<br>Difference (all channels Low off -<br>High on) | $t_{P(alfhn)}$        | _            | _    | 150  | ns   | C=22nF; R <sub>Load</sub> =1Ω                                            |  |
| 5.1.36 | Wake Up Time; INH Low to High                                                     | t <sub>INH_Pen</sub>  | -            | _    | 20   | ms   | Driver fully functional;<br>Vs=6.58V;<br>ENAx=low;<br>CPx=CBx=4.7µF      |  |
| 5.1.37 | Wake Up Time; INH Low to High                                                     | t <sub>INH_Pen</sub>  | _            | _    | 10   | ms   | Driver fully functional; VS=820V; ENAx=low; CPx=CBx=4.7µF;               |  |
| 5.1.38 | Wake Up Time Logic Functions; INH Low to High                                     | t <sub>INH_log</sub>  | _            | _    | 10   | ms   | diagnostic, OpAmp<br>working;<br>Vs=6.58V;<br>ENAx=low;<br>CPx=CBx=4.7µF |  |
| 5.1.39 | Wake Up Time Logic Functions; INH Low to High                                     | t <sub>INH_log</sub>  | -            | -    | 5    | ms   | diagnostic, OpAmp<br>working;<br>VS=820V;<br>ENAx=low;<br>CPx=CBx=4.7µF  |  |
| 5.1.40 | INH Propagation Time to Disable the Output Stages                                 | $t_{INH\_P(O)}$       | _            | _    | 10   | μs   | Vs=5.58V                                                                 |  |
| 5.1.41 | INH Propagation Time to Disable the Output Stages                                 | t <sub>INH_P(O)</sub> | _            | _    | 8    | μs   | Vs=820V                                                                  |  |
| 5.1.42 | INH Propagation Time to Disable the entire Driver IC                              | $t_{INH\_P(IC)}$      | _            | _    | 300  | μs   | _                                                                        |  |
| 5.1.43 | Supply Voltage V <sub>s</sub> for Wake Up                                         | $V_{ m VsWU}$         | 6.5          | _    | -    | V    | diagnostic, OpAmp working;                                               |  |
| 5.1.44 | Charge Pump Frequency                                                             | $f_{\sf CP}$          | 38           | 55   | 72   | kHz  | _                                                                        |  |



## 5.2 Protection and Diagnostic Functions

#### 5.2.1 Short Circuit Detection

The TLE7183QU provides a short circuit detection for the external MOSFETs. It monitors their drain-source voltage. It is active as soon as the corresponding input is set to "on" and the dead time has elapsed.

If the drain-source voltage is higher than the short circuit detection level, a timer will be started. After a delay of about 6  $\mu$ s all external MOSFETs will be switched off. The ERRx pins will indicate a short circuit. This error is not self-clearing. The driver has to be reset using one of the ENAx pins.

The short circuit detection level is a fixed setting of the chip. Several options are available and described in **Chapter 5.2.8**.

## 5.2.2 Overcurrent Warning

The TLE7183QU offers the possibility to have a warning at the ERRx pins if a current threshold is reached. (see Figure 4).

The output of the current sense OpAmp is connected to an integrated comparator. It compares the amplified current sense signal with an external adjustable threshold. After the comparator a blanking time (1.5 µs typ.) is implemented to avoid false triggering caused by an overshoot of the current sense signal. If the overcurrent situation is detected, there is a warning at the ERRx pins.

The driver remains in normal operation mode. The overcurrent warning is self-clearing. It will be cleared if the current drops below the overcurrent limit set on the VTHOC pin. The overcurrent warning is also cleared if the current commutates from the low side MOSFET to the associated high side MOSFET (no current through the shunt resistor).

It is up to the user to react on the overcurrent warning by modifying the Ixx patterns to lower the current.

## 5.2.3 Dead Time and Shoot Through Protection

In bridge applications it has to be assured that the external high side and low side MOSFETs in a single half bridge are not switched on at the same time. This would lead to a direct connection from battery voltage to GND. The integrated mechanisms of TLE7183QU preventing this are called shoot through protection and minimum dead time generation.

The shoot through protection is a locking mechanism which deals with faulty input commands at the lxx pins. If the command is given to switch on the high side and the low side MOSFET of a single half bridge at same time, it is ignored. The driver output stages remain unchanged.

The dead time of a half bridge is the time after the command to switch off a MOSFET has been given during which the command to switch on the other MOSFET is not executed. A minimum dead time has to be applied because switching does not happen instantly. If both MOSFETs of a single half bridge start to switch at the same time, both of them may be on at the same time causing the critical connection from battery voltage to ground. The dead time assures that a MOSFET is only switched on after the other one has been switched off.

The exact dead time of the bridge is usually set by the PWM generation unit of the  $\mu$ C. The minimum dead time generation of TLE7183QU assures a minimum dead time if the input signals from the  $\mu$ C are faulty. If the DT pin is connected to GND, the generated minimum dead time is fixed to 50..200ns .

It can be increased by connecting the DT pin via a dead time resistor  $R_{DT}$  to GND - the larger the dead time resistor, the larger the dead time (please see **Programmable Internal Dead Time** for details).

#### 5.2.4 Undervoltage Shut Down

The TLE7183QU has an integrated undervoltage shut down, to assure that the behavior of the device is predictable in all supply voltage ranges.



If the voltage of a charge pump buffer capacitors CBx reaches the undervoltage shut down level for a minimum specified filter time, the gate-source voltage of all external MOSFETs will be actively pulled to low. In this situation the short circuit detection of this output stage is deactivated to avoid a latching shut down of the driver.

If the charge pump buffer voltage recovers, the status of the output stages will match the input patterns again. This allows an operation of the motor in case of undervoltage shut down without a reset by the  $\mu$ C.

Undervoltage shut down will not occur if  $V_S > 6$  V,  $Q_G < 250$  nC,  $f_{PWM} < 25$  kHz, and the charge pump capacitors CPx, CBx = 4.7  $\mu$ F.

#### 5.2.5 Overvoltage Shutdown

The TLE7183QU has an integrated overvoltage shut down to avoid destruction of the IC at high supply voltages. The voltages at the pins Vs and VDH are monitored. The external MOSFETs will be switched off if one or both of them exceed the overvoltage shut down level for more than the specified filter time. In addition, the overvoltage condition will lead to a shut down of the charge pumps and a discharge of the charge pump capacitors. This results in an undervoltage condition which will be indicated at the ERRx pins. During overvoltage shut down the external MOSFETs and the charge pumps remain off until a reset is performed.

## 5.2.6 Overtemperature Warning

If the junction temperature is exceeding typ. 170°C, an overtemperature warning is reported at the ERRx pins. However the driver IC will continue to operate in order not to disturb the application.

This warning is self-clearing and will be cleared if the junction temperature cools down again. It is up to the user to protect the device from overtemperature destruction.

#### 5.2.7 ERRx pins

The TLE7183QU has two status pins to provide diagnostic feedback to a  $\mu$ C. The outputs of these pins are 5V push pull stages which are either high or low. **Table 2** contains an overview. Some errors require a full reset of the driver using one of the ENAx pins to return to normal operation. Please see **Table 3** for details.

If multiple errors occur at the same time, only the one with the highest priority listed in **Table 4** is reported. If the device is disabled using one of the ENAx pins, only the errors Undervoltage and Overtemperature Warning are reported. Other errors are not reported.

Table 2 Overview of Error Conditions

| ERR1 | ERR2 | Driver conditions                                |
|------|------|--------------------------------------------------|
| Low  | Low  | no errors                                        |
| High | Low  | Overtemperature Warning or Overvoltage Shut Down |
| High | High | Undervoltage Shut Down                           |
| Low  | High | Short Circuit Detection or Overcurrent Warning   |

Table 3 Behavior at different Error Conditions

| Error condition         | restart behavior                           | Shuts down                  |
|-------------------------|--------------------------------------------|-----------------------------|
| Short Circuit Detection | Latch, reset must be performed at ENAx pin | All external Power -MOSFETs |
| Overcurrent Warning     | Self clearing                              | Nothing                     |
| Undervoltage Shut Down  | Auto restart                               | All external Power -MOSFETs |
| Overvoltage Shut Down   | Latch, reset must be performed at ENAx pin | All external Power -MOSFETs |
| Overtemperature Warning | Self clearing                              | Nothing                     |

Note: Errors do NOT lead to sleep mode. Sleep mode is only initiated with the INH pin. The latch and restart behavior allows to distinguish between the different combined error types reported at the ERRx pins.



## Table 4 Prioritization of Errors

| Priority | Error                                       |
|----------|---------------------------------------------|
| 1        | Short Circuit Detection                     |
| 2        | Undervoltage Shut Down                      |
| 3        | Overvoltage Shut Down                       |
| 4        | Overtemperature Warning Overcurrent Warning |

## **5.2.8** Electrical Characteristics

#### **Electrical Characteristics - Protection and diagnostic functions**

| Pos.    | Parameter                                                       | Symbol                   | Limit Values |      |      | Unit | Conditions                                                           |  |
|---------|-----------------------------------------------------------------|--------------------------|--------------|------|------|------|----------------------------------------------------------------------|--|
|         |                                                                 |                          | Min.         | Тур. | Max. |      |                                                                      |  |
| Overte  | mperature                                                       |                          |              |      |      |      | •                                                                    |  |
| 5.2.1   | Overtemperature Warning                                         | $T_{\rm j(OW)}$          | 150          | 170  | 190  | °C   | _                                                                    |  |
| 5.2.2   | Hysteresis for Overtemperature Warning                          | $dT_{\rm j(OW)}$         | _            | 20   | _    | °C   | -                                                                    |  |
| Overcu  | rrent warning                                                   |                          |              |      |      |      |                                                                      |  |
| 5.2.3   | Overcurrent Threshold                                           | $V_{THOC}$               | 2            | _    | 4.5  | V    | Vs=5.58V                                                             |  |
| 5.2.4   | Overcurrent Threshold                                           | $V_{THOC}$               | 2            | _    | 4.8  | V    | Vs=820V                                                              |  |
| 5.2.5   | Input Offset Voltage of OC Comp                                 | $V_{OCOF}$               | -50          | _    | 50   | mV   | _                                                                    |  |
| 5.2.6   | Input Offset Voltage Temperature Drift of OC Comp <sup>1)</sup> | $V_{IO}$                 | -5           | _    | 5    | mV   | -                                                                    |  |
| 5.2.7   | Overcurrent Warning Threshold Hysteresis                        | $dV_{THOC}$              | 25           |      | _    | mV   | Vs=5.58V                                                             |  |
| 5.2.8   | Overcurrent Warning Threshold Hysteresis                        | $dV_{THOC}$              | 50           | 80   | _    | mV   | Vs=820V                                                              |  |
| 5.2.9   | Filter Time of Overcurrent Warning                              | $t_{\rm OC}$             | 1.0          | 1.5  | 3.0  | μs   |                                                                      |  |
| Short C | Circuit Protection                                              |                          | 1            |      |      |      |                                                                      |  |
| 5.2.10  | Filter Time of Short Circuit Protection                         | $t_{SCP(off)}$           | 4.5          | 6.8  | 9    | μs   | default                                                              |  |
| 5.2.11  | Maximum Duty Cycle for no SCD <sup>2)</sup>                     | $D_{ySCDmax}$            | -            | -    | 6    | %    | f <sub>PWM</sub> =20kHz at IHx<br>or ILx and at static<br>applied SC |  |
| 5.2.12  | Minimum Duty Cycle for Periodic SCD <sup>2)</sup>               | $D_{ySCDmin}$            | 13           | _    | -    | %    | f <sub>PWM</sub> =20kHz at IHx<br>or ILx and at static<br>applied SC |  |
| 5.2.13  | Short Circuit Detection Level SCD1                              | $V_{\mathrm{SCP1(off)}}$ | 0.3          | 0.5  | 0.65 | V    | please contact<br>Infineon                                           |  |
| 5.2.14  | Short Circuit Detection Level SCD2                              | $V_{\mathrm{SCP2(off)}}$ | 0.6          | 0.75 | 0.9  | V    | _                                                                    |  |
| 5.2.15  | Short Circuit Detection Level SCD3                              | $V_{ m SCP3(off)}$       | 0.85         | 1.0  | 1.15 | V    | please contact<br>Infineon                                           |  |



#### Electrical Characteristics - Protection and diagnostic functions (cont'd)

| Pos.    | Parameter                                                                | Symbol                     | Limit Values |      |              | Unit | Conditions                 |
|---------|--------------------------------------------------------------------------|----------------------------|--------------|------|--------------|------|----------------------------|
|         |                                                                          |                            | Min.         | Тур. | Max.         |      |                            |
| 5.2.16  | Short Circuit Detection Level SCD4                                       | $V_{\rm SCP4(off)}$        | 1.35         | 1.5  | 1.65         | V    | please contact<br>Infineon |
| 5.2.17  | Short Circuit Detection Level SCD5                                       | $V_{\mathrm{SCP5(off)}}$   | 1.8          | 2.0  | 2.2          | V    | _                          |
| ERRx p  | oins                                                                     |                            | •            |      | ·            |      |                            |
| 5.2.18  | High Level Output Voltage of ERRx                                        | $V_{OHERR}$                | 4.0          | _    | 5.2          | V    | I= -0.2mA                  |
| 5.2.19  | Low Level Output Voltage of ERRx                                         | $V_{OLERR}$                | -0.1         | _    | 0.4          | V    | I= 0.2mA                   |
| 5.2.20  | Propagation Time Difference ERR1 to ERR2                                 | $t_{PD(ERR)}$              |              | _    | 200          | ns   | _                          |
| 5.2.21  | Rise Time ERRx (20 - 80 %)                                               | $t_{r(ERR)}$               | 50           | _    | 600          | ns   | C <sub>LOAD</sub> =100pF   |
| 5.2.22  | Fall Time ERRx (80 - 20 %)                                               | $t_{f(ERR)}$               | 50           | _    | 400          | ns   | C <sub>LOAD</sub> =100pF   |
| Over- a | nd undervoltage                                                          |                            | *            | •    | <del>'</del> | •    |                            |
| 5.2.23  | Overvoltage Shut Down                                                    | $V_{ m OV(off)}$           | 28           | _    | 33           | V    | on Vs and/or VDH           |
| 5.2.24  | Overvoltage Filter Time                                                  | $t_{\sf OV}$               | 30           | _    | 65           | μs   | _                          |
| 5.2.25  | Undervoltage Shut Down CB1                                               | $V_{UV1}$                  | 6.75         | _    | 8.25         | V    | CB1 to GND                 |
| 5.2.26  | Undervoltage Shut Down CB2                                               | $V_{UV2}$                  | 3.9          | _    | 5.7          | V    | CB2 to VDH                 |
| 5.2.27  | Undervoltage Shut Down Hysteresis of CB1 and CB2                         | $V_{DUV}$                  | _            | 1.0  | _            | V    | _                          |
| 5.2.28  | Undervoltage Filter Time                                                 | t <sub>υν</sub> 1 – 3 μs – |              | _    |              |      |                            |
| Reset a | and Enable                                                               |                            |              |      |              |      |                            |
| 5.2.29  | Reset Time to clear ERRx<br>Registers                                    | $t_{Res1}$                 | 2.0          | _    | _            | μs   | -                          |
| 5.2.30  | Low Time of ENAx Signal without Reset                                    | $t_{Res0}$                 | _            | _    | 0.5          | μs   | _                          |
| 5.2.31  | ENAx Propagation Time (High> Low)                                        | $t_{PENA\_H-L}$            | _            | _    | 2.0          | μs   | -                          |
| 5.2.32  | ENAx Propagation Time (Low> High)                                        | $t_{PENA\_L-H}$            | _            | _    | 0.5          | μs   | -                          |
| 5.2.33  | eturn Time to Normal Operation $t_{AR}$ – – 1.0 $\mu$ s – : Auto-Restart |                            | -            |      |              |      |                            |

<sup>1)</sup> Not subject to production test; specified by design

<sup>2)</sup> Parameters describe the behavior of the internal SCD circuit. Therefore only internal delay times are considered. In application dead-/ delay times determined by application circuit (switching times of MOSFETs, adjusted dead time) have to be considered as well.



## 5.3 Shunt Signal Conditioning

The TLE7183QU incorporates a fast and precise operational amplifier for conditioning and amplification of the current sense shunt signal. A reference bias buffer is integrated to provide an adjustable bias reference for the three OpAmps. The voltage divider connected to the VRI pin should be less than 50 kOhm. If required at all, the filtering capacitor should be less than 1.2  $\mu$ F. The gain of the OpAmp can be adjusted by external resistors within a range of 5 to 15.

If V(ISP) equals V(ISN), VO provides the reference voltage VRO. Using a voltage divider VRO is usually set to half of the regulated voltage to allow bi-directional current sensing. The additional buffer permits the adaptation of the reference bias to different  $\mu$ C I/O voltages.

The output of the I-DC link Opamp VO is not short-circuit proof.



Figure 4 Shunt Signal Conditioning Block Diagram and Overcurrent Limitation

For overcurrent warning, please see Chapter 5.2.2.



## 5.3.1 Electrical Characteristics

## **Electrical Characteristics - Current sense signal conditioning**

| Pos.   | Parameter                                                                         | Symbol                           | Limit Values |              |              | Unit | Conditions                                                            |  |  |
|--------|-----------------------------------------------------------------------------------|----------------------------------|--------------|--------------|--------------|------|-----------------------------------------------------------------------|--|--|
|        |                                                                                   |                                  | Min.         | Тур.         | Max.         |      |                                                                       |  |  |
| 5.3.1  | Series Resistors                                                                  | $R_{S}$                          | 100          | 500          | 1000         | Ω    | _                                                                     |  |  |
| 5.3.2  | Feedback Resistor Limited by the Output Voltage Dynamic Range                     | $R_{fb}$                         | 2000         | 7500         | _            | Ω    | _                                                                     |  |  |
| 5.3.3  | Resistor Ratio (Gain Ratio)                                                       | $R_{\mathrm{fb}}/R_{\mathrm{S}}$ | 5            | _            | 15           | _    | _                                                                     |  |  |
| 5.3.4  | Steady State Differential Input Voltage Range across VIN <sup>1)</sup>            | $V_{IN(ss)}$                     | -400         | _            | 400          | mV   | _                                                                     |  |  |
| 5.3.5  | Transient Differential Input Voltage Range across VIN                             | $V_{IN(tr)}$                     | -800         | _            | 800          | mV   | _                                                                     |  |  |
| 5.3.6  | Input Differential Voltage (ISP - ISN)                                            | $V_{IDR}$                        | -800         | _            | 800          | mV   | _                                                                     |  |  |
| 5.3.7  | Input Voltage (Both Inputs - GND) (ISP - GND) or (ISN -GND)                       | $V_{LL}$                         | -800         | _            | 1500         | mV   | Vs=5.58V                                                              |  |  |
| 5.3.8  | Input Voltage (Both Inputs - GND) (ISP - GND) or (ISN -GND)                       | $V_{LL}$                         | -800         | _            | 2000         | mV   | Vs=820V                                                               |  |  |
| 5.3.9  | Input Offset Voltage of the I-DC link OpAmp                                       | $V_{IO}$                         | -            | 1            | +/-5         | mV   | $R_S = 500\Omega; V_{CM} = 0V;$<br>$V_O = 1.65V;$<br>$V_{RI} = 1.65V$ |  |  |
| 5.3.10 | Input Offset Voltage Temperature Drift of the I-DC link OpAmp <sup>2)</sup>       | $V_{IO}$                         | -            | 1            | 2            | mV   | $R_S$ =500 $\Omega$ ; $V_{CM}$ =0V; $V_0$ =1.65V; $V_{RI}$ =1.65V     |  |  |
| 5.3.11 | Input Offset Voltage of the Reference Buffer                                      | $V_{IO}$                         |              | 1            | +/-5         | mV   | _                                                                     |  |  |
| 5.3.12 | Input Offset Voltage Temperature Drift of the Reference Buffer <sup>2)</sup>      | $V_{IO}$                         |              | 1            | 2            | mV   | _                                                                     |  |  |
| 5.3.13 | Input Range at VRI                                                                | $V_{IO}$                         | 1.2          | _            | 2.8          | V    | _                                                                     |  |  |
| 5.3.14 | Input Bias Current (ISx to GND)                                                   | $I_{IB}$                         | -300         | _            | _            | μΑ   | V <sub>CM</sub> =0V; V <sub>O</sub> =open                             |  |  |
| 5.3.15 | High Level Output Voltage of VO                                                   | $V_{OH}$                         | 4.8          | _            | 5.2          | V    | V <sub>RI</sub> =1.65V/2.5V;<br>I <sub>OH</sub> =-3mA                 |  |  |
| 5.3.16 | Low Level Output Voltage of VO                                                    | $V_{OL}$                         | -0.1         | _            | 0.2          | V    | V <sub>RI</sub> =1.65V/2.5V;<br>I <sub>OH</sub> =3mA                  |  |  |
| 5.3.17 | Output Voltage of VO <sup>3)</sup> V <sub>RI</sub> = 2.5V, V <sub>RI</sub> =1.65V | $V_{OR}$                         | 2.42<br>1.58 | 2.50<br>1.65 | 2.58<br>1.73 | V    | V <sub>IN(SS)</sub> =0V;<br>Gain=15;                                  |  |  |
| 5.3.18 | Temperature Drift of Output Voltage of VO <sup>3)</sup>                           | $V_{O}$                          | 0            | _            | 32           | mV   | V <sub>IN(SS)</sub> =0V;<br>Gain=15                                   |  |  |
| 5.3.19 | Guaranteed Output Current<br>Capability                                           | $I_{GOC}$                        | -5           | -            | 5            | mA   | -                                                                     |  |  |
| 5.3.20 | Differential Input Resistance <sup>2)</sup>                                       | $R_{I}$                          | 100          | _            | _            | kΩ   | _                                                                     |  |  |
| 5.3.21 | Common Mode Input apacitance <sup>2)</sup>                                        | $C_{CM}$                         | _            | _            | 10           | pF   | 10kHz                                                                 |  |  |



## Electrical Characteristics - Current sense signal conditioning (cont'd)

| Pos.   | Parameter                                                                                                                 | Symbol             |      | Limit Val      | lues | Unit | Conditions                                                                                   |
|--------|---------------------------------------------------------------------------------------------------------------------------|--------------------|------|----------------|------|------|----------------------------------------------------------------------------------------------|
|        |                                                                                                                           |                    | Min. | Тур.           | Max. |      |                                                                                              |
| 5.3.22 | Common Mode Rejection Ratio at DC CMRR = 20*Log((Vout_diff/Vin_diff) * (Vin_CM/Vout_CM))                                  | CMRR               | 80   | 100            | _    | db   | -                                                                                            |
| 5.3.23 | Common Mode Suppression <sup>4)</sup> with<br>CMS = 20*Log(Vout_CM/Vin_CM)<br>Freq =100kHz<br>Freq = 1MHz<br>Freq = 10MHz | CMS                | _    | 62<br>43<br>33 | _    | db   | VIN=360mV*<br>$sin(2*\pi*freq*t);$<br>$Rs=500\Omega;$<br>$Rfb=7500\Omega;$<br>VRI=1.65/2.5V  |
| 5.3.24 | Slew Rate                                                                                                                 | dV/dt              | 3    | 10             | _    | V/µs | Gain>= 5;<br>$R_L$ =1.0 $k\Omega$ ;<br>$C_L$ =500pF                                          |
| 5.3.25 | Large Signal Open Loop Voltage<br>Gain (DC)                                                                               | $A_{OL}$           | 80   | 100            | _    | dB   | -                                                                                            |
| 5.3.26 | Unity Gain Bandwidth                                                                                                      | GBW                | 10   | 20             | _    | MHz  | $R_L=1k\Omega$ ; $C_L=100pF$                                                                 |
| 5.3.27 | Phase Margin <sup>2)</sup>                                                                                                | $\Phi_{M}$         | _    | 50             | _    | 0    | Gain>= 5;<br>$R_L=1k\Omega$ ; $C_L=100pF$                                                    |
| 5.3.28 | Gain Margin <sup>2)</sup>                                                                                                 | $A_{M}$            | _    | 12             | _    | db   | $R_L=1k\Omega$ ; $C_L=100pF$                                                                 |
| 5.3.29 | Bandwidth                                                                                                                 | $BW_G$             | 1.6  | _              | -    | MHz  | Gain=15;<br>$R_L$ =1kΩ;<br>$C_L$ =500pF;<br>$R_s$ =500Ω                                      |
| 5.3.30 | Output Settle Time to 98% 1)                                                                                              | t <sub>set</sub>   | _    | 1              | 1.8  | μs   | Gain=15;<br>$R_L$ =1kΩ;<br>$C_L$ =500pF;<br>0.3 <vo< 4.8v;<br=""><math>R_s</math>=500Ω</vo<> |
| 5.3.31 | Output Rise Time 10% to 90% 1)                                                                                            | t <sub>Irise</sub> | _    | _              | 1    | μs   | Gain=15;<br>$R_L$ =1kΩ; $C_L$ =500pF;<br>0.3 <vo< 4.8v;<br=""><math>R_s</math>=500Ω</vo<>    |
| 5.3.32 | Output Fall Time 90% to 10% <sup>1)</sup>                                                                                 | t <sub>Ifall</sub> | -    | -              | 1    | μs   | Gain=15;<br>$R_L$ =1kΩ; $C_L$ =500pF;<br>0.3 <vo< 4.8v;<br=""><math>R_s</math>=500Ω;</vo<>   |

<sup>1)</sup> Input current and output amplifier characteristics:

<sup>&</sup>quot;Output signal must be amplified and available at  $2\mu s$  after input signal change (Gain 5...15)

<sup>2)</sup> Not subject to production test; specified by design

<sup>3)</sup> calculated out of 5.3.9, 5.3.10, 5.3.11 and 5.3.12

<sup>4)</sup> Without considering any offsets such as input offset voltage, internal mismatch and assuming no tolerance error in external resistors.



## 5.4 Phase Voltage Feedback

The TLE7183QU incorporates a fast conversion of the phase voltages to logic signals. The threshold values are proportional to  $V_{DH}$ . The outputs are 5V push pull stages. If they are not used they can be left open.



Figure 5 Block Diagram Phase Voltage Feedback

#### 5.4.1 Electrical Characteristics

## **Electrical Characteristics - Phase Voltage Feedback**

| Pos.  | Parameter                                      | Symbol          | Limit Values |      |      | Unit        | Conditions                              |  |
|-------|------------------------------------------------|-----------------|--------------|------|------|-------------|-----------------------------------------|--|
|       |                                                |                 | Min.         | Тур. | Max. |             |                                         |  |
| 5.4.1 | Low Level Threshold                            | $V_{ILfb}$      | 35           | 40   | 45   | % of<br>VDH | VDH>5.5V<br>V <sub>SHX</sub> decreasing |  |
| 5.4.2 | High Level Threshold                           | $V_{IHfb}$      | 55           | 60   | 65   | % of<br>VDH | VDH>5.5V<br>V <sub>SHX</sub> decreasing |  |
| 5.4.3 | High Level Output Voltage of X_fb              | $V_{OHfb}$      | 4.0          | _    | 5.2  | V           | I= -0.5mA                               |  |
| 5.4.4 | Low Level Output Voltage of X_fb               | $V_{OLfb}$      | -0.1         | _    | 0.2  | V           | I= 0.5mA                                |  |
| 5.4.5 | Propagation Delay Time incl. Rise or Fall Time | $t_{PDfb}$      | _            | _    | 110  | ns          | C <sub>LOAD</sub> <100pF                |  |
| 5.4.6 | Matching of Propagation Delay Time             | $t_{\sf dPDfb}$ | -            | _    | 30   | ns          |                                         |  |



**Application Description** 

## 6 Application Description

In the automotive sector there are more and more applications requiring high performance motor drives, such as electro-hydraulic or electric power steering. In these applications 3 phase motors, synchronous and asynchronous, are used, combining high output performance, low space requirements and high reliability.



Figure 6 Application Circuit

Note: This is a very simplified example of an application circuit. The function must be verified in the real application.



**Application Description** 

## 6.1 Layout Guide Lines

Please refer also to the simplified application example.

- Three separate bulk capacitors C<sub>B</sub> should be used one per half bridge
- Three separate ceramic capacitors C<sub>C</sub> should be used one per half bridge
- Each of the 3 bulk capacitors C<sub>B</sub> and each of the 3 ceramic capacitors C<sub>C</sub> should be assigned to one of the half bridges and should be placed very close to it
- The components within one half bridge should be placed close to each other: high side MOSFET, low side
  MOSFET, bulk capacitor C<sub>B</sub> and ceramic capacitor C<sub>C</sub> (C<sub>B</sub> and C<sub>C</sub> are in parallel) and the shunt resistor form
  a loop that should be as small and tight as possible. The traces should be short and wide
- The three half bridges can be seperated but if there is one common GND referenced shunt resistor for the three
  half bridges the sources of the three low side MOSFETs should be close to each other and close to the
  common shunt resistor
- VDH is the sense pin used for short circuit detection; VDH should be routed (via Rvdh) to the common point
  of the drains of the high side MOSFETs to sense the voltage of the drain high side
- CB2 is the buffer capacitor of charge pump 2; its negative terminal should be routed to the common point of the drains of the high side MOSFETs as well this connection should be low inductive / resistive
- Additional R-C snubber circuits (R and C in series) can be placed to attenuate/suppress oscillations during switching of the MOSFETs, there may be one or two snubber circuits per half bridge, R (several Ohm) and C (several nF) must be low inductive in terms of routing and packaging (ceramic capacitors)
- · the exposed pad on the backside of the package should be connected to GND

#### 6.2 Further Application Information

For further information you may contact <a href="http://www.infineon.com/">http://www.infineon.com/</a>



**Package Outlines** 

## 7 Package Outlines



Figure 7 PG-TQFP-48

#### **Green Product**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).



**Revision History** 

## 8 Revision History

| Version | Date       | Changes                                   |
|---------|------------|-------------------------------------------|
| 1.1     | 2016-01-28 | - package adjustments                     |
|         |            | - replaced misleading term ERRx with ERRx |
| 1.0     | 2011-09-09 | Data Sheet                                |

Edition 2016-01-28

Published by Infineon Technologies AG 81726 München, Germany © Infineon Technologies AG 2016. All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

## 单击下面可查看定价,库存,交付和生命周期等信息

## >>Infineon(英飞凌)