

# Low Resistance Antenna Tuning Switch

#### Features

- Designed for high-linearity antenna tuning switching and RF tuning applications
- Ultra low  $R_{ON}$  resistance of 1.15  $\Omega$  at each port in ON state
- Each Switch chain directly controlled,  $R_{ON}$  reducable down to 0.3  $\Omega$
- Low C<sub>OFF</sub> capacitance of 140 fF at each port in OFF state
- High RF operating peak voltage handling of 42 V in OFF state
- Low harmonic generation
- MIPI RFFE control interface
- 4 USID addresses enabled by external condition at USID\_Sel pin and SCLK/SDATA swap mode
- No RF parameter change within supply voltage range
- Small form factor 1.1 mm x 1.5 mm (MSL1, 260°C per JEDEC J-STD-020)
- RoHS and WEEE compliant package

#### Application

- Impedance Tuning
- Antenna Tuning
- Inductance Tuning
- Tunable Filters

#### **Product Validation**

Qualified for industrial applications according to the relevant tests of JEDEC47/20/22.

#### **Block diagram**





1.1 x 1.5 mm<sup>2</sup>

Low Resistance Antenna Tuning Switch

Table of Contents

# **Table of Contents**

| Та | able of Contents                | 1  |
|----|---------------------------------|----|
| 1  | Features                        | 2  |
| 2  | Maximum Ratings                 | 3  |
| 3  | DC Characteristics              | 5  |
| 4  | RF Small Signal Characteristics | 6  |
| 5  | RF large signal parameter       | 9  |
| 6  | MIPI RFFE Specification         | 11 |
| 7  | Application Information         | 20 |
| 8  | Package Information             | 21 |
| 9  | Revision History                | 24 |



#### Features

#### **1** Features

- Designed for high-linearity antenna tuning switching and RF tuning applications
- Ultra low  $R_{ON}$  resistance of 1.15  $\Omega$  at each port in ON state
- Each Switch chain directly controlled,  $R_{ON}$  reducable down to 0.3  $\Omega$
- Low  $C_{OFF}$  capacitance of 140 fF at each port in OFF state
- High RF operating peak voltage handling of 42 V in OFF state
- Low harmonic generation
- MIPI RFFE control interface
- 4 USID addresses enabled by external condition at USID\_Sel pin and SCLK/SDATA swap mode
- No RF parameter change within supply voltage range
- Small form factor 1.1 mm x 1.5 mm (MSL1, 260°C per JEDEC J-STD-020)
- RoHS and WEEE compliant package



#### Description

The BGSA143ML10 is a versatile Single-Pole Quad Throw (SP4T) RF antenna tuning switch featuring open or short to ground reflective OFF ports, being optimized for tuning applications up to 6.0 GHz. Including a RFFE digital control interface, this switch offers the possibility to adopt a SP4T, SP3T, SPDT along with SPST topology for a better flexibility in RF Front-End designs.

The BGSA143ML10 includes 4 ultra-low *R*<sub>on</sub> series ports and 4 individually switchable shunt switches to enable open reflective and short-reflective behavior. As a result any type of antenna tuning switching or tuner circuits can be realized. Unlike GaAs technology, the 0.1 dB compression point exceeds the switch maximum input power level, resulting in linear performance at all signal levels and external DC blocking capacitors at the RF ports are only required if DC voltage is applied externally. Due to its high RF voltage ruggedness, it is suited for switching any reactive devices such as inductors and capacitors in RF matching circuits without significant losses in quality factors.

| Product Name | Marking | Package   |
|--------------|---------|-----------|
| BGSA143ML10  | AA      | TSLP-10-2 |







**Maximum Ratings** 

### 2 Maximum Ratings

| Parameter                                            | Symbol                                                               | Values      |   |                                       | Unit | Note / Test Condition                                                                                                                                                                        |
|------------------------------------------------------|----------------------------------------------------------------------|-------------|---|---------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                      |                                                                      | Min. Typ. M |   | Max.                                  | _    |                                                                                                                                                                                              |
| Frequency Range                                      | f                                                                    | 0.4         | - | -                                     | GHz  | 1)                                                                                                                                                                                           |
| RFFE Supply voltage <sup>2)</sup>                    | V <sub>IO</sub>                                                      | -0.5        | - | 2.2                                   | V    | Only for infrequent and short duration time periods                                                                                                                                          |
| Storage temperature range                            | T <sub>STG</sub>                                                     | -55         | - | 150                                   | °C   | -                                                                                                                                                                                            |
| RF input power                                       | P <sub>RF_max</sub>                                                  | -           | - | 39                                    | dBm  | Pulsed RF input power, duty<br>cycle of 25 % with T_period=<br>4620 μs, ON-state, setup as of<br>Fig. 2                                                                                      |
| RF peak voltage                                      | V <sub>RF_max</sub>                                                  | -           | - | 50                                    | V    | Short term peaks (1µs, duty cy-<br>cle 0.1%), Isolation mode, test<br>setup acc. Fig. 1 and exceeding<br>typical linearity, <i>R</i> <sub>ON</sub> and <i>C</i> <sub>OFF</sub><br>parameters |
| ESD capability, CDM <sup>3)</sup>                    | V <sub>ESD<sub>CDM</sub></sub>                                       | -1          | - | +1                                    | kV   |                                                                                                                                                                                              |
| ESD capability, HBM <sup>4)</sup>                    | V <sub>ESD<sub>HBM</sub></sub>                                       | -0.6        | - | +0.6                                  | kV   |                                                                                                                                                                                              |
| ESD capability, system level (RF port) <sup>5)</sup> | V <sub>ESDANT</sub>                                                  | -8          | - | +8                                    | kV   | RFx vs system GND, with 27 nH shunt inductor on tested port                                                                                                                                  |
| Junction temperature                                 | Tj                                                                   | _           | _ | 125                                   | °C   | -                                                                                                                                                                                            |
| Thermal resistance junction - soldering point        | R <sub>thJS</sub>                                                    | -           | - | 43                                    | K/W  | -                                                                                                                                                                                            |
| RFFE Control Voltage Levels                          | V <sub>SCLK</sub> ,<br>V <sub>SDATA</sub> ,<br>V <sub>USID_Sel</sub> | -0.7        | - | V <sub>IO</sub> +0.7<br>(max.<br>2.2) | V    | -                                                                                                                                                                                            |

#### **Table 1: Maximum Ratings, Table I** at $T_A = 25$ °C, unless otherwise specified

<sup>1)</sup> Switch has a low-pass response. For higher frequencies, losses have to be considered for their impact on thermal heating. The DC voltage at RF ports V<sub>RFDC</sub> has to be 0V.

<sup>2)</sup> Note: Consider any ripple voltages on top of  $V_{IO}$ . A high RF ripple at the  $V_{IO}$  can exceed the maximum ratings by  $V_{IO} = V_{DC} + V_{Ripple}$ .

<sup>3)</sup> Field-Induced Charged-Device Model ANSI/ESDA/JEDEC JS-002 Simulates charging/discharging events that occur in production equipment and processes. Potential for CDM ESD events occurs whenever there is metal-to-metal contact in manufacturing.

<sup>4)</sup> Human Body Model ANSI/ESDA/JEDEC JS-001 ( $R = 1.5 \text{ k}\Omega$ , C = 100 pF).

<sup>5)</sup> IEC 61000-4-2 ( $R = 330 \Omega$ , C = 150 pF), contact discharge.

Warning: Stresses above the max. values listed here may cause permanent damage to the device. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit. Exposure to conditions at or below absolute maximum rating but above the specified maximum operation conditions may affect device reliability and life time. Functionality of the device might not be given under these conditions.

#### Low Resistance Antenna Tuning Switch



#### **Maximum Ratings**



Figure 1: RF operating voltage measurement configuration - OFF mode



Figure 2: RF operating and Harmonics generation measurement configuration - RFx ON mode

\*This example is only from RF4.

### Low Resistance Antenna Tuning Switch



**DC Characteristics** 

### **3 DC Characteristics**

Table 2: DC Characteristics at  $T_A$  = -40 °C to 85 °C

| Parameter                             | Symbol Values     |                     |      | Unit                | Note / Test Condition |                            |
|---------------------------------------|-------------------|---------------------|------|---------------------|-----------------------|----------------------------|
|                                       |                   | Min.                | Тур. | Max.                |                       |                            |
| RFFE supply voltage                   | V <sub>IO</sub>   | 1.65                | 1.8  | 1.95                | V                     | -                          |
| RFFE input high voltage <sup>1</sup>  | V <sub>IH</sub>   | 0.7*V <sub>IO</sub> | -    | V <sub>IO</sub>     | V                     | -                          |
| RFFE input low voltage <sup>1</sup>   | V <sub>IL</sub>   | 0                   | -    | 0.3*V <sub>IO</sub> | V                     | -                          |
| RFFE output high voltage <sup>1</sup> | V <sub>OH</sub>   | 0.8*V <sub>IO</sub> | -    | V <sub>IO</sub>     | V                     | -                          |
| RFFE output low voltage <sup>1</sup>  | V <sub>OL</sub>   | 0                   | -    | 0.2*V <sub>I0</sub> | V                     | -                          |
| RFFE control input capacitance        | C <sub>Ctrl</sub> | -                   | -    | 2                   | pF                    | -                          |
| DEEE cumply current                   |                   | -                   | 2.5  | -                   | μA                    | Low Power Mode             |
| RFFE supply current                   | I <sub>VIO</sub>  | -                   | 65   | 140                 | μΑ                    | Idle State                 |
|                                       |                   | -                   | 70   | 200                 | μA                    | Full RF Power <sup>2</sup> |

<sup>1</sup>SCLK

<sup>2</sup>36dBm input power, series switch in ON mode condition

Low Resistance Antenna Tuning Switch



**RF Small Signal Characteristics** 

# 4 RF Small Signal Characteristics

#### Table 3: Parametric specifications

| Parameter                 | Symbol                 | ol Values |      |      |     | STATE / Notes                                                                    |  |
|---------------------------|------------------------|-----------|------|------|-----|----------------------------------------------------------------------------------|--|
|                           |                        | Min.      |      | Max. |     |                                                                                  |  |
| Frequency range           | f                      | 0.4       |      | 6.0  | GHz |                                                                                  |  |
| RFx to RFc                | R <sub>ON</sub>        |           | 1.15 |      | Ω   |                                                                                  |  |
| ON DC resistance          |                        |           |      |      |     | $V_{IO} = 1.65 - 1.95 V,$<br>$T_A = -40 ^{\circ}\text{C} + 85 ^{\circ}\text{C},$ |  |
| RFx to RFc                | R <sub>OFF</sub>       | -         | 200  | -    | kΩ  |                                                                                  |  |
| OFF DC resistance         |                        |           |      |      |     | $Z_0 = 50 \Omega$                                                                |  |
| RFx to GND                | R <sub>ON,Shunt</sub>  |           | 5.9  |      | Ω   |                                                                                  |  |
| ON DC resistance          |                        |           |      |      |     |                                                                                  |  |
| RFx to GND                | R <sub>OFF,Shunt</sub> | _         | 200  | -    | kΩ  | -                                                                                |  |
| OFF DC resistance         |                        |           |      |      |     |                                                                                  |  |
| RFx to RFc <sup>(1)</sup> | C <sub>OFF</sub>       | _         | 140  | -    | fF  |                                                                                  |  |
| OFF capacitance           |                        |           |      |      |     |                                                                                  |  |

 $^{1)}$  C<sub>OFF</sub> at 1GHz, represents the series capacitance RFx to GND. It is fitting to the Isolation Values for OPEN Shunts.

### Low Resistance Antenna Tuning Switch



#### **RF Small Signal Characteristics**

#### Table 4: RF electrical parameters, OFF port shunts switches open - NO Shunts

| Parameter                              | Symbol                     | Values     |                        |            | Unit | STATE / Notes                                        |  |
|----------------------------------------|----------------------------|------------|------------------------|------------|------|------------------------------------------------------|--|
|                                        |                            | Min.       | Тур.                   | Max.       |      |                                                      |  |
| Insertion Loss: RF1 to RFc, RF2        | to RFc, RF3 t              | o RFc or R | F4 to RFc <sup>(</sup> | 1,2)       |      | 1                                                    |  |
| 698 - 960 MHz                          |                            | -          | 0.18                   | 0.3        | dB   |                                                      |  |
| 1710 - 1980 MHz                        |                            | -          | 0.35                   | 0.55       | dB   | $V_{IO} = 1.65 - 1.95 V$ ,                           |  |
| 1981 - 2169 MHz                        |                            | -          | 0.45                   | 0.6        | dB   | $Z_0 = 50 \Omega$ at all RF-ports,                   |  |
| 2170 - 2690 MHz                        | − IL <sub>SP4T</sub>       | -          | 0.5                    | 0.8        | dB   | $T_{A} = -40 ^{\circ}\text{C} + 85 ^{\circ}\text{C}$ |  |
| 3400 - 3800 MHz                        |                            | -          | 1.0                    | 1.5        | dB   | $T_A = -40$ C + 65 C                                 |  |
| 5000 - 6000 MHz                        |                            | -          | 1.9                    | 3.2        | dB   |                                                      |  |
| Return Loss: RF1, RF2, RF3 or F        | <b>F4</b> <sup>(1,2)</sup> | •          |                        | - <b>i</b> |      |                                                      |  |
| 698 - 960 MHz                          |                            | 19         | 28                     | -          | dB   | $V_{10} = 1.65 - 1.95 V$                             |  |
| 1710 - 1980 MHz                        |                            | 13         | 17                     | -          | dB   |                                                      |  |
| 1981 - 2169 MHz                        | וח                         | 12         | 16                     | -          | dB   | $Z_0 = 50 \Omega$ at all RF-ports,                   |  |
| 2170 - 2690 MHz                        | – RL <sub>SP4T</sub>       | 11.5       | 14                     | -          | dB   | $T_{A} = -40 ^{\circ}\text{C} + 85 ^{\circ}\text{C}$ |  |
| 3400 - 3800 MHz                        |                            | 7.9        | 10                     | -          | dB   | $T_A = -40$ C + 00 C                                 |  |
| 5000 - 6000 MHz                        |                            | 5.8        | 8.1                    | -          | dB   |                                                      |  |
| Isolation: All RF OFF <sup>(1,2)</sup> |                            |            |                        |            |      |                                                      |  |
| 698 - 960 MHz                          |                            | 22         | 24                     | -          | dB   |                                                      |  |
| 1710 - 1980 MHz                        |                            | 16         | 17                     | -          | dB   | $V_{10} = 1.65 - 1.95 V.$                            |  |
| 1981 - 2169 MHz                        | - ISO <sub>OFF</sub>       | 15         | 16                     | -          | dB   | $Z_0 = 50 \Omega$ at all RF-ports,                   |  |
| 2170 - 2690 MHz                        | 130 <sub>OFF</sub>         | 14         | 15                     | -          | dB   | $T_A = -40 ^{\circ}\text{C} + 85 ^{\circ}\text{C}$   |  |
| 3400 - 3800 MHz                        |                            | 12         | 13                     | -          | dB   |                                                      |  |
| 5000 - 6000 MHz                        |                            | 10         | 12                     | -          | dB   |                                                      |  |

<sup>1)</sup> Valid for all RF power levels, no compression behavior

<sup>2)</sup>On application board without any matching components

### Low Resistance Antenna Tuning Switch



#### **RF Small Signal Characteristics**

#### Table 5: RF electrical parameters, OFF port shunts switches closed- WITH Shunts

| Parameter                              | Symbol                 | Values     |                        |      | Unit | STATE / Notes                                        |  |
|----------------------------------------|------------------------|------------|------------------------|------|------|------------------------------------------------------|--|
|                                        |                        | Min.       | Тур.                   | Max. |      |                                                      |  |
| Insertion Loss: RF1 to RFc, RI         | F2 to RFc, RF3 t       | o RFc or R | F4 to RFc <sup>(</sup> | 1,2) | -    | 1                                                    |  |
| 698 - 960 MHz                          |                        | -          | 0.18                   | 0.3  | dB   |                                                      |  |
| 1710 - 1980 MHz                        |                        | -          | 0.35                   | 0.55 | dB   | $V_{10} = 1.65 - 1.95 V_{2}$                         |  |
| 1981 - 2169 MHz                        |                        | -          | 0.4                    | 0.6  | dB   | $Z_0 = 50 \Omega$ at all RF-ports,                   |  |
| 2170 - 2690 MHz                        | —— IL <sub>SP4T</sub>  | -          | 0.5                    | 0.75 | dB   | $T_{A} = -40 ^{\circ}\text{C} + 85 ^{\circ}\text{C}$ |  |
| 3400 - 3800 MHz                        |                        | -          | 0.95                   | 1.45 | dB   | $T_A = -40$ C + 05 C                                 |  |
| 5000 - 6000 MHz                        |                        | -          | 2.05                   | 3.2  | dB   |                                                      |  |
| Return Loss: RF1, RF2, RF3 o           | r RF4 <sup>(1,2)</sup> |            |                        |      |      |                                                      |  |
| 698 - 960 MHz                          |                        | 18         | 25                     | -    | dB   |                                                      |  |
| 1710 - 1980 MHz                        |                        | 13         | 16                     | -    | dB   | $V_{IO} = 1.65 - 1.95 V$ ,                           |  |
| 1981 - 2169 MHz                        | RL <sub>SP4T</sub>     | 12         | 15                     | -    | dB   | $Z_0 = 50 \Omega$ at all RF-ports,                   |  |
| 2170 - 2690 MHz                        | KLSP47                 | 11         | 14                     | -    | dB   | $T_A = -40 ^{\circ}\text{C} + 85 ^{\circ}\text{C}$   |  |
| 3400 - 3800 MHz                        |                        | 7.1        | 10                     | -    | dB   |                                                      |  |
| 5000 - 6000 MHz                        |                        | 5.0        | 7.4                    | -    | dB   |                                                      |  |
| Isolation: All RF OFF <sup>(1,2)</sup> |                        |            |                        |      |      |                                                      |  |
| 698 - 960 MHz                          |                        | 32         | 38                     | -    | dB   |                                                      |  |
| 1710 - 1980 MHz                        |                        | 22         | 27                     | -    | dB   | $V_{10} = 1.65 - 1.95 V.$                            |  |
| 1981 - 2169 MHz                        | ISO <sub>OFF</sub>     | 21         | 26                     | -    | dB   | $Z_0 = 50 \Omega$ at all RF-ports,                   |  |
| 2170 - 2690 MHz                        | 1300FF                 | 18         | 24                     | _    | dB   | $T_A = -40 ^{\circ}\text{C} + 85 ^{\circ}\text{C}$   |  |
| 3400 - 3800 MHz                        |                        | 14         | 19                     | -    | dB   |                                                      |  |
| 5000 - 6000 MHz                        |                        | 10         | 14                     | -    | dB   |                                                      |  |

<sup>1)</sup> Valid for all RF power levels, no compression behavior

<sup>2)</sup>On application board without any matching components

Low Resistance Antenna Tuning Switch



RF large signal parameter

# 5 RF large signal parameter

| Parameter                                  | Symbol              |      | Values |      | Unit | Note / Test Condition                                                                |  |
|--------------------------------------------|---------------------|------|--------|------|------|--------------------------------------------------------------------------------------|--|
|                                            | V <sub>RF_opr</sub> | Min. | Тур.   | Max. | V    |                                                                                      |  |
| RF Operating Voltage                       |                     |      |        | 42   |      | In Isolation mode, test conditior<br>schematic in Fig. 1<br>for H2/H3 <-42 dBm @50 Ω |  |
| Harmonic Generation up to 12.7             | 5 GHz               |      |        |      |      |                                                                                      |  |
| All RF Ports - Second Order Har-<br>monics | P <sub>H2</sub>     | -    | -85    | -    | dBm  | 25 dBm, 50 Ω, $f_0$ = 698 MHz                                                        |  |
| All RF Ports - Third Order Harmon-<br>ics  | P <sub>H3</sub>     | -    | -91    | -    | dBm  | 25 dBm, 50 Ω, $f_0$ = 698 MHz                                                        |  |
| All RF Ports - Second Order Har-<br>monics | P <sub>H2</sub>     | -    | -67    | -    | dBm  | 35 dBm, 50 Ω, $f_0$ = 824 MHz                                                        |  |
| All RF Ports - Third Order Harmon-<br>ics  | P <sub>H3</sub>     | -    | -63    | -    | dBm  | 35 dBm, 50 Ω, $f_0$ = 824 MHz                                                        |  |
| All RF Ports - Second Order Har-<br>monics | P <sub>H2</sub>     | -    | -66    | -    | dBm  | 33 dBm, 50 Ω, $f_0$ = 1960 MHz                                                       |  |
| All RF Ports - Third Order Harmon-<br>ics  | P <sub>H3</sub>     | -    | -66    | -    | dBm  | 33 dBm, 50 Ω, $f_0$ = 1960 MHz                                                       |  |
| All RF Ports - Second Order Har-<br>monics | P <sub>H2</sub>     | -    | -76    | -    | dBm  | 25 dBm, 50 Ω, $f_0$ = 2500 MHz                                                       |  |
| All RF Ports - Third Order Harmon-<br>ics  | P <sub>H3</sub>     | -    | -85    | -    | dBm  | 25 dBm, 50 Ω, $f_0$ = 2500 MHz                                                       |  |
| All RF Ports                               | P <sub>Hx</sub>     | -    | -      | -80  | dBm  | 25 dBm, 50 Ω                                                                         |  |
| Intermodulation Distortion IMD             | 2                   | _    |        |      | I    | 1                                                                                    |  |
| IIP2, low                                  | IIP2, l             | -    | 120    | -    | dBm  |                                                                                      |  |
| IIP2, high                                 | IIP2, h             | -    | 130    | -    | dBm  | IIP2 conditions Tab. 7                                                               |  |
| Intermodulation Distortion IMD             | 3                   |      |        | · ·  |      | ·                                                                                    |  |
| IIP3                                       | IIP3                | -    | 78     | -    | dBm  | IIP3 conditions Tab. 8                                                               |  |

#### Table 6: RF large signal specifications at $T_A$ = 25 °C



### RF large signal parameter

#### Table 7: IIP2 conditions table

| Band        | In-Band Frequency | Blocker Frequency 1 | Blocker Power 1 | Blocker Frequency 2 | Blocker Power 2 |
|-------------|-------------------|---------------------|-----------------|---------------------|-----------------|
|             | [MHz]             | [MHz]               | [dBm]           | [MHz]               | [dBm]           |
| Band 1 Low  | 2140              | 1950                | 20              | 190                 | -15             |
| Band 1 High | 2140              | 1950                | 20              | 4090                | -15             |
| Band 5 Low  | 881.5             | 836.5               | 20              | 45                  | -15             |
| Band 5 High | 881.5             | 836.5               | 20              | 1718                | -15             |

#### Table 8: IIP3 conditions table

| Band   | In-Band Frequency | Blocker Frequency 1 | Blocker Power 1 | Blocker Frequency 2 | Blocker Power 2 |
|--------|-------------------|---------------------|-----------------|---------------------|-----------------|
|        | [MHz]             | [MHz]               | [dBm]           | [MHz]               | [dBm]           |
| Band 1 | 2140              | 1950                | 20              | 1760                | -15             |
| Band 5 | 881.5             | 836.5               | 20              | 791.5               | -15             |

### Low Resistance Antenna Tuning Switch



**MIPI RFFE Specification** 

### 6 MIPI RFFE Specification

All sequences are implemented according to the 'MIPI Alliance Specification for RF Front-End Control Interface' document version 2.0.

#### Table 9: MIPI Features

| Feature                                             | Supported | Comment                               |
|-----------------------------------------------------|-----------|---------------------------------------|
| MIPI RFFE 1.10 and 2.0 standards                    | Yes       |                                       |
| Register 0 write command sequence                   | Yes       |                                       |
| Register read and write command sequence            | Yes       |                                       |
| Extended register read and write command sequence   | Yes       |                                       |
| Support for standard frequency range operations for | Yes       | Up to 26 MHz                          |
| SCLK                                                |           |                                       |
| Support for extended frequency range operations for | Yes       | Up to 52 MHz                          |
| SCLK                                                |           |                                       |
| Programmable Group SID                              | Yes       |                                       |
| Programmable USID                                   | Yes       |                                       |
| Trigger functionality                               | Yes       |                                       |
| Broadcast / GSID write to PM TRIG register          | Yes       |                                       |
| Reset                                               | Yes       | Via VIO, PM TRIG or software register |
| Status / error sum register                         | Yes       |                                       |
| Extended product ID register                        | Yes       |                                       |
| Revision ID register                                | Yes       |                                       |
| Group SID register                                  | Yes       |                                       |
| USID select pin                                     | Yes       | See Tab. 13                           |

#### Table 10: Startup Behavior

| Feature          | State     | Comment                                                                         |
|------------------|-----------|---------------------------------------------------------------------------------|
| Power status     | LOW POWER | The chip is in low power mode after startup                                     |
| Trigger function | ENABLED   | Trigger function is enabled after startup. Trigger function can be disabled via |
|                  |           | PM_TRIG register.                                                               |

### Low Resistance Antenna Tuning Switch



#### **MIPI RFFE Specification**

**Table 11: Switching Time Behavior** at  $V_{lO}$  = 1.65 - 1.95 V,  $T_A$  = -40 °C... + 85 °C

| Parameter              | Symbol           |      | Values |      |    | STATE / Notes                                                                                           |
|------------------------|------------------|------|--------|------|----|---------------------------------------------------------------------------------------------------------|
|                        |                  | Min. | Тур.   | Max. |    |                                                                                                         |
| Power Up Settling Time | t <sub>PUP</sub> | -    | 10     | 25   | μs | Time from Power Up plus Switch<br>command 50% last SCLK falling<br>edge to 90% RF-Signal,<br>see Fig. 3 |
| Switching Time         | t <sub>st</sub>  | -    | 5      | 7    | μs | Time switching between RF states<br>50% last SCLK falling edge to 90%<br>RF-Signal,<br>see Fig. 3       |



Figure 3: BGSA143ML10 Switching time behavior



#### **MIPI RFFE Specification**

#### Table 12: MIPI RFFE Operating Timing

| Parameter            | Symbol    |       | Values |      | Unit | Note / Test Condition     |
|----------------------|-----------|-------|--------|------|------|---------------------------|
|                      |           | Min.  | Тур.   | Max. |      |                           |
|                      | FSCLK     | 0.032 | -      | 26   | MHz  | Standard frequency range  |
| SCLK Frequency       | FSCLK     | 26    | -      | 52   | MHz  | Extended frequency range  |
| SCLK Low Period      | TSCLKIL   | 10.8  | -      | -    | ns   | Standard frequency range, |
| SCLK LOW PEHOU       | ISCLAIL   |       |        |      |      | see Fig. 4                |
|                      |           | 4.7   | -      | -    | ns   | Extended frequency range, |
|                      |           |       |        |      |      | see Fig. 4                |
| SCLK High Period     | TSCLKIH   | 10.8  | -      | -    | ns   | Standard frequency range, |
|                      | ISCLKIN   |       |        |      |      | see Fig. 4                |
|                      |           | 4.7   | -      | -    | ns   | Extended frequency range, |
|                      |           |       |        |      |      | see Fig. 4                |
| SDATA Setup Time     | TS        | 1     | -      | -    | ns   | See Fig. 5                |
| SDATA Hold Time      | TH        | 5     | -      | -    | ns   | See Fig. 5                |
| SDATA Release Time   | TSDATAZ   | -     | -      | 10   | ns   | See Fig. 6                |
| Time for Data Output | TD        | -     | -      | 22   | ns   | See Fig. 7                |
| SDATA Rise/Fall Time | TSDATAOTR | 2.1   | -      | 10   | ns   | See Fig. 7                |
| VIO Rise Time        | TVIO-R    | 50    | -      | 450  | μs   | See Fig. 8                |
| VIO Reset Time       | TVIO-RST  | 10    | -      | -    | μs   | See Fig. 8                |
| Reset Delay Time     | TSIGOL    | 0.12  | -      | -    | μs   | See Fig. 8                |



Figure 4: Received clock signal constraints

### Low Resistance Antenna Tuning Switch



#### **MIPI RFFE Specification**



Figure 5: Bus active data receiver timing requirements



Figure 6: Bus park cycle timing

### Low Resistance Antenna Tuning Switch



#### **MIPI RFFE Specification**



Figure 7: Bus active data transmission timing specification



Figure 8: Requirements for VIO-initiated reset



#### **MIPI RFFE Specification**

#### **Table 13: USID Selection**

| Address   | Symbol             | SCLK/SDATA lines routing                    | External Condition at USID_Sel Pin        |
|-----------|--------------------|---------------------------------------------|-------------------------------------------|
| USID=0111 | Addr <sub>7</sub>  | SCLK routed to pin 6, SDATA routed to pin 5 | Ground                                    |
| USID=0110 | Addr <sub>6</sub>  | SCLK routed to pin 6, SDATA routed to pin 5 | to V <sub>IO</sub>                        |
| USID=1100 | Addr <sub>12</sub> | SCLK routed to pin 5, SDATA routed to pin 6 | Ground (SCLK/SDATA Swap Mode)             |
| USID=0010 | Addr <sub>2</sub>  | SCLK routed to pin 5, SDATA routed to pin 6 | to V <sub>IO</sub> (SCLK/SDATA Swap Mode) |



#### Figure 9: BGSA143ML10 USID\_Sel Pin configuration

**Important Note:** Infineon's SCLK/SDATA swap mode requires a "clean" MIPI RFFE clock signal to trigger a proper communication between SCLK RFFE Master device and BGSA143ML10. To guarantee "clean" MIPI RFFE clock signal reaching BGSA143ML10 digital input, SCLK line must have a pull-down resistor to ground. In case the RFFE Master does not provide an internal pull-down, Infineon recommends to add a 100kohm resistor pull-down to ground on the RFFE Master SCLK driver output line.

For more details please refer to the technical report "MIPI RFFE Device I/O Structures - IFX RF Switches and Antenna Tuners".



#### **MIPI RFFE Specification**

#### Table 14: Register Mapping

| Register<br>Address | Register Name | Data<br>Bits | Function                           | Description                                           | Default  | Broadcast_ID<br>Support | Trigger<br>Support | R/W |
|---------------------|---------------|--------------|------------------------------------|-------------------------------------------------------|----------|-------------------------|--------------------|-----|
| 0x0000              | REGISTER_0    | 7:0          | MODE_CTRL                          | Switch Path control                                   | 00000000 | No                      | All                | R/W |
| 0x0001              | REGISTER_1    | 7:0          | MODE_CTRL                          | Switch Path control                                   | 0000000  | No                      | All                | R/W |
| 0x001C PM_TRIG      |               | 7            | PWR_MODE(1), Operation<br>Mode     | 0: Normal operation (ACTIVE)                          | 1        | Yes                     | No                 | R/W |
|                     |               |              |                                    | 1: Low Power Mode (LOW POWER)                         | 1        |                         |                    |     |
|                     |               | 6            | PWR_MODE(0), State Bit Vec-<br>tor | 0: No action (ACTIVE)                                 | 0        |                         |                    |     |
|                     |               |              |                                    | 1: Powered Reset (STARTUP to ACTIVE to<br>LOW POWER)  |          |                         |                    |     |
|                     |               | 5            | TRIGGER_MASK_2                     | 0: Data masked (held in shadow REG)                   | 0        | No                      |                    |     |
|                     |               |              |                                    | 1: Data not masked (ready for transfer to active REG) |          |                         |                    |     |
|                     |               | 4            | TRIGGER_MASK_1                     | 0: Data masked (held in shadow REG)                   | 0        | 1                       |                    |     |
|                     |               |              |                                    | 1: Data not masked (ready for transfer to             |          |                         |                    |     |
|                     |               |              |                                    | active REG)                                           |          |                         |                    |     |
|                     |               | 3            | TRIGGER_MASK_0                     | 0: Data masked (held in shadow REG)                   | 0        | 1                       |                    |     |
|                     |               |              |                                    | 1: Data not masked (ready for transfer to             | 1        |                         |                    |     |
|                     |               |              |                                    | active REG)                                           |          |                         |                    |     |
|                     |               | 2            | TRIGGER_2                          | 0: No action (data held in shadow REG)                | 0        | Yes                     |                    |     |
|                     |               |              |                                    | 1: Data transferred to active REG                     |          |                         |                    |     |
|                     |               | 1            | TRIGGER_1                          | 0: No action (data held in shadow REG)                | 0        | ]                       |                    |     |
|                     |               |              |                                    | 1: Data transferred to active REG                     |          |                         |                    |     |
|                     |               | 0            | TRIGGER_0                          | 0: No action (data held in shadow REG)                | 0        | 1                       |                    |     |
|                     |               |              |                                    | 1: Data transferred to active REG                     |          |                         |                    |     |
| 0x001D              | PRODUCT_ID    | 7:0          | PRODUCT_ID                         | This is a read-only register. However, dur-           | 00110010 | No                      | No                 | R   |
|                     |               |              |                                    | ing the programming of the USID a write               |          |                         |                    |     |
|                     |               |              |                                    | command sequence is performed on this                 |          |                         |                    |     |
|                     |               |              |                                    | register, even though the write does not              |          |                         |                    |     |
|                     |               |              |                                    | change its value.                                     |          |                         |                    |     |
| 0x001E              | MAN_ID        | 7:0          | MANUFACTURER_ID [7:0]              | This is a read-only register. However, dur-           | 00011010 | No                      | No                 | R   |
|                     |               |              |                                    | ing the programming of the USID, a write              |          |                         |                    |     |
|                     |               |              |                                    | command sequence is performed on this                 |          |                         |                    |     |
|                     |               |              |                                    | register, even though the write does not              |          |                         |                    |     |
|                     |               |              |                                    | change its value.                                     |          |                         |                    |     |
| 0x1F                | MAN_USID      | 7:6          | RESERVED                           | Reserved for future use. Set to all 0.                | 00       | No                      | No                 | R   |
|                     |               | 5:4          | MANUFACTURER_ID [9:8]              | Manufacturer ID. These bits are read-                 | 01       |                         |                    |     |
|                     |               |              |                                    | only. However, during the program-                    |          |                         |                    |     |
|                     |               |              |                                    | ming of the USID, a write command                     |          |                         |                    |     |
|                     |               |              |                                    | sequence is performed on this register                |          |                         |                    |     |
|                     |               |              |                                    | even though the write does not change                 |          |                         |                    |     |
|                     |               |              |                                    | its value.                                            | -        |                         | L                  |     |
|                     |               | 3:0          | USID[3:0]                          | These bits store the USID of the device.              | See      | No                      | No                 | R/W |
|                     |               |              |                                    | Performing a write to this register using             | Tab. 13  |                         |                    |     |
|                     |               |              |                                    | the described programming sequences                   |          |                         |                    |     |
|                     |               |              |                                    | will re-program the USID. The default                 |          |                         |                    |     |
|                     |               |              |                                    | value shall not be fused.                             |          |                         |                    |     |

### Low Resistance Antenna Tuning Switch



#### **MIPI RFFE Specification**

#### Table 15: Register Mapping, Table II

| Register<br>Address | Register Name             | Data<br>Bits | Function                 | Description                                                                                                                                                                                                                                     | Default | Broadcast_ID<br>Support | Trigger<br>Support | R/W |
|---------------------|---------------------------|--------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------|--------------------|-----|
| 0x20                | EXT_PROD_ID <sup>1)</sup> | 7:0          | EXT_PRODUCT_ID           | Extension to PRODUCT_ID in register<br>0x1D. This is a read-only register. How-<br>ever, during the programming of the<br>USID a write command sequence is per-<br>formed on this register, even though the<br>write does not change its value. | 0000000 | No                      | No                 | R   |
| 0x21                | REV_ID                    | 7:4          | MAIN_REVISION            | Chip Main Revision                                                                                                                                                                                                                              | 0000    | No                      | No                 | R/W |
|                     |                           | 3:0          | SUB_REVISION             | Chip Sub Revision                                                                                                                                                                                                                               | 0000    |                         |                    |     |
| 0x22                | GSID <sup>1)</sup>        | 7:4          | GSID0[3:0]               | Primary Group Slave ID.                                                                                                                                                                                                                         | 0000    | No                      | No                 | R/W |
|                     |                           | 3:0          | RESERVED                 | Reserved for secondary Group Slave ID.<br>Set all to 0.                                                                                                                                                                                         | 0000    |                         |                    |     |
| 0x23                | UDR_RST                   | 7            | UDR_RST                  | Reset all configurable non-RFFE Re-<br>served registers to default values. The<br>UDR_RST bit shall revert to default<br>value of 0 after software reset is en-<br>abled.                                                                       | 0       | No                      | No                 | R/W |
|                     |                           | 6:0          | RESERVED                 | Reserved for future use. Set to all 0.                                                                                                                                                                                                          | 0000000 |                         |                    |     |
| 0x24                | ERR_SUM                   | 7            | RESERVED                 | Reserved for future error codes. The<br>ERR_SUM register reports error codes<br>until read.                                                                                                                                                     | 0       | No                      | No                 | R   |
|                     |                           | 6            | COMMAND_FRAME_PARITY_ERR | Command Sequence received with par-<br>ity error — discard command.                                                                                                                                                                             | 0       |                         |                    |     |
|                     |                           | 5            | COMMAND_LENGTH_ERR       | Command length error.                                                                                                                                                                                                                           | 0       |                         |                    |     |
|                     |                           | 4            | ADDRESS_FRAME_PAR_ERR    | Address frame with parity error.                                                                                                                                                                                                                | 0       |                         |                    |     |
|                     |                           | 3            | DATA_FRAME_PAR_ERR       | Data frame with parity error.                                                                                                                                                                                                                   | 0       |                         |                    |     |
|                     |                           | 2            | READ_UNUSED_REG          | Read command to an invalid address.                                                                                                                                                                                                             | 0       |                         |                    |     |
|                     |                           | 1            | WRITE_UNUSED_REG         | Write command to an invalid address.                                                                                                                                                                                                            | 0       |                         |                    |     |
|                     |                           | 0            | BID_GID_ERR              | Read command with a BROADCAST_ID or GROUP_ID.                                                                                                                                                                                                   | 0       |                         |                    |     |

<sup>1)</sup>Only supported by MIPI 2.0 Standard



#### **MIPI RFFE Specification**

Warning: Users must not write register 1 when register 0 control logic selected. Writing both Registers simultaneously will lead to undefined behavior. The unused register must remain 0x00.

| State | Mode                | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO |
|-------|---------------------|----|----|----|----|----|----|----|----|
| 0     | ALL OFF (Isolation) | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 1     | RF1 Series          | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |
| 2     | RF2 Series          | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  |
| 3     | RF3 Series          | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  |
| 4     | RF4 Series          | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  |
| 5     | RF1 Shunt           | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  |
| 6     | RF2 Shunt           | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  |
| 7     | RF3 Shunt           | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
| 8     | RF4 Shunt           | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

#### Table 16: Modes of Operation (Truth Table, Register\_0)

Mapping of Switch Rows to Bit: ON = 1 OFF = 0

Warning: Users must not write register 0 when register 1 control logic selected. Writing both Registers simultaneously will lead to undefined behavior. The unused register must remain 0x00.

| State | Mode                | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO |
|-------|---------------------|----|----|----|----|----|----|----|----|
| 0     | ALL OFF (Isolation) | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 1     | RF1 Series          | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |
| 2     | RF2 Series          | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  |
| 3     | RF3 Series          | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  |
| 4     | RF4 Series          | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  |
| 5     | RF1 Shunt           | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  |
| 6     | RF2 Shunt           | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  |
| 7     | RF3 Shunt           | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
| 8     | RF4 Shunt           | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

#### Table 17: Modes of Operation (Truth Table, Register\_1)

Mapping of Switch Rows to Bit: ON = 1 OFF = 0

BGSA143ML10 truth table allows to connect any combination of above bits in one single register\_0 (respectively register\_1) write command. As an example RF1 series can be set ON while RF1 shunt is set OFF, RF2, RF3 and RF4 series set OFF and shunt set ON by using this single register\_0 write command «0b:11100001».

### Low Resistance Antenna Tuning Switch



Application Information

# 7 Application Information

### **Pin Configuration and Function**



Figure 10: BGSA143ML10 Pin configuration (top view)

#### Table 18: Pin Definition and Function

| Pin No. | Name     | Function          |
|---------|----------|-------------------|
| 1       | RF4      | RF4 port          |
| 2       | RF1      | RF1 port          |
| 3       | USID_Sel | USID_Sel port     |
| 4       | VIO      | RFFE Power Supply |
| 5       | SDATA    | MIPI RFFE DATA    |
| 6       | SCLK     | MIPI RFFE CLOCK   |
| 7       | GND      | Ground            |
| 8       | RF2      | RF2 port          |
| 9       | RF3      | RF3 port          |
| 10      | RFC      | Common RF port    |

#### Low Resistance Antenna Tuning Switch



Package Information

### 8 Package Information



#### Figure 11: TSLP-10-2 Package outline (top, side and bottom views)



Figure 12: Marking specification (top view): Date code digits Y and W defined in Table 19/20

Package Information



| Year | "Y" | Year | "Y" |
|------|-----|------|-----|
| 2010 | 0   | 2020 | 0   |
| 2011 | 1   | 2021 | 1   |
| 2012 | 2   | 2022 | 2   |
| 2013 | 3   | 2023 | 3   |
| 2014 | 4   | 2024 | 4   |
| 2015 | 5   | 2025 | 5   |
| 2016 | 6   | 2026 | 6   |
| 2017 | 7   | 2027 | 7   |
| 2018 | 8   | 2028 | 8   |
| 2019 | 9   | 2029 | 9   |

### Table 19: Year date code marking - digit "Y"

Table 20: Week date code marking - digit "W"

| Week | "W" | Week | "W" | Week | "W" | Week | "W" | Week | "W" |
|------|-----|------|-----|------|-----|------|-----|------|-----|
| 1    | A   | 12   | N   | 23   | 4   | 34   | h   | 45   | v   |
| 2    | В   | 13   | Р   | 24   | 5   | 35   | j   | 46   | x   |
| 3    | С   | 14   | Q   | 25   | 6   | 36   | k   | 47   | у   |
| 4    | D   | 15   | R   | 26   | 7   | 37   | l   | 48   | z   |
| 5    | E   | 16   | S   | 27   | а   | 38   | n   | 49   | 8   |
| 6    | F   | 17   | Т   | 28   | b   | 39   | р   | 50   | 9   |
| 7    | G   | 18   | U   | 29   | с   | 40   | q   | 51   | 2   |
| 8    | н   | 19   | V   | 30   | d   | 41   | r   | 52   | 3   |
| 9    | J   | 20   | W   | 31   | e   | 42   | S   |      |     |
| 10   | к   | 21   | Y   | 32   | f   | 43   | t   |      |     |
| 11   | L   | 22   | Z   | 33   | g   | 44   | u   |      |     |

### Low Resistance Antenna Tuning Switch



#### **Package Information**



#### Figure 13: Footprint recommendation



Figure 14: TSLP-10-2 Carrier tape

### **9 Revision History**

#### Revision 2.1, 2019-11-29

| 7,8,16 | Updated Final Data Sheet on |
|--------|-----------------------------|
|        | 1. S-Parameter updated      |
|        | 2. USID_Sel Swap Mode added |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2019-11-29 Published by Infineon Technologies AG 81726 Munich, Germany

© 2019 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document? Email: erratum@infineon.com

Document reference Doc\_Number

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury. 单击下面可查看定价,库存,交付和生命周期等信息

>>Infineon(英飞凌)