

# XDPL8219 40 W reference design with IPD80R900P7

#### For high-power-factor flyback converter with constant voltage output

#### About this document

#### Scope and purpose

This document is an engineering report for a reference design, REF-XDPL8219-U40W, which is based on Infineon's **XDPL8219** high-power-factor (HPF) flyback controller and **IPD80R900P7** MOSFET. This is a reference design for a 40 W front-stage HPF flyback converter with secondary-side regulated constant voltage output of 54 V, which can be used to supply a second-stage constant current converter for LED lighting applications.

#### **Intended audience**

Power supply design engineers and field application engineers.

#### **Table of contents**

| Abou  | About this document                                                                            |  |  |  |
|-------|------------------------------------------------------------------------------------------------|--|--|--|
| Table | ۲able of contents                                                                              |  |  |  |
| 1     | Introduction and safety information                                                            |  |  |  |
| 2     | Design features 4                                                                              |  |  |  |
| 3     | Board specifications                                                                           |  |  |  |
| 4     | Schematic and PCB layout7                                                                      |  |  |  |
| 5     | Performance10                                                                                  |  |  |  |
| 5.1   | Line and load regulation10                                                                     |  |  |  |
| 5.2   | Power efficiency10                                                                             |  |  |  |
| 5.3   | Standby power11                                                                                |  |  |  |
| 5.4   | Power factor and total harmonic distortion11                                                   |  |  |  |
| 5.5   | Current harmonics12                                                                            |  |  |  |
| 5.6   | Input UV protection and brown-out power limitation13                                           |  |  |  |
| 5.7   | Regulated mode output UV protection and output power limitation under single fault condition13 |  |  |  |
| 5.8   | UART reporting14                                                                               |  |  |  |
| 5.8.1 | Regular data reporting14                                                                       |  |  |  |
| 5.8.2 | Input voltage loss reporting17                                                                 |  |  |  |
| 5.8.3 | Error code reporting18                                                                         |  |  |  |
| 5.9   | Isolated UART reporting19                                                                      |  |  |  |
| 5.10  | Thermal test19                                                                                 |  |  |  |
| 6     | BOM and transformer specifications                                                             |  |  |  |
| 6.1   | BOM                                                                                            |  |  |  |
| 6.2   | Transformer specifications24                                                                   |  |  |  |
| 7     | References                                                                                     |  |  |  |
| 8     | Revision history                                                                               |  |  |  |



#### **1** Introduction and safety information

The **XDPL8219** 40 W reference design is a digitally configurable front-stage HPF flyback converter with secondary-side regulated (SSR) constant voltage (CV) output of 54 V. The CV output should not be used to directly drive the LEDs. For LED lighting applications, it should be converted to constant current (CC) output by a second-stage DC-DC switching or linear regulator.

The 40 W reference design sample is ready to be tested out of the box, with its main board already connected to a 54 V CV SSR plug-in board via connectors X200-A and X200-B, as shown in **Figure 1**. No pre-programming is needed, as it has already been burned with the first full configuration set of working parameters.

A simple test setup can be done by connecting the board's AC input (L – live, N – neutral) to the AC source, and the 54 V CV output (+, -) from connector X300-A to an electronic load in CC mode, based on **Figure 1**. Additionally, to capture and decode the UART reporting data packets, the connector X2 pin 2 (UART) can be connected to the oscilloscope via a voltage probe, with the grounding on the connector X2 pin 3 (PGND).

## Attention: Lethal voltages are present on this reference design. Do not operate the board unless you are trained to handle HV circuits. Do not leave this board unattended when it is powered up.



Figure 1 XDPL8219 40 W reference design main board and 54 V CV SSR plug-in board

If the 54 V CV SSR plug-in board is not connected to the reference design main board, the flyback output voltage of the main board will become unregulated with either the V<sub>cc</sub> or output overvoltage (OV) protection of **XDPL8219** being triggered.

An isolated UART reporting evaluation plug-in board (see **Figure 2**) is included in the **XDPL8219** 40 W reference design packaging box. This plug-in board has an isolated optocoupler-based circuit, which can be evaluated optionally, by connecting it to the **XDPL8219** 40 W reference design main board. The recommended evaluation setup and procedures are written at the bottom layer of this plug-in board (see **Figure 9**).



Attention: For safety purposes, before disconnecting or connecting any plug-in board, the connected AC source or DC source must be switched off and followed by the output voltage discharge. A tactile switch S101 provides an option to discharge the flyback secondary output voltage, by pressing and holding it until the output voltages are at safe levels based on measurement. When disconnecting or connecting a plug-in board, the user should only hold onto either the main board connector X200-A or the PCB edges just next to this connector.



Figure 2 XDPL8219 isolated UART reporting evaluation plug-in board



### 2 Design features

- Secondary-side regulated (SSR) constant voltage (CV) output
- Supports universal input with 90  $V_{rms}$  to 305  $V_{rms}$  and DC input with 127 V to 432 V
- High-power-factor (HPF) and low total harmonic distortion (iTHD), across wide AC input voltage range (120 V<sub>rms</sub> to 277 V<sub>rms</sub>) and wide output load range (33 percent to 100 percent of full load)
- High efficiency with quasi-resonant (QR) mode, switching in valley n (QRMn), across wide input and output load range
- No-load standby power, as low as less than 100 mW with active burst mode (ABM)
- Input overvoltage protection (OVP) and input undervoltage protection (UVP)
- Power limitation during brown-out, to better protect primary components, e.g., the flyback MOSFET, from overheating and magnetics from saturation
- Output power limitation and output UVP, under single fault condition where the second-stage constant current DC-DC converter MOSFET drain pin is shorted to the source pin
- Output and V<sub>cc</sub> OVP, under feedback open condition
- Output short protection
- V<sub>cc</sub> UVP
- Configurable parameters, e.g., brown-out power limitation slope, protection thresholds and reaction (auto restart/latch)
- Reporting of system information, e.g., input voltage, line frequency, controller temperature, input voltage loss, and error code of last triggered protection, via unidirectional UART communication



## 3 Board specifications

**Table 1** and **Table 2** respectively list the electrical specifications and system protection parameter values of the reference design.

#### Table 1Electrical specifications

| Specification                                                                                                              | Symbol                    | Value             | Unit             |
|----------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------------|------------------|
| Normal operational AC input voltage                                                                                        | V AC                      | 90 ~ 305          | V <sub>rms</sub> |
| Normal operational AC input frequency                                                                                      | F <sub>line</sub>         | 47 ~ 63           | Hz               |
| Normal operational DC input voltage                                                                                        | V DC                      | 127 ~ 300         | V                |
| SSR CV output set-point                                                                                                    | $V_{\text{out,setpoint}}$ | 54                | V                |
| Steady-state output load current                                                                                           | l <sub>out</sub>          | 0~800             | mA               |
| Steady-state full-load output power                                                                                        | $P_{out,full}$            | 43.2              | W                |
| Total line, load regulation of V <sub>out</sub>                                                                            | $\Delta V_{out}$          | ±1                | %                |
| Power efficiency 1<br>(V AC = 230 $V_{rms}$ ; $I_{out}$ = 600 mA to 800 mA)                                                | η1                        | More than 92      | %                |
| Power efficiency 2<br>(V AC = 230 V <sub>rms</sub> ; I <sub>out</sub> = 400 mA to 600 mA)                                  | η₂                        | More than 91      | %                |
| Power efficiency 3<br>(V AC = 120 $V_{rms}$ to 277 $V_{rms}$ ; $I_{out}$ = 400 mA to 800 mA)                               | η₃                        | More than 91      | %                |
| Power efficiency 4<br>(V AC = $120 V_{rms}$ to 277 $V_{rms}$ ; $I_{out}$ = 265 mA to 400 mA)                               | η4                        | More than 90      | %                |
| Power factor 1<br>(V AC = 230 V <sub>rms</sub> ; F <sub>line</sub> = 50 Hz; I <sub>out</sub> = 400 mA to 800 mA)           | PF1                       | More than<br>0.98 | -                |
| Power factor 2<br>(V AC = 230 V <sub>rms</sub> ; F <sub>line</sub> = 50 Hz; I <sub>out</sub> = 265 mA to 400 mA)           | PF <sub>2</sub>           | More than<br>0.96 | -                |
| Power factor 3<br>(V AC = 120 $V_{rms}$ and 277 $V_{rms}$ ; $F_{line}$ = 60 Hz; $I_{out}$ = 400 to 800 mA)                 | PF <sub>3</sub>           | More than<br>0.96 | -                |
| Power factor 4 (V AC = 120 $V_{rms}$ and 277 $V_{rms}$ ; $F_{line}$ = 60 Hz; $I_{out}$ = 265 to 400 mA)                    | PF <sub>4</sub>           | More than 0.9     | -                |
| Total harmonic distortion 1<br>(V AC = 230 V <sub>rms</sub> ; F <sub>line</sub> = 50 Hz; I <sub>out</sub> = 265 to 800 mA) | iTHD1                     | Less than 10      | %                |
| Total harmonic distortion 2<br>(V AC = 120 $V_{rms}$ and 277 $V_{rms}$ ; $F_{line}$ = 60 Hz; $I_{out}$ = 400 to 800 mA)    | iTHD <sub>2</sub>         | Less than 10      | %                |
| Total harmonic distortion 3<br>(V AC = 120 $V_{rms}$ and 277 $V_{rms}$ ; $F_{line}$ = 60 Hz; $I_{out}$ = 265 to 400 mA)    | iTHD₃                     | Less than 15      | %                |



#### Table 2System protection parameter values

| System protection parameter                                                                 | Symbol                             | Value                    | Unit             |
|---------------------------------------------------------------------------------------------|------------------------------------|--------------------------|------------------|
| Input OVP level <sup>1</sup>                                                                | V <sub>inOV</sub>                  | 350                      | V <sub>rms</sub> |
| Maximum input voltage level for start-up <sup>1</sup>                                       | V <sub>in,start,max</sub>          | 326                      | V <sub>rms</sub> |
| Brown-in/Minimum input voltage level for start-up <sup>1</sup>                              | V <sub>in,start,min</sub>          | 82                       | V <sub>rms</sub> |
| Brown-out/Input UVP level <sup>1</sup>                                                      | V <sub>inUV</sub>                  | 70                       | V <sub>rms</sub> |
| Output OVP level <sup>1</sup>                                                               | V <sub>outOV</sub>                 | 65                       | V                |
| Start-up output UVP (short) level <sup>1</sup>                                              | $V_{\text{out,start}}$             | 31                       | V                |
| Regulated mode output UVP level <sup>1</sup>                                                | $V_{outUV}$                        | 33                       | V                |
| Regulated mode output UVP blanking time <sup>1</sup>                                        | $t_{VoutUV,blank}$                 | 500                      | ms               |
| V <sub>cc</sub> OVP level <sup>1</sup>                                                      | $V_{VCC,max}$                      | 23                       | V                |
| Regulated mode V <sub>cc</sub> UVP level <sup>1</sup>                                       | $V_{VCC,min}$                      | 7.5                      | V                |
| Regulated mode CS pin maximum voltage at the lowest operational input voltage <sup>1</sup>  | V <sub>OCP1,at,V,in,low</sub>      | 0.52                     | v                |
| Lowest operational input voltage <sup>1</sup>                                               | Vin,low                            | 82                       | $V_{\rm rms}$    |
| Regulated mode CS pin maximum voltage at the highest operational input voltage <sup>1</sup> | $V_{OCP1,at,V,in,high}$            | 0.43                     | v                |
| Highest operational input voltage <sup>1</sup>                                              | Vin,high                           | 326                      | $V_{\rm rms}$    |
| IC overtemperature protection level <sup>2</sup>                                            | T <sub>critical</sub>              | 119                      | °C               |
| Maximum IC temperature for start-up                                                         | T <sub>start,max</sub>             | $T_{critical} - 4 = 115$ | °C               |
| Input OVP reaction                                                                          | Reaction <sub>ovP,Vin</sub>        | Auto restart             | _                |
| Input UVP reaction                                                                          | Reaction <sub>UVP,Vin</sub>        | Auto restart             | -                |
| Output OVP reaction <sup>1</sup>                                                            | Reaction <sub>OVP,Vout</sub>       | Auto restart             | _                |
| Start-up output UVP reaction                                                                | Reaction <sub>UVP,Vout,start</sub> | Auto restart             | -                |
| Regulated mode output UVP reaction <sup>1</sup>                                             | Reaction <sub>UVP,Vout</sub>       | Auto restart             | -                |
| V <sub>CC</sub> OVP reaction <sup>1</sup>                                                   | Reaction <sub>VCC,OVP</sub>        | Latch mode               | _                |
| Regulated mode V <sub>cc</sub> UVP reaction                                                 | Reaction <sub>vcc,uvp</sub>        | Auto restart             |                  |
| IC overtemperature protection reaction                                                      | Reaction                           | Auto restart             | _                |
| Auto restart time <sup>1</sup>                                                              | t <sub>auto,restart</sub>          | 1.2                      | S                |

Note: The input and output sensing voltages for these protections are estimated from ZCD pin switching signals. To improve the input voltage estimation accuracy, CS pin switching signal is also sensed.

*Note: Regulated mode is a controller operating state, which is entered after the start-up phase, to regulate the output based on the feedback voltage signal.* 

**Engineering Report** 

<sup>&</sup>lt;sup>1</sup> Configurable

<sup>&</sup>lt;sup>2</sup> Configurable up to 143°C (lifetime is not guaranteed when IC operating junction temperature is above 125°C)



4 Schematic and PCB layout

**Figure 3** and **Figure 4** respectively show the main board schematic and 54 V CV SSR plug-in board schematic of this reference design.



Figure 3

**Engineering Report** 

**XDPL8219 40 W reference design main board schematic** t 7 of 27

## XDPL8219 40 W reference design with IPD80R900P7 For high-power-factor flyback converter with constant voltage output



#### **Schematic and PCB layout**



Figure 4 54 V CV SSR plug-in board schematic

Figure 5 shows the isolated UART reporting evaluation plug-in board schematic of this reference design.



Isolated UART reporting evaluation plug-in board schematic Figure 5

Both the XDPL8219 40 W reference design main board and 54 V CV SSR plug-in board have single-layer PCB layout design. Figure 6 and Figure 7 respectively show the PCB top layout (with dimensions) and bottom layout.



**Figure 6** 

PCB top layout of main board and 54 V CV SSR plug-in board





Figure 7 PCB bottom layout of main board and 54 V CV SSR plug-in board

The isolated UART reporting evaluation plug-in board has double-layer PCB layout design. **Figure 8** and **Figure 9** respectively show the PCB top layout (with dimensions) and bottom layout.



Figure 8 PCB top layout of isolated UART reporting evaluation plug-in board



Figure 9 PCB bottom layout of isolated UART reporting evaluation plug-in board



5 Performance

The results shown in this section are based on the evaluation of a single reference board, at room temperature.

#### 5.1 Line and load regulation

The total line and load regulation of  $V_{out}$  is within ±1 percent, as shown in Figure 10.



Figure 10 Line and load regulation test result

#### 5.2 Power efficiency

The power efficiency is measured in the range of 90 percent to 93 percent, with a combination of wide output load range ( $I_{out}$  = 265 mA to 800 mA) and wide AC input voltage range (V AC = 120 V<sub>rms</sub> to 277 V<sub>rms</sub>), as shown in **Figure 11**.



Figure 11 System efficiency test result



Performance

#### 5.3 Standby power



The standby power under no-load condition is less than 100 mW, as shown in Figure 12.

Figure 12 Standby power test result

#### Power factor and total harmonic distortion 5.4

Across both wide output load range (I<sub>out</sub> = 265 mA to 800 mA) and wide input voltage (V AC = 90 V<sub>rms</sub> to 277 V<sub>rms</sub>), the PF stays above 0.9, as shown in Figure 13.



Figure 13 **PF test result** 

Across wide output load range (I<sub>out</sub> = 265 mA to 800 mA), the iTHD measurements shown in Figure 14 are:

- Less than 10 percent with V AC = 230  $V_{rms}$  ( $F_{line}$  = 50 Hz) •
- Less than 15 percent with V AC = 120  $V_{rms}$  and 277  $V_{rms}$  ( $F_{line}$  = 60 Hz) ٠



90

120

150

180

V<sub>AC</sub> (Vrms)

210

240

270

300

Total harmonic distortion (iTHD) test result Figure 14

V<sub>AC</sub> (Vrms)

180

210

240

270

300

#### **Current harmonics** 5.5

150

ithd (%)

90

120

Figure 15, Figure 16 and Figure 17 show the current harmonics measurement (IHD) compared to the IEC61000-3-2 Class C limits (IHD<sub>Limits</sub>).



Figure 15 Current harmonics at V AC = 120  $V_{rms}$ ,  $F_{line}$  = 60 Hz and  $I_{out}$  = 0.8 A



Current harmonics at V AC = 230 V<sub>rms</sub>, F<sub>line</sub> = 50 Hz and I<sub>out</sub> = 0.8 A Figure 16 **Engineering Report** 12 of 27





Figure 17 Current harmonics at VAC = 277  $V_{rms}$ ,  $F_{line}$  = 60 Hz and  $I_{out}$  = 0.8 A

#### 5.6 Input UV protection and brown-out power limitation

To better protect the primary components, e.g., the flyback MOSFET, from overheating and the magnetics from saturation, **XDPL8219** features not only an input UVP (via ZCD and CS pin signal sensing) with configurable threshold for output on/off, but also a configurable brown-out power limitation slope. **Figure 18** shows the ton,max,at,V,in,Iow, ton,max,at,V,in,UV, VinUV and Vin,Iow parameter configuration in this reference design, which affects the maximum on-time reduction slope, and the brown-out power limitation slope test result.



Figure 18 Input UV protection and brown-out power limitation with maximum on-time reduction

## 5.7 Regulated mode output UV protection and output power limitation under single fault condition

Under the single fault condition of second-stage CC converter MOSFET drain and source pins being shorted, the connected output LEDs could clamp the flyback output voltage below its constant voltage regulation set-point.

To limit the flyback output power to the LEDs below 100 VA as per UL1310 requirements under such a fault condition, especially at high input voltage, **XDPL8219** regulated mode features the regulated mode CS pin maximum voltage limit  $V_{OCP1}$  ( $V_{in}$ ) and minimum valley number limit  $N_{valley}$  ( $V_{in}$ ), which are adaptive based on the estimated input voltage  $V_{in}$ .

#### XDPL8219 40 W reference design with IPD80R900P7 For high-power-factor flyback converter with constant voltage output Performance

infineon

**Figure 19** shows the  $V_{OCP1,at,V,in,low}$ ,  $V_{OCP,at,V,in,high}$ ,  $N_{valley,min,at,V,in,high}$ ,  $V_{in,low}$  and  $V_{in,high}$  parameter configuration in this reference design, which affects the output power limitation curve test result, under such a single fault condition.

In case the single fault condition mentioned above occurs in conjunction with low-output LED voltage, **XDPL8219** also features a regulated mode output UVP (via ZCD pin signal sensing), which can be triggered to prevent the flyback MOSFET from continuously operating in the saturation region with low gate drive and V<sub>cc</sub> voltages, as shown in the test result in **Figure 19**.



Figure 19 Regulated mode output UV protection, and output power limitation based on regulated mode CS pin maximum voltage limit and minimum valley number limit

#### 5.8 UART reporting

The **XDPL8219** UART pin reporting signals can be probed from the main board's X2 connector pin 2, with the grounding on X2 connector pin 3. With the default UART<sub>polarity</sub> = "Low" parameterization in this reference design, the oscilloscope settings for data decoding should be based on logic level of low = 1 and high = 0, with a baud rate of 9600 bps.

The captured UART signals in Section 5.8.1, Section 5.8.2 and Section 5.8.3 are based on such a setup.

#### 5.8.1 Regular data reporting

With the EN<sub>UART,REPORTING</sub> parameter enabled by default in this reference design, the **XDPL8219** UART pin transmits a regular data packet once every 14 operation cycles, which contains the following information:

- Last detected line frequency or input voltage type based on  $\mathsf{F}_{\mathsf{line},\mathsf{UART}}$ 

- $\ensuremath{\cdot}$  Last estimated input voltage rms value  $V_{in}$
- Last measured IC junction temperature T<sub>J,UART</sub>, based on its internal sensor

*Note:* In ABM, the *F*<sub>line,UART</sub> cannot be synchronized with the input voltage frequency, for power savings. It only shows the last detected values before entering ABM.

The UART reporting system information is useful for power monitoring, and also for improving reliability, for example reducing the second-stage CC regulator maximum output power, when the  $V_{in}$  drops too low or  $T_{J,UART}$  rises too high.

**Figure 20** shows an example of the captured and decoded regular data packet. Engineering Report 14 of 27



Performance



Figure 20 UART regular data packet capturing and decoding

Based on Table 3, the decoded UART regular data (V<sub>in,aux</sub>, t<sub>in</sub> and T<sub>40</sub>) can be interpreted to obtain the system information (e.g., line frequency F<sub>line,UART</sub>, input voltage V<sub>in</sub> and IC junction temperature T<sub>J,UART</sub>).

| UART<br>data    | Data interpretation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Example of data interpretation based<br>on the decoded data in<br>Figure 20                                                                                                                                                                                                                                                                                                   |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t <sub>in</sub> | If $t_{in} = FF_H$ , the input voltage type has not been detected.<br>If $t_{in} = 00_H$ , the last detected input voltage type is constant DC.<br>If $t_{in} \neq FF_H$ and $t_{in} \neq 00_H$ , the last detected input voltage type is<br>AC and the $F_{line,UART}$ (unit: Hz) can be calculated based on:<br>$F_{line,UART} = \begin{cases} 5828/t_{in}, & T_{critical} > 119^{\circ}C \\ 7726/t_{in}, & T_{critical} \leq 119^{\circ}C \end{cases}$<br>Where $T_{critical}$ is the IC overtemperature protection level<br>parameter setting. | Based on $t_{in} = 7F_H \neq FF_H \neq 00_H$ , the last<br>detected input voltage type is AC.<br>Based on $T_{critical} = 119^{\circ}C$ configuration<br>in this reference design, the AC input<br>frequency $F_{line,UART}$ equation is selected:<br>$F_{line,UART} = 7726/t_{in}$<br>Based on $t_{in} = 7F_H = 127$ ,<br>$F_{line,UART} = 60.83 Hz$                         |
| <b>V</b> in,aux | $V_{in} = \begin{cases} 0.005460 \cdot V_{in,aux} \cdot N_p / N_a, & t_{in} \neq FF_H \text{ and } t_{in} \neq 00_H \\ 0.007722 \cdot V_{in,aux} \cdot N_p / N_a, & t_{in} = 00_H \end{cases}$                                                                                                                                                                                                                                                                                                                                                     | Based on $t_{in} = 7F_H \neq FF_H \neq 00_H$ , the V <sub>in</sub><br>equation is selected:<br>$V_{in} = 0.005460 \cdot V_{in,aux} \cdot N_p/N_a$<br>Based on V <sub>in,aux</sub> = 088F <sub>H</sub> = 2191, with N <sub>p</sub><br>= 32 and N <sub>a</sub> = 3 configuration in this<br>reference design,<br>$V_{in} = 0.005460 \cdot 2191 \cdot 32/3$<br>= 127.6 $V_{rms}$ |
| T <sub>40</sub> | $T_{J,UART} = T_{40} - 40$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Based on $T_{40} = 53_{H} = 83$ ,<br>$T_{J,UART} = T_{40} - 40$<br>$= 43 \ ^{\circ}C$                                                                                                                                                                                                                                                                                         |

#### orprotation of the decoded regular data Tabla 3

#### XDPL8219 40 W reference design with IPD80R900P7 For high-power-factor flyback converter with constant voltage output Performance

infineon

The single board test result shows that the UART reporting input voltage V<sub>in</sub> averaging value deviates in the range of 0.2 percent to 6.4 percent from the actual input voltage, as shown in **Figure 21**.

For higher input voltage monitoring accuracy, the microcontroller should store the necessary calibration data for its post-processing, to compensate for the offset on V<sub>in</sub>, which varies based on the IC and system tolerances of each board.



Figure 21 UART reporting input voltage deviation test result

The single board test result shows that the UART reporting line frequency  $F_{line,UART}$  averaging value deviates in the range of -0.4 percent to 1.3 percent from the actual AC input frequency, as shown in **Figure 22**. It is important to note that the  $F_{line,UART}$  deviation data below is measured with static input and output conditions applied from start-up to steady-state. As the  $F_{line,UART}$  cannot be synchronized with the AC input frequency in ABM, some  $F_{line,UART}$  deviation data below obtained under ABM operation (e.g., with  $I_{out} = 0$  A) can therefore become invalid, if the line frequency changes (e.g., from 50 Hz to 60 Hz, or vice-versa) after start-up.



Figure 22 UART reporting line frequency deviation test result

The UART reporting IC junction temperature T<sub>J,UART</sub> sample deviates in the range of -6 percent to 6 percent from the actual IC junction temperature.

**Engineering Report** 



#### 5.8.2 Input voltage loss reporting

With both  $EN_{UART,REPORTING}$  and  $EN_{SEND,V,IN,LOSS}$  parameters enabled by default in this reference design, the **XDPL8219** UART pin transmits either 40<sub>H</sub> data packet(s), or a number of  $ED_H$  data within the regular data packet, or both, to indicate the input voltage loss, if the consecutive number of too-low ZCD pin clamping current - $I_{IV}$  sampling values have exceeded a limit.



Figure 23 Typical input voltage loss indication – data packets capturing and decoding (40<sub>H</sub>)



Figure 24 Input voltage loss indication within regular data packet capturing and decoding (ED<sub>H</sub>)



#### 5.8.3 Error code reporting

With both EN<sub>UART,REPORTING</sub> and EN<sub>SEND,LAST;ERROR;CODE</sub> parameters enabled by default in this reference design, the **XDPL8219** UART pin transmits a data packet which contains the error code of the last triggered protection, right before every auto restart.

If the triggered protection reaction is hardware restart, stop-mode or latch-mode, the error code will not be sent out. For example, if the V<sub>CC</sub> OVP has been triggered, with the default V<sub>CC</sub> OVP reaction parameter setting of Reaction<sub>VCC,OVP</sub> = "Latch-Mode" in this reference design, the UART reporting error code data packet will not be sent out.

**Figure 25** shows an example of capturing and decoding the error code data packet, by zooming into the UART signal at auto restart, after the protection has been triggered. According to **Table 4**, the obtained error code of FFEF<sub>H</sub> shows that the last triggered protection is start-up output UVP.





| Error code data                 |                                |                           |  |
|---------------------------------|--------------------------------|---------------------------|--|
| UART <sub>polarity</sub> = high | UART <sub>polarity</sub> = low | Last triggered protection |  |
| 0000 <sub>H</sub>               | $FFFF_{H}$                     | None                      |  |
| 0001 <sub>H</sub>               | FFFE <sub>H</sub>              | Output OVP                |  |
| 0008 <sub>H</sub>               | FFF7 <sub>H</sub>              | Regulated mode output UVP |  |
| 0010 <sub>H</sub>               | FFEF <sub>H</sub>              | Start-up output UVP       |  |

#### Table 4 UART reporting error code data interpretation



| Error code                      |                                |                                                                 |  |
|---------------------------------|--------------------------------|-----------------------------------------------------------------|--|
| UART <sub>polarity</sub> = high | UART <sub>polarity</sub> = low | Last triggered protection                                       |  |
| 0020 <sub>H</sub>               | $FFDF_{H}$                     | Transformer demagnetization time shortage protection            |  |
| 0040 <sub>H</sub>               | $FFBF_{H}$                     | Input UVP                                                       |  |
| 0080 <sub>H</sub>               | FF7F <sub>H</sub>              | Input OVP                                                       |  |
| 0100 <sub>H</sub>               | FEFF <sub>H</sub>              | IC overtemperature protection                                   |  |
| 0200 <sub>H</sub>               | FDFF <sub>H</sub>              | V <sub>cc</sub> OVP                                             |  |
| 0400 <sub>H</sub>               | <b>FBFF</b> <sub>H</sub>       | Interrupt watchdog protection (may get triggered for input UVP) |  |
| 0800 <sub>H</sub>               | F7FF <sub>H</sub>              | MOSFET over-current protection                                  |  |
| 4000 <sub>H</sub>               | BFFF <sub>H</sub>              | ADC watchdog protection (may get triggered for input UVP)       |  |
| 8000 <sub>H</sub>               | 7FFF <sub>H</sub>              | Regulated mode V <sub>cc</sub> UVP                              |  |

#### 5.9 Isolated UART reporting

If the UART reporting signals are to be probed from the isolated UART reporting evaluation plug-in board's connector X1 (based on the recommended setup and procedures printed on the PCB), the default UART<sub>polarity</sub> = "Low" parameter setting in this reference design must be used, so the captured UART signals shown in **Section 5.8.1**, **Section 5.8.2** and **Section 5.8.3** will be inverted.

For such a setup, the oscilloscope settings for data decoding should be based on logic level of low = 0 and high = 1, with a baud rate of 9600 bps.

#### 5.10 Thermal test

The open-frame thermal test was done on the reference design using an infrared thermography camera at an ambient temperature of approximately 25°C. The temperature measurements of the following main components (see **Table 5**) were taken after 2 hours' running.

| PCB bottom    |           |                                     |               | PCB top   |                                   |
|---------------|-----------|-------------------------------------|---------------|-----------|-----------------------------------|
| Measure point | Component | Description                         | Measure point | Component | Description                       |
| sp1           | Q1        | Flyback<br>MOSFET<br>(IPD80R900P7)  | sp1           | T1        | Flyback<br>transformer            |
| sp2           | IC3       | Flyback<br>controller<br>(XDPL8219) | sp2           | D101      | Secondary<br>main output<br>diode |
|               |           |                                     | sp3           | РСВ       | PCB above Q1                      |

Table 5Main components for temperature measurement

## XDPL8219 40 W reference design with IPD80R900P7 For high-power-factor flyback converter with constant voltage output



#### Performance



Figure 26 Infrared thermal image result of PCB bottom components



Figure 27 Infrared thermal image result of PCB top components



### 6 BOM and transformer specifications

This section provides the BOM and the transformer specifications.

#### 6.1 BOM

#### Table 6 BOM of main board

| Designator         | Value                                      | Part number          | Manufacturer                  |
|--------------------|--------------------------------------------|----------------------|-------------------------------|
| BR1                | Bridge rectifier/4 A/1000 V                | GBU407 D2G           | Taiwan                        |
|                    |                                            |                      | Semiconductor                 |
| C1                 | 0.1 μF/305V AC                             | B32922C3104K         | EPCOS                         |
| C2                 | 0.1 μF/310 V AC                            | 890334023023CS       | Würth                         |
| C3                 | 6.8 nF/630 V                               | GRM31BR72J682KW01L   | Murata                        |
| C4                 | 220 nF/630 V                               | ECW-FA2J224J         | Panasonic                     |
| C5                 | 47 pF/50 V/C0G                             | CL10C470JB8NNNC      | Samsung Electro-<br>Mechanics |
| C6                 | 220 μF/35 V/20 percent                     | EKMG350EC3221MHB5D   | Nippon Chemi-Con              |
| C7                 | 22 µF/50 V/20 percent                      | 50PX22MEFC5X11       | Rubycon                       |
| C9                 | 2200 pF/500 V AC                           | VY1222M47Y5UQ63V0    | Vishay                        |
| C31                | 470 pF/25 V/COG                            | 06033A471JAT2A       | AVX                           |
| C32                | 1 nF/50 V                                  | 12065C102KAT2A       | AVX                           |
| C38, C108,<br>C109 | 100 nF/50 V/X7R/10 percent                 | CL10B104KB8NNNC      | Samsung Electro-<br>Mechanics |
| C40                | 1500 pF/300 V AC                           | DE1E3KX152MN4AP01F   | Murata                        |
| C41                | 1 nF/630 V/COG                             | GRM31B5C2J102JW01L   | Murata                        |
| C101               | 150 pF/630 V/C0G/5 percent                 | GRM31A5C2J151JW01    | Murata                        |
| C102               | 470 μF/80 V                                | EKZE800ELL471MM20S   | United Chemi-Con              |
| C104               | 47 μF/35 V                                 | ECA1VHG470           | Panasonic                     |
| C105               | 100 µF/25 V                                | UVY1E101MDD          | Nichicon                      |
| C106               | 1 μF/100 V/X7R/10 percent                  | 12061C105K4Z2A       | AVX                           |
| C107               | 0.1 μF/100 V                               | 12061C104KAT2A       | AVX                           |
| C110               | 3.3 μF/25V                                 | CGA5L1X7R1E335K160AC | TDK                           |
| D3                 | Fast diode/3 A/1 kV                        | RS3MB-13-F           | DIODES                        |
| D4                 | Fast diode/0.25 A/250 V                    | BAV103,115           | Nexperia                      |
| D102, D103         | Schottky diode/2 A/150 V                   | S215FA               | Onsemi                        |
| D5                 | Fast diode/0.15 A/100 V                    | 1N4148WS-7-F         | Diodes                        |
|                    |                                            |                      | Incorporated                  |
| D10                | ESD diode/6.8 V                            | PESD5V0S2UQ,115      | Nexperia                      |
| D20, D21           | Standard diode/1 A/1000 V                  | 1N4007RLG            | ON Semi                       |
| D101               | Hyper-fast diode/15 A/300 V                | VS-15ETH03PBF        | Vishay                        |
| D104, D105,        | Fast diode/0.15 A/100 V                    | 1N4148WS-E3-18       | Vishay                        |
| D106               |                                            |                      |                               |
| F1                 | Fuse/2 A                                   | MCMSF 2 A 250 V      | Multicomp                     |
| IC3                | Flyback controller                         | XDPL8219             | Infineon                      |
| J1                 | 20 mm pitch jumper with insulated sleeving | TCW21 250G           | PRO Power                     |
| J2                 | 15 mm pitch jumper                         | TCW21 250G           | PRO Power                     |
| J3                 | 7.5 mm pitch jumper                        | TCW21 250G           | PRO Power                     |
| L1                 | Common mode choke/39 mH/0.8 A              | B82732F2801B001      | Epcos                         |
| L2                 | Differential choke/470 μH/1.15 A           | 7447480471           | Würth                         |

## XDPL8219 40 W reference design with IPD80R900P7 For high-power-factor flyback converter with constant voltage output



**BOM and transformer specifications** 

| Designator  | Value                                         | Part number      | Manufacturer           |
|-------------|-----------------------------------------------|------------------|------------------------|
| MOV1, MOV2  | Varistor/510 V/10 percent                     | ERZE08A511       | Panasonic              |
| PC1         | Optocoupler/100 percent CTR                   | TLP383(GR-TPL,E) | Toshiba                |
| Q1          | MOSFET/0.9 Ω/800 V                            | IPD80R900P7      | Infineon               |
| R1, R104,   | 0 R                                           | RC1206JR-070RL   | Yageo/Phycomp          |
| R107        |                                               |                  |                        |
| R2          | 20 k                                          | AC0603FR-0720KL  | Yageo/Phycomp          |
| R3          | 160 R/2 W/5 percent                           | ERG-2SJ161V      | Panasonic              |
| R4          | 36 k                                          | LR1F36K          | TE                     |
| R6          | 16 k                                          | ERJ-8ENF1602V    | Panasonic              |
| R7, R8      | 240 k                                         | WCR1206-240KFI   | Welwyn                 |
| R10         | 27 k                                          | MCSR12X2702FTL   | Multicomp              |
| R11         | 3.9 k                                         | MCWR06X3901FTL   | Multicomp              |
| R14         | 0.2                                           | LR2010-R20FW     | Welwyn                 |
| R15         | 39 R                                          | ERJ-8ENF39R0V    | Panasonic              |
| R16         | 10 R                                          | CRCW080510R0FK   | Vishay                 |
| R18         | 1 R                                           | CRCW08051R00FK   | Vishay                 |
| R20         | 0 R                                           | RC0805JR-070RL   | Yageo                  |
| R21, R22,   | 10 Meg                                        | CRCW120610M0FKEB | Vishay                 |
| R23         |                                               |                  |                        |
| R101        | 10 R                                          | RC1206FR-0710RL  | Yageo/Phycomp          |
| R102        | 820 R                                         | RMCF1206FT820R   | Stackpole              |
|             |                                               |                  | <b>Electronics Inc</b> |
| R124, R125, | 510 R                                         | ERJU14F5100U     | Panasonic              |
| R126        |                                               |                  |                        |
| S101        | Tactile switch                                | 430 156 095 726  | Würth                  |
| T1          | PQ2620; 544 μH; Np = 32; Ns = 10; Na(5-6) =   | 750343699 Rev03  | Würth                  |
|             | 3; Na(4-5) = 1; Na,sec(11-10) = 1; Na,sec(10- |                  |                        |
|             | 9) = 2                                        |                  |                        |
| X1          | Terminal strip/3 pins/3.5 mm pitch            | 250-203          | WAGO                   |
| X2          | Header/3 pins/2.54 mm pitch                   | HTSW-103-07-G-S  | Samtec                 |
| X200-A      | Terminal block/6 pins/3.81 mm pitch           | 691322310006     | Würth                  |
| ZD101       | Zener/68 V/5 percent/1.25 W                   | SML4760A-E3/61   | Vishay                 |

#### BOM of 54 V CV SSR plug-in board Table 7

| Designator | Value                            | Part number      | Manufacturer  |
|------------|----------------------------------|------------------|---------------|
| C201       | 470 nF/50 V                      | 12065C474KAT2A   | AVX           |
| C204       | 0.1 μF/50 V                      | MC0603B104K500CT | Multicomp     |
| C205       | 470 pF/25 V/COG                  | 06033A471JAT2A   | AVX           |
| D201       | 0 R                              | RC0603JR-070RL   | Yageo/Phycomp |
| D202       | Fast diode/0.15 A/100 V          | 1N4148WS-E3-18   | Vishay        |
| IC201-A    | Op-amp IC with reference voltage | TSM103WAIDT      | ST            |
| J202       | 15 mm pitch jumper               | TCW21 250G       | PRO Power     |
| R201-A     | 120 k                            | RR0816P-124D     | Susumu        |
| R201-B     | 7.5 k                            | MCMR12X7501FTL   | Multicomp     |
| R202       | 6.2 k                            | ERA-8AEB622V     | Panasonic     |
| R203       | 47 k                             | CRCW060347K0FK   | Vishay        |

#### XDPL8219 40 W reference design with IPD80R900P7 For high-power-factor flyback converter with constant voltage output BOM and transformer specifications



| Designator | Value                               | Part number     | Manufacturer  |
|------------|-------------------------------------|-----------------|---------------|
| R204       | 1 k                                 | MCWR12X1001FTL  | Multicomp     |
| R205, R211 | 0 R                                 | RC1206JR-070RL  | Yageo/Phycomp |
| R206       | 15 k                                | RC1206FR-0715KL | Yageo/Phycomp |
| R208       | 0 R                                 | RC0603JR-070RL  | Yageo/Phycomp |
| R210       | 6.2 k                               | MCWR12X6201FTL  | Multicomp     |
| R214       | 820 k                               | MCWR06X8203FTL  | Multicomp     |
| Х200-В     | Terminal block/6 pins/3.81 mm pitch | 691309310006    | Würth         |
| X300-A     | Terminal block/4 pins/5.08 mm pitch | 691313510004    | Würth         |

#### Table 8BOM of Isolated UART evaluation plug-in board

| Designator | Value                                  | Part number           | Manufacturer   |
|------------|----------------------------------------|-----------------------|----------------|
| Designator | Value                                  | Farchanber            | Manufacturer   |
| D1         | Fast diode/0.15 A/100 V                | Diodes Incorporated   | 1N4148W-7-F    |
| Q1         | Small-signal MOSFET/60 V               | Infineon Technologies | 2N7002         |
| R1         | 3 k                                    | Vishay                | CRCW08053K00FK |
| R2         | 47 k                                   | Vishay                | CRCW080547K0FK |
| R3         | 220 k                                  | Vishay                | CRCW0805220KFK |
| R4         | 100 k                                  | Vishay                | CRCW0805100KFK |
| U1         | Optocoupler, phototransistor output    | Vishay                | TCLT1103       |
| X1         | Board-to-board connector/3 pin/2.54 mm | Amphenol ICC (FCI)    | 68001-103HLF   |
|            | pitch                                  |                       |                |
| X2         | Header/3 pins/2.54 mm pitch            | Sullins               | PPPC031LGBN-RC |





#### 6.2 Transformer specifications

Figure 28 Flyback transformer (T1) specifications



## 7 References

- [1] XDPL8219 datasheet
- [2] XDPL8219 design guide



## 8 Revision history

| Document version | Date of release | Description of changes                                                                                                                                      |
|------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V 1.0            | 2020-07-13      | Initial version                                                                                                                                             |
| V 1.1            | 2020-07-24      | Section 5.9:<br>Correction of text from " logic level of low = <b>1</b> and high = <b>0</b> ," to<br>"logic level of low = <b>0</b> and high = <b>1</b> ,". |
|                  |                 |                                                                                                                                                             |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2020-07-24

Published by Infineon Technologies AG

81726 Munich, Germany

© 2020 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document? Email: erratum@infineon.com

Document reference ER\_2005\_PL21\_2006\_125520

#### **IMPORTANT NOTICE**

The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of noninfringement of intellectual property rights of any third party) with respect to any and all information given in this application note.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on the product, technology delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contair dangerous substances. For information on the types in question please contact your nearest Infineor Technologies office.

Except as otherwise explicitly approved by Infineor Technologies in a written document signed by authorized representatives of Infineor Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof car reasonably be expected to result in personal injury. 单击下面可查看定价,库存,交付和生命周期等信息

>>Infineon(英飞凌)