# **IRPS5401 PMIC Datasheet**



# **IRPS5401 PMIC**

## **Flexible Power Management Unit**

### <span id="page-0-0"></span>**Features**

- Full power system including 5 integrated outputs
- 4A, 4A, 2A and 2A Switching Regulators
- 500mA Source/Sink Linear regulator
- Single rail operation 5.5V to 12V
- Output Range from 0.25V to 5.1V for outputs A-D and 0.5V to 3.6V for LDO
- Allows combining outputs and/or the use of an external IR MOSFET™ Power Stage to increase output current to as high as 50A
- Emulated current mode control without external compensation
- Differential voltage sensing on Switcher A for higher accuracy
- I2C / PMBus with integrated level shifter
- Advanced Sequencing control
- Extensive PMBus command set of 74 commands
- Integrated current sensing and full telemetry including voltage, current, temperature and faults
- Rated for -40 $^{\circ}$ C to +125 $^{\circ}$ C T<sub>J</sub> operation
- Pb-Free, RoHS6, 7x7mm, 56-pin, 0.4mm pitch QFN

## <span id="page-0-1"></span>**Potential applications**

- High density ASIC, FPGA & CPU multi-rail systems
- Embedded Computing systems
- Communications and Storage systems

## <span id="page-0-2"></span>**Description**

The IRPS5401 is a complete power management unit delivering up to 5 output voltages to processors, FPGA's and other multi-rail power systems. Four high efficiency configurable switching regulators and a Source/Sink Linear regulator provide the typical rails required such as core voltage, memory voltage and I/O voltages.

Integrated, accurate current, voltage and temperature sensing allows telemetry and fault reporting through the I2C/PMBus.

The IRPS5401 switching regulators utilize fixed frequency emulated current mode control, and thus no external compensation is required.

The IRPS5401 is highly flexible. Switchers A and B deliver 2A each. Switchers C and D, deliver 4A each and can also be combined to deliver 8A. Further, Switcher A can be configured to use an external IR MOSFET™ Power Stage to deliver up to 50A or more.



**Table of contents** 

## <span id="page-1-0"></span>**Table of contents**





**Table of contents** 





## <span id="page-3-0"></span>**1 Ordering Information**

#### **Table 1 Ordering Information**



#### <span id="page-3-1"></span>**Table 2 IRPS5401MXI03TRP Loop Configurations**



## **IRPS5401 PMIC**

### **Flexible Power Management Unit**

**Ordering Information**

#### <span id="page-4-0"></span>**Table 3 IRPS5401MXI04TRPAUMA1 Loop Configurations**







**Application Circuit**

## <span id="page-5-0"></span>**2 Application Circuit**



**Figure 1 IRPS5401 Basic application circuit**



**Figure 2 System efficiency with VO= 2.5V, FSW=800kHz, Tj=45°C**

**Pinout Diagram**



<span id="page-6-0"></span>



**Figure 3 Pinout diagram 7mm x 7mm QFN (Top View)**

**Pin Function**

![](_page_7_Picture_2.jpeg)

## <span id="page-7-0"></span>**4 Pin Function**

![](_page_7_Picture_353.jpeg)

![](_page_8_Picture_1.jpeg)

#### **Pin Function**

![](_page_8_Picture_366.jpeg)

![](_page_9_Picture_2.jpeg)

![](_page_9_Picture_325.jpeg)

![](_page_9_Picture_326.jpeg)

![](_page_10_Picture_1.jpeg)

**Block Diagram**

## <span id="page-10-0"></span>**5 Block Diagram**

![](_page_10_Figure_4.jpeg)

**Figure 4 IRPS5401 Block Diagram**

![](_page_11_Picture_1.jpeg)

## <span id="page-11-0"></span>**6 Absolute Maximum Ratings**

Stresses beyond these listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications are not implied.

#### **Table 5 Voltage Ratings**

![](_page_11_Picture_185.jpeg)

#### **Table 6 Thermal Information**

![](_page_11_Picture_186.jpeg)

*Note:*

- *1. Voltages referenced to GND unless otherwise specified*
- *2. Must not exceed 6V*
- *3. Cold temperature performance is verified via correlation using statistical quality control. Not tested in production.*

![](_page_12_Picture_1.jpeg)

## <span id="page-12-0"></span>**7 Electrical Specifications**

#### **RECOMMENDED OPERATING CONDITIONS FOR RELIABLE OPERATION WITH MARGIN**

#### **Table 7**

![](_page_12_Picture_287.jpeg)

#### *Note: The electrical characteristics table lists the spread of values verified within the recommended operating conditions. Typical values represent the median values, which are related to 25°C.*

#### **Table 8 Electrical Characteristics**

![](_page_12_Picture_288.jpeg)

*Note: \*For operation below 0°C, a delay of 60ms between applying power and output ramp up is required. See more details i[n 9.3](#page-24-0)*

![](_page_13_Picture_1.jpeg)

### **Electrical Specifications**

![](_page_13_Picture_428.jpeg)

![](_page_14_Picture_1.jpeg)

#### **Electrical Specifications**

![](_page_14_Picture_371.jpeg)

![](_page_15_Picture_1.jpeg)

![](_page_15_Picture_2.jpeg)

![](_page_15_Picture_390.jpeg)

## **IRPS5401 PMIC**

## **Flexible Power Management Unit**

![](_page_16_Picture_2.jpeg)

### **Electrical Specifications**

![](_page_16_Picture_322.jpeg)

![](_page_17_Picture_1.jpeg)

### **Electrical Specifications**

![](_page_17_Picture_380.jpeg)

![](_page_18_Picture_1.jpeg)

#### **Electrical Specifications**

![](_page_18_Picture_403.jpeg)

*1. Verified by design*

*2. Actual OC limit (MAX sustained load the VR can handle) is a function of inductor ISAT and system thermal solution. SW A and B limited to 2A max DC load. SW C and D limited to 4A max DC load*

![](_page_19_Picture_1.jpeg)

**Typical Application Diagrams**

<span id="page-19-0"></span>![](_page_19_Figure_3.jpeg)

![](_page_19_Figure_4.jpeg)

![](_page_20_Picture_1.jpeg)

#### **Typical Application Diagrams**

![](_page_20_Figure_3.jpeg)

**Figure 6 IRPS5401 using external IR MOSFET™ Power Stage for high Current Output**

![](_page_21_Picture_1.jpeg)

#### **Typical Application Diagrams**

![](_page_21_Figure_3.jpeg)

**Figure 7 IRPS5401 using Switcher C and Switcher D in parallel for higher current applications**

## **IRPS5401 PMIC**

#### **Flexible Power Management Unit**

#### **Typical Application Diagrams**

### **TYPICAL OPERATING CHARACTERISTICS**

VCC=5V, -40°C to 125°C

![](_page_22_Figure_5.jpeg)

![](_page_22_Picture_6.jpeg)

![](_page_23_Picture_1.jpeg)

## <span id="page-23-0"></span>**9 Description**

The IRPS5401 is a digitally configurable flexible power management unit, with an I2C/PMBus interface. It can support up to 5 rails, with 4 independent switching regulators and one linear regulator.

The switching frequency is programmable from 200 kHz to 2MHz and provides the capability of optimizing the design in terms of size and performance.

The IRPS5401 switchers provide precisely regulated output voltages programmable from 0.25V to 2.55V without a resistor divider and up to 5.1V with a resistor divider.

The IRPS5401 can operate with an internal bias supply (LDO), typically 5.0V. This allows operation with a single supply by connecting the input of the LDO (VSUPPLY) to the bus voltage (Vin\_x). A 1uF capacitor should be used at the VSUPPLY pin for decoupling purposes. The output of this LDO is brought out at the Vcc pin and must be bypassed to the analog ground (pin 50) with a 1.0uF decoupling capacitor. An additional voltage, VDRV, required by the internal driver circuitry is derived by using a 2 ohm-1uF filter from the Vcc pin to the VDRV pin. Note that the 1uF at the VDRV pin must be bypassed to the system power ground (pin 57). The Vcc pin may also be connected to the VSUPPLY pin, and an external Vcc supply between 4.5V and 5.5V may be used, allowing for an extended operating bus voltage (Vin\_x) range from 1.2V to 14V.

The device utilizes the on-resistance of the low side MOSFET (synchronous MOSFET) as the current sense element. This method enhances the converter's efficiency and reduces cost by eliminating the need for external current sense resistors.

## <span id="page-23-1"></span>**9.1 One-time Programmable (OTP) Memory**

The IRPS5401 has 64K of OTP non-volatile memory. The OTP design is based on a patented split-channel nonvolatile anti-fuse memory cell. The OTP memory has a data retention rating of 20 years and an operating temperature range of -40°C to 150°C (-55°C to 150°C storage rating)

This memory space is divided up into 26 OTP segments that can be programmed 1 time. The memory space is therefore referred to as Multiple-times Programmable (MTP). This allows the user to; a) change the configuration registers and re-program the MTP up to 26 times or b) save up to 15 configuration files during initial programing and use the MTP pin to choose which file to load at start up. If option b is used, the remaining unused MTP segments are available for the user to make additional changes to the configuration file and save to MTP using the PowIRCenter GUI device programmer utility.

## <span id="page-23-2"></span>**9.2 MTP pin (pin 54)**

The table below shows the MTP segment that will be selected with a given resistor value connected to the MTP pin. The resistor must be connected to the AGND pin and bypassed with a 10nF X7R type multi-layer ceramic capacitor.

![](_page_24_Picture_1.jpeg)

#### **Description**

#### **Table 9**

![](_page_24_Picture_201.jpeg)

*Note: Do not use these values for applications with ambient temperatures <0°C*

*Note: The number of segments that the user chooses to program with multiple configuration files is set by a configuration register called max\_prog. The max\_prog register value needs to be set to the number of configuration files that will be programmed. For example, if the user programs segments +0, +1, and +2, then the* max\_prog *register needs to have a value of 3. For applications with junction temperatures below 0°C, segments +0, +1, and +2 are not available.*

### <span id="page-24-0"></span>**9.3 Device Power-up and Initialization**

During the power-up sequence, when VIN is brought up, the internal LDO converts it to a regulated 5.0V at VCC. There is another LDO which further converts this down to 1.8V to supply the internal digital circuitry. An undervoltage lockout circuit monitors the voltage of the VCC pin and the P1V8 pin, and holds the POR low until these voltages exceed their thresholds and the internal 48 MHz oscillator is stable. When the device comes out of reset, it initializes an MTP load cycle, where the contents of the MTP are loaded into the working registers. Once the registers are loaded from MTP, the designer can use I2C/PMBus to re-configure the registers to suit the specific VR design requirements if desired, irrespective of the status of the enable pins.

![](_page_25_Picture_1.jpeg)

#### **Description**

![](_page_25_Figure_3.jpeg)

**Figure 8 Power up sequence**

In the default configuration, power conversion for a given loop is enabled only when the corresponding En\_x pin voltage is asserted high, the Vin\_x bus voltage exceeds its under voltage threshold (as stored in the MTP registers and commanded by the PMBus commands VIN\_ON and VIN\_OFF), the contents of the MTP have been fully loaded into the working registers and the device address has been read. IRPS5401 provides additional options to enable the device power conversion through software and these options may be configured to override the default by using the I2C interface or PMBus.

*Note: The VDDIO pin voltage must remain stable after device POR. Cycling the VDDIO voltage after a device POR will cause a timing violation of the I2C bus protocol and may result in I2C and PMBus communication issues*

*Note: \*\* A 60ms delay is required for applications that operate with an ambient temperature less than 0°C. The delay can also be accomplished by delaying the EN pin, using the PMBus TON\_DELAY command, or a combination of both*

## <span id="page-25-0"></span>**9.4 Addressing the IRPS5401**

The IRPS5401 has two 7-bit registers that are used to set the base I2C address and base PMBus address of the device, as follows.

#### **Table 10**

![](_page_25_Picture_201.jpeg)

Setting another bit, i2c\_take\_addr\_from\_ext, to 1, will allow the user to offset the base address of the device using a resistor from ADDR\_PROT to AGND. In such a case, the table below provides the resistor values needed to realize up to 15 offsets from the base address. For applications with junction temperatures below 0°C, address offsets of +0, +1, and +2 are not available.

#### **Table 11**

![](_page_25_Picture_202.jpeg)

![](_page_26_Picture_1.jpeg)

#### **Description**

![](_page_26_Picture_242.jpeg)

*Note: Do not use these values for applications with ambient temperatures <0°C*

Another bit **i2c\_pmb\_addr\_lock,** if set, allows the user to lock the I2C and PMBus addresses.

## <span id="page-26-0"></span>**9.5 Switching Frequency**

The switching frequency (fsw) setting of the IRPS5401 is stored in MTP and can be configured by using the PMBus command FREQUENCY\_SWITCH.

The IRPS5401 with will ACK any FREQUENCY\_SWITCH command from 200 kHz to 2MHz in increments of 1kHz (increments of 2kHz with commands above 1MHz). Internally the command is decoded and the actual FSW is set to the nearest value that can be supported with a 48MHz internal clock. For example, 500 kHz can be supported with ninety-six (96) 48 MHz clocks. So if you ask for 500 kHz, you get exactly 500 kHz. But if you wanted 450 kHz, the number of clocks required is 106.6667 (48/0.45). In this case, the frequency would be set to one hundred and seven (107) 48MHz clocks or 448.6 kHz. Fractional values of 0.5 and above are rounded up to the next whole number.

Because of the enforced phase relationship between the four switching regulators, the switching frequency for all four switching regulators is determined by the FREQUENCY\_SWITCH command sent to Switcher C. FREQUENCY\_SWITCH commands sent to Switchers A, B, and D will be ACK'd and ignored. A FREQUENCY\_SWITCH read command sent to Switchers A, B, or D will respond with the value that the user wrote into the device but the actual switching frequency for Switcher B and D will be the switching frequency of Switcher C. The switching frequency of Switcher A will be the switching of Switcher C if the FREQUENCY\_SWITCH value for Switcher A is the same as or greater than Switcher C. The switching frequency of Switcher A will be one half of the switching frequency of Switcher C if the FREQUENCY\_SWITCH value for Switcher A is less than Switcher C. The switching frequency of Switcher A will be ½ of Switcher C even when synced to an external CLK. This frequency relationship between Switcher A and Switcher C is the same with Switcher A using internal mode or external power stage mode. Switcher A will have the same switching frequency as Switcher C if Switcher C frequency is less than 400 kHz.

![](_page_27_Picture_1.jpeg)

#### **Description**

Even when running off an internal clock, all four switchers exhibit fixed phase relationships with one another, with Switcher A leading Switcher C by  $90^\circ$ 

which in turn leads loop B by 90°. Finally loop D lags loop B by 90°. Thus loops A and B are out of phase by 180° as are loops C and D.

![](_page_27_Figure_5.jpeg)

**Figure 9 Switcher phase relationship**

## <span id="page-27-0"></span>**9.6 Synchronizing to an External Clock**

IRPS5401 implements a frequency lock loop which forces all four switcher loops to operate at the same frequency as an external synchronization clock. The four switchers still maintain the same phase relationships with each other as they do when running from an internal clock. Switcher A shows a small phase offset (~80ns) from the sync clock.

- If the sync clock is within ± 6.25% of the programmed frequency, the device will phase and frequency lock to the incoming sync clock.
- If the sync clock is more than  $\pm$  12.5% away from the programmed frequency, the device will lose sync and will relax gradually to the programmed frequency.
- Once the device is in sync, it will have  $a \pm 10$  ns uncertainty or jitter with respect to the sync clock.
- It takes about 110us for the circuit to lock to the Sync clock.

## <span id="page-27-1"></span>**9.7 Switcher A in External Powerstage Mode**

Switchers B, C and D can only be operated in internal power stage mode, and their PWM signals are not brought out to a pin. However, using an MTP register bit, sw\_a\_use\_internal\_driver, Switcher A can be configured to operate in either internal power stage mode (sw\_a\_use\_internal\_driver=1) or in external power stage mode (sw\_a\_use\_internal\_driver = 0). In the external power stage mode, the PWM output of Switcher A is brought out to the PWM\_A pin and can be connected to the PWM input pin of industry standard tri-state type drivers or Infineon power stage devices. The logic of operation for the tri-state drivers is depicted in the figure below.

Note that the PWM\_A output is tri-stated whenever the Switcher A is disabled, the shut-down ramp has completed or before the soft-start ramp is initiated.

![](_page_28_Picture_1.jpeg)

#### **Description**

![](_page_28_Figure_3.jpeg)

**Figure 10 PWM\_A tri-state details**

PWM\_A is a 5V PWM signal. A 3V zener clamp must be used to limit the power stage PWM pin voltage when the IRPS5401 is paired with an external power stage that does not support 5V PWM input. A series resistance of 402  $\Omega$  must used to limit the zener current.

![](_page_28_Figure_6.jpeg)

**Figure 11 Zener clamp details when using power stages that only support 3.3V PWM input**

## <span id="page-28-0"></span>**9.8 Digital Controller & PWM**

For the switcher loops A, B, C and D, the IRPS5401 uses a proprietary emulated current mode control scheme, which makes it possible to use PI control to stabilize the loop for all types of inductors and capacitors, including MLCC. The digitized error voltage from the high-speed voltage error ADC is processed by a digital compensator, the proportional  $(K_p)$  and Integral  $(K_i)$  coefficients, which are programmable. The output of the compensator is then compared with an emulated current signal to generate the PWM signal, with a resolution of 2.6ns to avoid limit cycling. As a close realization to a Type II analog compensator, the control engine also implements a low pass, programmable single pole (K<sub>pole</sub>) filter. This defaults to 1.1MHz and in general, it should not be necessary to change the location of this pole over a wide range of applications.

Ordinarily, a power stage using low ESR capacitors such as MLCCs requires the use of Type III compensation or PID control, but, in the IRPS5401, the emulated current mode modulator provides another pole-zero pair, unburdening the compensator and allowing a simple PI compensator to stabilize even such demanding applications.

The compensator transfer function is defined as

$$
(Kp + \frac{Ki}{s}) \bullet \left( \frac{1}{1 + s_{\text{op}_1}} \right)
$$

- Where,  $\omega p_1$  is the pole typically positioned to filter noise and ripple, and programmable through the register  $K_{pole1}[3:0]$
- $K_p$  is the proportional coefficient, programmable through the register  $k_p[5:0]$

## **IRPS5401 PMIC Flexible Power Management Unit Description**

![](_page_29_Picture_1.jpeg)

• And  $K_i$  is the integral coefficient programmable through the register  $k_i[5:0]$ .

## <span id="page-29-0"></span>**9.9 Diode Emulation / Discontinuous Mode Operation/AOT**

Under very light loads, efficiency can become dominated by MOSFET switching losses. Using the manufacturer specific PMBus command MFR\_FCCM, it is possible to enhance the light load efficiency by allowing the controller to work in an adaptive on time (AOT) or diode emulation mode.

#### **Table 12**

![](_page_29_Picture_221.jpeg)

When the current reading drops below ni\_thresh, the controller determines that the inductor current has a negative component, and if MFR\_FCCM=0, will allow AOT mode operation. Internal circuitry determines, using diode\_emu\_pw and the read values of Vinx and Voutx, when the inductor current declines to zero on a cycle by cycle basis and shuts off the low-side MOSFET at the appropriate time in each cycle. This reduces conduction losses and also lowers the switching frequency resulting in improved efficiency because the inductor and lowside MOSFET are not sinking power from the output capacitors at light loads.

In AOT mode, if Vout drops below a certain threshold (le\_th) due to applying a fast transient load, the operation is switched to continuous current mode (CCM) instantly.

Industry standard tri-state drivers typically have slow tri-state entry times, which allows negative current to build up reducing efficiency and causing ringing.

The *off\_time\_adjust* variable allows the designer to compensate for the tri-state delay by reducing the low-side FET on-time by an equivalent amount.

## <span id="page-29-1"></span>**9.10 Output Voltage Sensing, Telemetry and Faults**

The IRPS5401 provides true differential remote sensing for the Switcher A output. The FB\_A and RTN\_A pins are connected to the load sense pins of the Switcher A output voltage to provide true differential remote voltage sensing with high common-mode rejection. This allows Switcher A (in external power stage mode) to provide excellent regulation even in high current applications. Switcher loops B, C and D have single ended feedback connections for sensing and regulation. Each loop has a high bandwidth error amplifier that generates the error voltage between this remote sense voltage and the target voltage. The error voltage is digitized by a fast, high-precision ADC. This digitized error is used for Vout under voltage fault and warning detection as well as for Vout overvoltage fault warning detection. Vout is reported using the READ\_VOUT PMBus command. The reported Vout is the DAC reference value and not the actual measure output voltage.

![](_page_30_Picture_1.jpeg)

#### **Description**

As shown in the figure below, the Vsen and Vrtn inputs have a 20kΩ pull-up to an internal 1V rail. This causes some current flow in the Vsen and Vrtn lines so external impedance should be kept to a minimum to avoid creating an offset in the sensed output voltage.

![](_page_30_Figure_4.jpeg)

**Figure 12 Output Voltage Sensing impedance**

## <span id="page-30-0"></span>**9.11 Output Over Voltage Protection (OVP)**

If the output voltage exceeds a user-programmable (through PMBUS) threshold, the IRPS5401 detects an output over-voltage fault and latches on the low-side MOSFET to limit the output voltage rise

It should be noted, however, that although the overvoltage threshold is programmable to any value using the PMBus command, VOUT\_OV\_FAULT\_LIMIT, internally it is translated into an offset from the commanded or reference voltage, with a resolution of 50 mV (100 mV if a 2:1 divider is used) and with a minimum value of 50 mV (100 mV if a 2:1 divider is used) and maximum value of 400 mV (800 mV if a 2:1 divider is used).

Under OVP conditions, depending on the setting of the VOUT\_OV\_FAULT\_RESPONSE, the converter can be configured to keep regulating or to go into a latched shutdown, where the high side FET or Control FET is turned off and low side FET or Sync FET is turned on. Note however that there is an MTP register, vpu\_high\_release\_en, that allows the low side FET operation to be configured in one of two ways: a) remain latched on indefinitely or b) remain latched on until the output voltage falls below 200mV at which time the low-side FET is released. This release mode can reduce or prevent undershoot of the output voltage.

During soft-start, OVP is triggered at the fixed soft-start level. This level can be chosen, using an MTP register, from two different values of 1.35V or 2.75V respectively. If a 2:1 divider is used, these values automatically scale to 2.7V and 5.5V respectively. In fact, it is this value which limits the maximum output voltage the IRPS5401 can support to 5.5V.

Note that in the FET release mode, if the output voltage rises above the fixed OVP level, the low side MOSFET's will again be turned on until Vout drops below the release threshold level.

The user can cycle out of a latched over voltage fault by cycling En\_x, VCC or the PMBus Operation command.

The other output are unaffected by the OVP event unless global\_fault\_en=1

*Note: An OCP event may cause the VOUT\_OV\_WARN bit in the STATUS\_VOUT register to falsely assert*

#### **Description**

![](_page_31_Figure_3.jpeg)

**Figure 13 OVP with vpu\_high\_release\_en=1**

![](_page_31_Figure_5.jpeg)

**Figure 14 OVP with vpu\_high\_release\_en=0**

## <span id="page-31-0"></span>**9.12 Output Under Voltage Protection (UVP)**

The IRPS5401 detects an output under-voltage condition if the sensed voltage is below the user-programmable (through PMBus) UVP threshold. Upon detecting of an output under-voltage condition, the IRPS5401 can be configured using the PMBus command, VOUT\_UV\_FAULT\_RESPONSE to keep regulating or to go into a latched shutdown.

It should be noted, however, that although the undervoltage threshold is programmable to any value using the PMBus command, VOUT\_UV\_FAULT\_LIMIT, internally the UV threshold depends upon the setting of a register bit, vout\_uv\_by\_adc, which can be set to either 0 (Vout undervoltage mechanism is through an analog comparator) or to 1 (Vout undervoltage mechanism is through the hign speed error ADC saturation).

If the Vout undervoltage mechanism by comparator is selected, the VOUT\_UV\_FAULT\_LIMIT is translated into an offset from the commanded or reference voltage, with a resolution of 50 mV (100 mV if a 2:1 divider is used) and with a minimum value of 50 mV (100 mV if a 2:1 divider is used) and maximum value of 400 mV (800 mV if a 2:1 divider is used).

On the other hand, if the ADC saturation mechanism is selected, the undervoltage threshold is implicitly 250 mV (500 mV if a 2:1 divider is used) below the commanded or reference value.

The user can cycle out of a latched under voltage fault by cycling Enable, VCC or the PMBus Operation command.

![](_page_32_Picture_1.jpeg)

## <span id="page-32-0"></span>**9.13 Current Sensing, Telemetry and Faults**

The IRPS5401 has two different current sense mechanisms; a) Sync FET Rdson current sensing in internal powerstage mode and b) DCR, shunt current sensing, or Rdson sense in external powerstage mode.

Current sensing for Switchers B, C and D is always across the Rdson of the Sync FET. Current sensing for Switcher A is also across the Sync FET Rdson if in internal powerstage mode. A proprietary patented scheme allows reconstruction of the average inductor current from the voltage sensed across the Sync FET Rdson. It should be noted here that in internal powerstage mode it is this reconstructed average inductor current that is digitized by the monitor ADC and used for output current reporting. However, in this mode, the overcurrent protection mechanism relies on an analog comparator and does not depend on the ADC or on the output current reporting.

If Switcher A is operated in external powerstage mode, the current is sensed through the drop across a precision current shunt, the drop across the inductor DCR, or the IOUT signal of an Infineon Rdson power stage like the IR3555 and is fed to a differential current sense amplifer at the ISEN\_A+ and ISEN\_A- pins of the IRPS5401.

For DCR sensing, a suitable resistor-capacitor network of  $R_{sen}$  and  $C_{sen}$  is connected across the inductor as shown in the figure below. The time constant of this RC network is set to be equal to the inductor time constant (L/DCR) such that the voltage across the capacitor  $C_{sen}$  is equal to the voltage across the inductor DCR. A 100K NTC thermistor is also recommended across  $C_{sen}$  to compensate for the positive temperature coefficient of inductor DCR

![](_page_32_Figure_7.jpeg)

**Figure 15 DCR Current Sensing**

The recommended value for C<sub>sen</sub> is a 220nF NPO type capacitor.

$$
Rsen = (L_out) / (DCR * Csen)
$$

For example, if L\_out is a 1uH, 2m $\Omega$  inductor, then Rsen would be set to 5k $\Omega$  (with Csen = 0.1uF)

These components must be placed close to the IRPS5401 pins.

For Rdson current sense, the signal from the power stage IOUT pin is reporting IOUT with a gain of 5mV/A. This signal should be attenuated with a 5:1 divider so that the input to the ISENSE amp is 1mV/A. For noise immunity reasons, the differential ISENSE signal is offset above GND by connecting the ISEN\_A- pin to a reference voltage. This is usually the 1.8V reference provided by the internal 1.8V LDO

![](_page_33_Picture_1.jpeg)

#### **Description**

![](_page_33_Figure_3.jpeg)

**Figure 16 Rdson Current Sensing**

The output of this differential current sense amplifier, the gain of which is programmable through an MTP register d2a\_ecs\_gain [2:0], is digitized by the monitor ADC. The output code of the ADC is then converted using the MTP register ecs\_scale [7:0] into output current (in Amps), which is reported on the bus and also used for overcurrent fault detection.

Current is reported using the READ\_IOUT PMBus command.

*Note: Switcher outputs that are in the 'OFF' state will falsely report an output current if the user sends a READ\_IOUT command to an output that is 'OFF'. This false output current will cause the IOUT\_OC\_WARN bit to assert in the STATUS\_IOUT register. The user will need to send the CLEAR\_FAULTS command after the output has been enabled.*

## <span id="page-33-0"></span>**9.14 Over-current Protection (OCP)**

In internal powerstage mode, the over current (OC) protection is implemented by sensing current through the R<sub>DS(on)</sub> of the Synchronous MOSFET (Sync FET). This method enhances the converter's efficiency, reduces cost by eliminating a current sense resistor and eliminates any layout related noise issues. The current limit scheme in the IRPS5401 uses an internal temperature compensated current source that has the same temperature coefficient as the  $R_{DS(on)}$  of the Sync FET. As a result, the over-current trip threshold remains almost constant over temperature. Moreover, the IRPS5401 also incorporates Vgs compensation that limits the OCP variation with changes in VCC voltage.

The OCP circuit samples the current at the center point of the Sync FET conduction time, and trips the analog overcurrent comparator if it is more than the overcurrent protection setting as dictated by the PMBus command IOUT\_OC\_FAULT\_LIMIT. Although the PMBus comand will allow setting the OC threshold up to a maximum of 15.97A (for internal driver), the internal circuitry saturates the current limit at 4A for Switchers A and B with the 2A internal power stages and to 8A for Switchers C and D with the 4A power stages. Moreover, the threshold set by the PMBus command is rounded to the closest higher 250 mA for the 2A power stages and to the closest higher 500 mA for the 4A power stages.

In external power stage mode, an over current fault is flagged when the digital reading of the output current exceeds IOUT\_OC\_FAULT\_LIMIT.

Additionally, through the PMBus command IOUT\_OC\_FAULT\_RESPONSE, the user can choose between 3 types of responses to an overcurrent fault.

## **IRPS5401 PMIC Flexible Power Management Unit Description**

![](_page_34_Picture_1.jpeg)

### **Table 13**

![](_page_34_Picture_171.jpeg)

The user can cycle out of a latched over current fault by cycling En\_x, VCC, VINx, or the PMBus OPERATION command (with correct ON\_OFF\_CONFIG setting).

Additionally, in both the internal and external power stage modes, an over current warning is flagged if the digital reading of the output current exceeds IOUT\_OC\_WARN\_LIMIT.

### <span id="page-34-0"></span>**9.15 Input Voltage Sensing, Telemetry and Faults**

For the switchers, the input voltage is fed through a 14:1 divider to a monitor ADC. The digitized voltage is reported over the PMBus using the READ\_VIN command. It is also used to implement an input under voltage lockout threshold, an input voltage warning threshold and an input voltage over voltage threshold through the following PMBus commands.

#### **Table 14**

![](_page_34_Picture_172.jpeg)

Additionally, through the PMBus command VIN\_OV\_FAULT\_RESPONSE, the user can choose between 2 types of responses.

#### **Table 15**

![](_page_34_Picture_173.jpeg)

The user can cycle out of a latched VIN Overvoltage fault by cycling En\_x, VCC, or the PMBus Operation command.

![](_page_35_Picture_1.jpeg)

![](_page_35_Picture_2.jpeg)

## <span id="page-35-0"></span>**9.16 Die Temperature Sensing, Telemetry and Faults**

The IRPS5401 uses on-die temperature sensing for accurate temperature reporting and over temperature detection. Also, to account for temperature gradients across the die, temperature sensing is actually done by two separate sense circuits at different locations on the die. So, Switchers A and B share one temperature sensor, while Switchers C and D as well as the LDO share another temperature sensor. Therefore, the READ\_TEMPERATURE PMBus command reports the same temperature on Switchers A and B. Also, Switchers C and D as well as the LDO report the same temperature. The reporting resolution is 0.250°C.

PMBus commands OT\_FAULT\_LIMIT and OT\_WARN\_LIMIT allow the user to set the over temperature fault and warning thresholds respectively.

Additionally, through the PMBus command OT\_ \_FAULT\_RESPONSE, the user can choose between 3 types of responses to an over temperature fault, i.e., when the digital reading of the temperature exceeds OT\_FAULT\_LIMIT.

#### **Table 16**

![](_page_35_Picture_190.jpeg)

The user can cycle out of a latched over temperature fault by cycling En\_x, VCC or the PMBus Operation command.

## <span id="page-35-1"></span>**9.17 Power Sequencing and Global Faults**

The IRPS5401 provides flexibility in sequencing the startup and shutdown of the five outputs via the following PMBus commands:

#### **Table 17**

![](_page_35_Picture_191.jpeg)

The figure below shows the four outputs starting up and shutting down with each output delayed 0.5ms from the previous.

![](_page_36_Picture_1.jpeg)

#### **Description**

![](_page_36_Figure_3.jpeg)

![](_page_36_Figure_4.jpeg)

An extra level of flexibility in sequencing the different outputs is provided by the Global Faults feature in IRPS5401. This is a useful feature that forces all 5 rails to shut down in response to a fault that shuts down any one of the rails. This is enabled by setting an MTP register bit global\_fault\_en. The figure below shows the response of all the IRPS5401 outputs in response to a shutdown of Switcher A by an output over voltage fault when global\_fault\_en=1, enabling global fault shutdown and global\_fault\_en=0, disabling global fault shutdown.

![](_page_36_Figure_6.jpeg)

![](_page_36_Figure_7.jpeg)

![](_page_36_Figure_8.jpeg)

**Figure 19 Global\_fault\_en=0**

## **IRPS5401 PMIC Flexible Power Management Unit Description**

![](_page_37_Picture_1.jpeg)

### <span id="page-37-0"></span>**9.18 Sleep**

The IRPS5401 has an input pin, SLEEP#, which can be pulled low to act as a master disable for all the rails if MTP register bit, por\_sleep\_mode\_en*,* is set. In fact, pulling this pin low will put the device into an ultra-low power state with <10 uA quiescent current. It will cause the 1.8V to go low, disable all communication and force a power-on reset, so that the contents of all the volatile registers are lost and restored to their reset values. If this pin is pulled high again, the device has to go through a POR cycle again requiring a full MTP load.

## <span id="page-37-1"></span>**9.19 Combined Switcher C and D Operation**

Switchers C and D may be combined into a single output and operated in parallel to support load currents up to 8A. In order to do this an MTP register bit, *combine\_outputs\_c\_d*, must be set to 1. In this mode Switcher C and D SW pin output are 180° out of phase. Switcher C takes over the error voltage sensing and the control loop and the internal PWM\_C signal is used for the internal power stages of both loops C and D. The table below summarizes the modification to the reporting, fault and warning thresholds as a result of combining Switchers C and D. Any PMBus command to Switcher D will be NACK'd

![](_page_37_Picture_216.jpeg)

#### **Table 18**

### <span id="page-37-2"></span>**9.20 Linear Regulator**

The IRPS5401 also has a linear regulator (LDO) in addition to the four switchers. This regulator can accept a wide input voltage range from 1.2V to 5.5V and provide output voltages from 0.5V to 3.3V, delivering up to 0.5A of continuous current with a low dropout voltage of 0.6V. Moreover, the regulator can be configured using an MTP register bit ldo\_track\_config. To operate in source-only mode, set ldo\_track\_config to 0. To operate in tracking mode, set ldo\_track\_config to 1. The tracking mode of operation makes it ideal for use in memory termination tracking applications (Vtt). The LDO also supports a manufacturer specific PMBus command, MFR\_LDO\_MARGIN, to allow margining the output voltage ±15%.

The reference voltage for the LDO is nominally 0.5V and hence a resistor divider is needed from Vo\_LDO to FB\_L to generate output voltages higher than 0.5V. In tracking mode, the reference is an internal 2:1 divider to Vin\_LDO. It should be noted here that for the LDO, the VOUT\_OV\_FAULT\_LIMIT, VOUT\_UV\_FAULT\_LIMIT, OUT\_OV\_WARN\_LIMIT and VOUT\_UV\_WARN\_LIMIT PMBus commands are Read-Only, and they report the corresponding thresholds calculated internally based on either 1/2Vin\_LDO (tracking mode) or on the contents of an MTP register ldo\_target\_vout [7:0] (non-tracking mode).

![](_page_38_Picture_1.jpeg)

**Description**

## <span id="page-38-0"></span>**9.21 LDO Monitoring and Faults**

Unlike the switcher loops, fault detection for all LDO faults except overcurrent fault relies on digital monitoring and digital comparison.

## <span id="page-38-1"></span>**9.22 Output Voltage Reporting, Output Overvoltage Protection and Undervoltage Protection**

The output voltage is fed through an internal 3.2:1 divider to a 10-bit monitor ADC. The digitized voltaged is then reported on the PMBus using the READ\_VOUT command. It is this MTP register that is used to "tell" the device what the target output voltage is based on the 0.5V reference and the feedback divider. This register has a resolution of 1/64V.

The various output voltage fault and warning thresholds are shown in the table below:

#### **Table 19**

![](_page_38_Picture_234.jpeg)

The responses to both the overvoltage and undervoltage faults can be programmed to either ignore or to shutdown, similar to the switchers.

## <span id="page-38-2"></span>**9.23 Input Voltage Reporting, Input UVLO and Input Overvoltage Protection**

The input voltage is fed through an internal 6.4:1 divider to a 10-bit monitor ADC. The digitized voltaged is then reported on the PMBus using the READ\_VIN command. It is also used to implement an input under voltage lockout threshold, an input under voltage warning threshold and an input over voltage threshold through the following PMBus commands

#### **Table 20**

![](_page_38_Picture_235.jpeg)

Additionally, through the PMBus command VIN\_OV\_FAULT\_RESPONSE, the user can choose to ignore a VIN over voltage fault or to shut down in response to it.

The user can cycle out of a latched VIN over voltage fault by cycling Enable, VCC or the PMBus Operation command.

## <span id="page-38-3"></span>**9.24 Over Current Protection**

The PMBus command IOUT\_OC\_FAULT\_LIMIT is implemented as Read\_Only for the LDO, and it reads 0.72A. Thus, the LDO has a fixed overcurrent limit of 0.72A. An internal analog control loop limits the current to this threshold and hence causes the output voltage to drop. When the output voltage drops below the UV fault limit

![](_page_39_Picture_1.jpeg)

![](_page_39_Picture_2.jpeg)

of the LDO, it flags a UV fault (rather than an over current fault), but still responds based on the setting of IOUT\_OC\_FAULT\_RESPONSE (constant current limiting or shutdown).

Further, if IOUT\_OC\_FAULT\_RESPONSE is configured for a constant current response; an additional MTP bit, ldo\_foldback\_enable, can be configured to allow for a current limit foldback response when the UV fault limit is exceeded. The ldo\_foldback\_enable configuration with constant current response will further reduce the overcurrent limit of 0.72A to ~1/4 of this value, or ~0.18A, after the UV fault limit is exceeded.

The output current can be read on the PMBus using the READ\_IOUT command.

## <span id="page-39-0"></span>**9.25 I2C Security**

The IRPS5401 provides robust and flexible security options to meet a wide variety of customer applications. A combination of hardware pin and software password prevents accidental overwrites, discourages hackers, and secures custom configurations and operating data.

The following MTP registers can be used to set the Read and Write Security Zones.

#### **Table 21**

![](_page_39_Picture_217.jpeg)

The tables below describe the access levels in each of these security zones.

#### **Table 22 Read Security Zones**

![](_page_39_Picture_218.jpeg)

#### **Table 23 Write security zones**

![](_page_39_Picture_219.jpeg)

Further, the following protection modes or methods are available.

**Description**

![](_page_40_Picture_2.jpeg)

**Table 24 Read or Write Unlock Options**

![](_page_40_Picture_126.jpeg)

### <span id="page-40-0"></span>**9.26 Password Protection**

The system designer can set any 16-bit password (other than 00h) and this is stored in MTP in the register usr\_password[15:0]. To unlock, a user must write the correct password into a "Password Try" register called usr\_try\_password[15:0] which is a volatile read/write register. To lock, write an incorrect password into the "Password Try" register. After a certain number of incorrect tries, the IC will lock up to prevent unauthorized access.

The following pseudo-code illustrates how to change a password:

```
#first unlock the IC
Write old password to R/W Try register
#now write new password into MTP
Write new password to the MTP Password register
# password change complete, status is locked
#Need to write new password to Try register to unlock
```
## <span id="page-40-1"></span>**9.27 Pin Protection**

The ADDR\_PROT pin is a dual function pin. When the IC is enabled, the resistor value is latched and stored for use in the I2C address offset function. Thereafter, the pin acts entirely as a PROTECT pin. If enabled, the PROTECT pin must be driven high to unlock and low to lock. Note, if the resistor address offset function is being used, care must be taken to allow the IC to read the resistor value before driving the pin high or low to set the security state otherwise an erroneous address offset value may be latched in.

![](_page_41_Picture_1.jpeg)

#### **Description**

#### **Recommended Circuit and Operating Parameters for Internal Switchers**

![](_page_41_Picture_325.jpeg)

#### **Table 25**

*Note:*

- *1. 1A p-p = 25% of IMAX on the 4A rail, 50% of IMAX on the 2A rails*
- *2. With 1A load step, 5A/us slew rate*
- *3. Fco ~ 50kHz MIN, PWM jitter ~ 20% of pulse width MAX*

![](_page_42_Picture_1.jpeg)

## <span id="page-42-0"></span>**10 Layout Guidelines**

- 1. The IRPS5401 can supply relatively large amounts of output current from four separate outputs. The ability of the part to dissipate the heat generated in the part is a concern and as such as much copper as possible should be dedicated on the top layer to GND, VIN, and SW to maximize cooling
- 2. Place output inductors as close as possible to the SW nodes to minimize the length of the copper area of the SW node. This will help to minimize the parasitic capacitance and radiated emissions
- 3. The PGND thermal pad (pin 57) must be connected to a dedicated GND plane with VIAS as shown. Additional internal GND layers should also be connected to the VIAS as well
- 4. Make PCB patterns for VIN, SW, VOUT, and GND as broad as possible
- 5. Decouple VIN with a minimum 1uF X7R type MLCC as close as possible to the VIN pin
- 6. Decouple VCC to AGND pin with 1uF X7R MLCC
- 7. Connect VCC to VDRV with 2Ω resistor and decouple VDRV to PGND with 1uF X7R MLCC
- 8. Connect MTP and ADDR\_PROT resistors to AGND
- 9. Decouple MTP and ADDR\_PROT pins with 10nF X7R MLCC to AGND
- 10. There must be a single point contact from AGND to PGND
- 11. Route sensitive nets away from SW nodes
- 12. Place a GND plane on the layer 2, the layer directly underneath the top side components
- 13. Do not allow switching current, including pulsing input currents, to be routed under the device
- 14. Keep the switching current loops as small as possible
- 15. If a scaling resistors divider is used, the lower resistor must be terminated to PGND
- 16. If a 2:1 scaling resistor divider is used, the recommended value is 249Ω, 1%

**Layout Guidelines**

![](_page_43_Picture_2.jpeg)

## <span id="page-43-0"></span>**10.1 Sample layout**

![](_page_43_Figure_4.jpeg)

![](_page_43_Figure_5.jpeg)

![](_page_43_Figure_6.jpeg)

**Figure 21 LAYER 2 – GROUND PLANE**

![](_page_43_Figure_8.jpeg)

**Figure 22 LAYER 3 – Signal Layer**

#### **Layout Guidelines**

![](_page_44_Picture_2.jpeg)

![](_page_44_Figure_3.jpeg)

![](_page_44_Figure_4.jpeg)

![](_page_44_Figure_5.jpeg)

**Figure 24 LAYER 5 – Power PLANE**

![](_page_44_Figure_7.jpeg)

**Figure 25 LAYER 6 – Power PLANE**

#### **Layout Guidelines**

![](_page_45_Picture_2.jpeg)

![](_page_45_Figure_3.jpeg)

![](_page_45_Figure_4.jpeg)

![](_page_45_Figure_5.jpeg)

**Figure 27 LAYER 8 – Botton side comp plus POWER and GROUND PLANES**

![](_page_46_Picture_1.jpeg)

## <span id="page-46-0"></span>**11 Typical Performance**

#### VIN=12V, VOUT=2.5V, IOUT=4A, TAMB=25°C

![](_page_46_Figure_4.jpeg)

![](_page_47_Picture_1.jpeg)

**Typical Performance**

## <span id="page-47-0"></span>**11.1 Typical thermal performance at max output power**

![](_page_47_Figure_4.jpeg)

![](_page_47_Figure_5.jpeg)

![](_page_47_Figure_6.jpeg)

![](_page_47_Figure_7.jpeg)

![](_page_47_Picture_163.jpeg)

![](_page_47_Figure_9.jpeg)

**Figure 36 PCB construction details (8 layers, 11.6 oz total Cu Thickness)**

![](_page_48_Picture_1.jpeg)

## <span id="page-48-0"></span>**12 PMBUS Commands**

#### **Table 26 PMBus commands (See UN0049 for more details)**

![](_page_48_Picture_416.jpeg)

#### **PMBUS Commands**

![](_page_49_Picture_2.jpeg)

![](_page_49_Picture_425.jpeg)

#### **PMBUS Commands**

![](_page_50_Picture_2.jpeg)

![](_page_50_Picture_436.jpeg)

#### **PMBUS Commands**

![](_page_51_Picture_2.jpeg)

![](_page_51_Picture_324.jpeg)

#### **PMBUS Commands**

![](_page_52_Picture_2.jpeg)

![](_page_52_Picture_384.jpeg)

Datasheet 53 of 64 V 2.6

#### **PMBUS Commands**

![](_page_53_Picture_2.jpeg)

![](_page_53_Picture_329.jpeg)

*Note:*

- *1. If a low to high to low transaction occurs on the DIO line while the CLK is low after the a START or RESTART and before the first CLK pulse occurs, the transaction will be NAK'd*
- *2. The MFR\_LDO\_MARGIN command is readable and writeable but cannot be saved in the configuration file*
- *3. The MFR\_TPGDLY command is readable and writeable but cannot be saved in the configuration file*
- *4. To avoid inadvertently setting the MFR\_LDO\_MARGIN and MFR\_TPGDLY commands to non-0 values, the LDO VOUT\_MODE command must be set to -8, the LDO POWER\_GOOD\_ON command must be set to 0.109V (or 0V), and the LDO POWER\_GOOD\_OFF command must be set to 0.063V (or 0V)*
- *5. To avoid inadvertently masking LDO STATUS\_INPUT register bits 5, 6, and 7 and LDO STATUS\_TEMPURATURE bits 7 and 6, the LDO VIN\_UV\_WARN\_LIMIT command must be set to a value no larger than 0.49V*

| <b>OPERATION</b>  | ON_OFF_CONFIG       | WRITE_PROTECT        | VOUT_MODE                  |
|-------------------|---------------------|----------------------|----------------------------|
| VOUT_COMMAND      | VOUT_MAX            | VOUT_TRANSITION_RATE | VOUT_SCALE_LOOP            |
| VOUT_MIN          | FREQUENCY_SWITCH    | POWER_MODE           | VOUT_OV_FAULT_LIMIT        |
| VIN_OFF           | IOUT_CAL_GAIN       | IOUT_CAL_OFFSET      | VOUT_OV_FAULT_RESPONSE     |
| VIN_ON            | VOUT_OV_WARN_LIMIT  | VOUT_UV_WARN_LIMIT   | VOUT_UV_FAULT_LIMIT        |
| VIN_UV_WARN_LIMIT | IOUT_OC_WARN_LIMIT  | OT_FAULT_LIMIT       | OT_FAULT_RESPONSE          |
| OT_WARN_LIMIT     | VIN_OV_FAULT_LIMIT  | TON_DELAY            | VIN_OV_FAULT_RESPONSE      |
| IIN_OC_WARN_LIMIT | POWER_GOOD_ON       | POWER_GOOD_OFF       | TON_MAX_FAULT_RESPONSE     |
| TON_RISE          | TON_MAX_FAULT_LIMIT | TOFF_DELAY           | IOUT_OC_FAULT_RESPONSE     |
| TOFF_FALL         | POUT_OP_WARN_LIMIT  | PIN_OP_WARN_LIMIT    | RESET_TRANSITION_RATE      |
| VOUT_RESET        | STATUS_INPUT (Mask) | STATUS_VOUT (Mask)   | STATUS_TEMPERATURE (Mask)  |
|                   | STATUS_CML (Mask)   | STATUS_IOUT (Mask)   | STATUS_MFR_SPECIFIC (Mask) |

**Table 27 PMBus Commands Saved to MTP**

![](_page_54_Picture_1.jpeg)

## <span id="page-54-0"></span>**13 Marking Information**

![](_page_54_Figure_3.jpeg)

**Figure 37 Package Marking**

**Package Information**

![](_page_55_Picture_2.jpeg)

## <span id="page-55-0"></span>**14 Package Information**

![](_page_55_Figure_4.jpeg)

**Figure 38 Package information**

**Package Information**

![](_page_56_Picture_2.jpeg)

## <span id="page-56-0"></span>**14.1 PCB Pad Size**

![](_page_56_Figure_4.jpeg)

**Figure 39 PCB PAD Size**

**Package Information**

![](_page_57_Picture_2.jpeg)

## <span id="page-57-0"></span>**14.2 PCB Pad Spacing**

![](_page_57_Figure_4.jpeg)

**Figure 40 PCB PAD Spacing**

**Package Information**

![](_page_58_Picture_2.jpeg)

## <span id="page-58-0"></span>**14.3 Solder Paste Stencil Pad Size**

![](_page_58_Figure_4.jpeg)

**Figure 41 Solder paste stencil pad size**

**Package Information**

![](_page_59_Picture_2.jpeg)

## <span id="page-59-0"></span>**14.4 Solder Paste Stencil Pad Spacing**

![](_page_59_Figure_4.jpeg)

**Figure 42 Solder paste stencil pad spacing**

![](_page_60_Picture_1.jpeg)

## <span id="page-60-0"></span>**15 Environmental Qualifications**

![](_page_60_Picture_88.jpeg)

![](_page_61_Picture_1.jpeg)

### **Revision History**

## <span id="page-61-0"></span>**Revision History**

![](_page_61_Picture_157.jpeg)

![](_page_62_Picture_1.jpeg)

Published by Infineon Technologies AG 81726 München, Germany © Infineon Technologies AG 2015 All Rights Reserved.

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of noninfringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office [\(www.infineon.com\)](http://www.infineon.com/).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.

#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

**Edition 2021-01-11**

**Published by Infineon Technologies AG**

**81726 Munich, Germany**

**© 2021 Infineon Technologies AG. All Rights Reserved.**

**Do you have a question about this document? Email[: erratum@infineon.com](mailto:erratum@infineon.com;ctdd@infineon.com?subject=Document%20question%20)**

**Document reference IRPS5401 PMIC Data Sheet**

#### <span id="page-63-0"></span>**IMPORTANT NOTICE**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie") .

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

Downloaded From [Oneyac.com](https://www.oneyac.com)

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (**[www.infineon.com](http://www.infineon.com/)**).

#### **WARNINGS**

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.

单击下面可查看定价,库存,交付和生命周期等信息

[>>Infineon\(英飞凌\)](https://www.oneyac.com/brand/990.html)