# ICE1HS01G

# Half-Bridge Resonant Controller

Power Management & Supply



Never stop thinking.

Downloaded From Oneyac.com

#### ICE1HS01G

| <b>Revision</b> | History: | 24 August 2009                      | Target Datasheet |
|-----------------|----------|-------------------------------------|------------------|
| Previous V      | /ersion: |                                     |                  |
| Page            | Subjects | (major changes since last revision) |                  |
|                 |          |                                     |                  |
|                 |          |                                     |                  |
|                 |          |                                     |                  |
|                 |          |                                     |                  |
| <u>.</u>        |          |                                     |                  |
|                 |          |                                     |                  |

For questions on technology, delivery and prices please contact the Infineon Technologies Offices in Germany or the Infineon Technologies Companies and Representatives worldwide: see our webpage at http://www.infineon.com

CoolMOS<sup>™</sup>, CoolSET<sup>™</sup> are trademarks of Infineon Technologies AG.

Edition 24 August 2009

Published by Infineon Technologies AG 81726 Munich, Germany © 2007 Infineon Technologies AG All Rights Reserved.

#### Legal Disclaimer

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (<u>www.infineon.com</u>).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support devices or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.



# ICE1HS01G

ICE1HS01G

PG-DSO-8

# Half-Bridge Resonant Controller

#### **Product Highlights**

- Minimum number of external components
- High accuracy oscillator
- Two-level over current protection
- Over load/open loop protection
- Mains undervoltage protection with adjustable hysteresis
- Adjustable blanking time for over load protection and restart

#### Features

- DSO8 package
- Maximum 600kHz switching frequency
- Adjustable minimum switching frequency with high accuracy
- 50% duty cycle
- Mains input under votlage protection with adjustable hysteresis
- Two levels of overcurrent protection: frequency shift and latch off
- Open-loop/over load protection with extended blanking time
- Built-in digital and nonlinear softstart

# **Typical Application Circuit**

Adjustable restart time during fault protection period

#### Applications

- LCD/PDP TV
- AC-DC adapter
- Audio SMPS



|                    | Туре      | Package  |
|--------------------|-----------|----------|
| ICEINSUIG FG-D30-6 | ICE1HS01G | PG-DSO-8 |

Version 2.0

24 August 2009



| Table of                                                                                              | Contents F                                                                                                                                                                                                                                    | Page                                                           |
|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| <b>1</b><br>1.1<br>1.2                                                                                | Pin Configuration and FunctionalityPin configuration with PG-DSO-8Pin Functionality                                                                                                                                                           | 5                                                              |
| 2                                                                                                     | Representative Block Diagram                                                                                                                                                                                                                  | 6                                                              |
| <b>3</b><br>3.1<br>3.2<br>3.3<br>3.4<br>3.5<br>3.6<br>3.7                                             | Functional description         Oscillator and Pulse Frequency Modulation         IC power supply         Soft start         Current sense         Over current protection         Mains Input Voltage Sense         Over load protection      |                                                                |
| <b>4</b><br>4.1<br>4.2<br>4.3<br>4.3.1<br>4.3.2<br>4.3.3<br>4.3.4<br>4.3.5<br>4.3.6<br>4.3.7<br>4.3.8 | Electrical Characteristics<br>Absolute Maximum Ratings<br>Operating Range<br>Characteristics<br>Supply Section<br>Oscillator Section<br>Input voltage sense<br>Current sense<br>Soft start<br>Feedback<br>Over load protection<br>Gate driver | 12<br>13<br>13<br>13<br>13<br>14<br>14<br>14<br>15<br>15<br>16 |
| 5                                                                                                     | Outline Dimension                                                                                                                                                                                                                             | 17                                                             |



# 1 Pin Configuration and Functionality

#### 1.1 Pin configuration with PG-DSO-8

| Pin | Function |                             |
|-----|----------|-----------------------------|
| 1   | FMIN     | Minimum switching frequency |
| 2   | CS       | Current sense               |
| 3   | FB       | Feedback voltage            |
| 4   | VINS     | Input voltage sense         |
| 5   | GND      | IC ground                   |
| 6   | LG       | Low side gate drive         |
| 7   | HG       | High side gate drive        |
| 8   | VCC      | IC power supply             |



Figure 1 Pin configuration with PG-DSO-8

#### 1.2 Pin Functionality

#### FMIN (minimum switching frequency)

An external resistor is connected between this pin and the ground. The voltage of this pin is constant during operation and thus the resistance determines the current flowing out of this pin. The minimum switching frequency is determined by this current. The maximum

#### Pin Configuration and Functionality

switching frequency and the switching frequency during soft start are also related to the current flowing out of FMIN pin.

#### CS(current sense)

The current sense signal is fed to this pin. Inside the IC, two comparators are provided. If the voltage on CS pin is higher than the first threshold, IC will increase the switching frequency to limit the maximum output power of the converter. If the voltage on this pin exceeds the second threshold, IC will be latched off immediately.

#### FB (feedback)

This pin is connected to the collector of the optocoupler. Internally, during normal operation, this pin is connected to reference voltage source with a pull-up resistor( $R_{FB}$ ). The IC uses the voltage on this pin to adjust the switching frequency within the range of maximum and minimum frequency set by FMIN pin. If FB voltage is higher than  $V_{FBH}$  for a certain fixed blanking time, an extended timer will be started. If over load/open loop protection exists longer than the extended blanking time, IC will enter auto-restart mode. An off timer starts from the instant IC stops switching till IC starts another soft start. This off time is determined by the resistors and capacitor connected to VINS pin.

#### VINS (mains input voltage sense)

The mains input voltage is fed to this pin via a resistive voltage divider. If the voltage on VINS pin is higher than the threshold  $V_{INSON}$ , IC will start to operate with softstart when VCC increases beyond turn on threshold. During operation, if the voltage on this pin falls below the threshold  $V_{INSON}$ , IC will stop switching until the voltage on this pin increases again.

When IC goes into over load protection mode, IC will stop switching and try to restart after a period of time. This period can be adjusted by connectting different capacitors between this pin and ground.

**GND** (ground) IC common ground.

**LG** (low side gate drive) Low side power MOSFET driver.

**HG** (high-side gate drive) Up side power MOSFET driver.

**VCC** (IC power supply) Supply voltage of the IC.



**Representative Block Diagram** 



Figure 2 Representative Block Diagram



# 3 Functional description

The controller ICE1HS01G with two gate outputs is specially designed for LLC resonant half-bridge converters. An oscillator with accurately-programmed frequency range is built inside the IC. The two gate signals are obtained by passing the signal out from the oscillator through a divide-by-two flip-flop. Therefore, two signals are of exactly 50% duty cycle and 180° out of phase. To guarantee the zero-voltage-switching and safe operation in half-bridge topologies, a fixed dead time of 380ns is inserted in each internal when one switch is turned off and the other is turned on.

For LLC resonant half-bridge converter, the output voltage is regulated by changing the switching frequency. ICE1HS01G offers the designer to choose suitable operation frequency range by programming the oscillator with one single resistor.

In addition, ICE1HS01G offers a programmed soft-start function to limit both the inrush current and the overshoot in output voltage.

To protect the system during operation, mains input under-voltage protection and over-current protection are integrated in ICE1HS01G as well.

#### 3.1 Oscillator and Pulse Frequency Modulation

The oscillator is programmed with only one external resistor R<sub>FMIN</sub> connected to FMIN pin. The trimmed capacitor C<sub>FS</sub> is built inside the IC with high accuracy. The simplified oscillator circuit is shown in Figure 3.



Figure 3 Simiplified oscillator circuit

The charge current  $I_{chg}$  is sum of four currents which are  $I_{chg}$  min,  $I_{FB},\,I_{CS}$  and  $I_{SS}.$ 

$$I_{chg} = I_{chgmin} + I_{FB} + I_{cs} + I_{ss}$$
<sup>[1]</sup>

#### **Functional description**

Everytime the capacitor  $C_{FS}$  is charged by  $I_{chg}$  to  $V_{CH}$ , the upper switch is turned off and  $C_{FS}$  will be discharged through  $I_{disc}$ . The charge time determines the on time for gate signal. The discharge time determines the dead time during transition from one gate off to another gate on. The switching waveforms of the oscillator and gate signals are shown in Figure 4.



#### Figure 4 Oscillator waveforms

According to Figures 3 and 4, the on time of each gate can be obtained as

$$T_{on} = \frac{3C_{FS}}{I_{chg}}$$
[2]

The switching frequency can be obtained as

$$f_{s} = \frac{1}{2\left(\frac{3C_{FS}}{I_{chg}} + T_{d}\right)}$$
[3]

where the dead time  $T_d$  is fixed as 380ns.

#### 3.1.1 Minimum charge current

The voltage on pin FMIN is a constant of 1.5V during normal operation. The resistor  $R_{FMIN}$  determines the current( $I_{FMIN}$ ) flowing out from FMIN pin. Around one-tenth of  $I_{FMIN}$  is defined as the minimum charging current( $I_{chg\_min}$ ), which in turn defines the minimum switching frequency as follows.





Figure 5 FMIN versus R<sub>FMIN</sub>

#### 3.1.2 Feedback regulation

The output information is fed into the controller through feedback voltage. If the output power is higher, the feedback voltage will be higher, which will cause the switching frequency to decrease and vice versa.

The regulation of switching frequency is achieved by changing the charging current. An accurate operational transconductance amplifier (OTA) is used to translate the feedback voltage  $V_{FB}$  into current  $I_{FB}$ . The effective range of feedback voltage is from 0.9V to 3.9V.

Figure 6 graphs the relationship between the actual switching frequency and feedback voltage  $V_{\text{FB}}$  when  $R_{\text{FMIN}}\text{=}22\text{kohm}.$ 



Figure 6 Switching frequency versus V<sub>FB</sub>

Burst mode operation is also provided by ICE1HS01G. During LLC operation, the feedback signal V<sub>FB</sub> is continuously monitored. When V<sub>FB</sub> drops below V<sub>FB\_off</sub>, the switching signal will be disabled after a fixed blanking time T<sub>FB</sub>. V<sub>FB</sub> will then rise as V<sub>out</sub> starts to decrease due to no switching signal. Once V<sub>FB</sub> exceeds the threshold V<sub>FB\_on</sub>, the IC resumes to normal operation.

#### **Functional description**

#### Current sense current I<sub>cs</sub>

In LLC resonant topologies, it is necessary to limit the resonant current in case of short circuit or other fault conditions. It is achieved by adding another current lcs to the charging current  $I_{chg}$ .  $I_{CS}$  is limited to 3 times of the minimum charge current.

#### 3.1.4 Soft start current I<sub>SS</sub>

3.1.3

To limit the inrush current and output overshoot during start up, the switching frequency shall be necessary high at start up. The switching frequency will change gradually toward the minimum switching frequency until the feedback voltage comes into regulation. The switching frequency will then go to desired value according to load and input conditions. The soft start current  $I_{ss}$  also has a upper limit of around 3.4 times of minimum charge current. Details of soft start will be shown later.

#### 3.1.5 Charge current I<sub>chg</sub>

The charge current  $I_{chg}$  for IC oscillator capacitor  $C_{FS}$  is the sum of the four parts including  $I_{chg\_min}, I_{FB}, I_{SS}$  and  $I_{CS}$ . To limit the maximum switching frequency, maximum value of  $I_{chg}$  is 5 times of  $I_{chg\_min}$ .

In summary, the maximum charge current during normal operation is  $3I_{chg\_min}$  while the maximum charge current during fault condition or softstart is around  $4I_{chg\_min}$  and  $4.43*I_{chg\_min}$  respectively. Figure 7 shows the maximum switching frequency versus minimum switching frequency during normal operation.



Figure 7 Fmax versus Fmin during normal operation



Figure 8 shows the maximum switching frequency versus minimum switching frequency during softstart.



Figure 8 Fmax\_ss versus Fmin during soft start

#### 3.2 IC power supply

The controller ICE1HS01G is targetting at applications with auxiliary power supply. In most cases, a front-end PFC pre-regulator with a PFC controller is used in the same system.

The controller ICE1HS01G starts to operate when the supply voltage V<sub>VCC</sub> reaches the on-threshold, V<sub>VCCon</sub> of 12V. The minimum operating voltage after turn-on, V<sub>VCCoff</sub>, is at 11V. The maximum recommended operating voltage V<sub>VCCmax</sub> is 18V.

#### 3.3 Soft start

At the beginning of the startup phase, the IC provides a soft start with duration of 32ms with 32 steps. During this period, the switching frequency is controlled internally by changing the current  $I_{SS}$ .

Figure 9 illustrates the actual switching frequency vs startup time when  $R_{FMIN}$ =22kohm. During softstart, the frequency starts from 250kHz, and step by step drops to normal operation point.



Figure 9 Switching frequency during softstart when  $R_{FMIN}$ =22kohm

During soft start, the overload protection is disabled although FB voltage is high.

#### **Functional description**

#### 3.4 Current sense

Current sense in LLC half bridge converters is for protection purpose. The voltage of resonant capacitor  $C_S$  is the sum of the resonant voltage and the dc voltage which is equal to half of the input bus voltage. If resonant current is higher, then the voltage on  $C_S$  is higher. The current informations for both primary side and secondary side are almost the same and can be obtained by dividing and filtering the resonant voltage. The circuit is shown in Figure 10.



Figure 10 Current sense circuit

#### 3.5 Over current protection

The controller ICE1HS01G incorporates two-level over current protection. In case of over-load condition, the lower level OCP will be triggerred, the switching frequency will be increased according to the duration and power of the over load. The higher level OCP is used to protect the converter if transformer winding is shorted, the IC will be latched immediately.

If V<sub>CS</sub> is higher than 0.8V, IC will boost up the switching frequency. If Vcs is lower than 0.75V, IC will resume to normal operation gradually. If V<sub>CS</sub> is always higher than 0.8V for 1.5ms, the frequency will rise to its maximum level. And vice versa.

To sum up, ICE1HS01G will increase the switching frequency to limit the resonant current in case of temporary over-load and will also decrease the switching frequency to its normal value after over-load condition goes away.

#### 3.6 Mains Input Voltage Sense

The working range of mains input voltage needs to be specified for LLC resonant converter. It is important for the controller to have input voltage sensing function and protection features, which lets the IC stop switching when the input voltage falls below the specified range and restarts when the input voltage increases back within the range. The mains input voltage sensing circuit is shown Figure 2. With the



current source  $I_{hys}$  connected between VINS and Ground, an adjustable hysteresis between the on and off input voltage can be created as

$$V_{HYS} = R_{INS1} \cdot I_{hys}$$
[4]

The mains input voltage is divided by  $R_{\rm INS1}$  and  $R_{\rm INS2}$  as shown in the typical application circuit. A current source  $I_{\rm hys}$  is connected from VINS pin to ground in the IC. If the on and off threshold for mains voltage is  $V_{mainon}$  and  $V_{mainoff}$ , the resistors can be decided as

$$R_{INS1} = \frac{V_{mainon} - V_{mainoff}}{I_{hys}}$$
[5]

$$R_{INS2} = R_{INS1} \cdot \frac{V_{INSON}}{V_{mainoff} - V_{INSON}}$$
[6]

#### 3.7 Over load protection

In case of open control loop or output over load fault, the FB voltage will increase to its maximum level. If FB voltage is higher than  $V_{FBH}$  and this condition last longer than a fixed blanking time of  $T_{OLP}$  (20ms), the IC will start the extended blanking timer. The extended blanking timer is realized by charging and discharging the filter capacitor  $C_{FB}$  via the pull up resistor  $R_{FB}$  and  $Q_{FB}$ . The circuit for extended blanking timer is shown in Figure 11.



Figure 11 Circuit connected to FB pin

The FB voltage waveform during a OLP period is shown in Figure 12. After FB voltage has been higher than V<sub>FBH</sub> for the fixed blanking time t1 shown in Figure 11, IC will use internal switch Q<sub>FB</sub> to discharge V<sub>FB</sub> to V<sub>FBL</sub>. After the switch Q<sub>FB</sub> is released, C<sub>FB</sub> will be charged up by Vdd through R<sub>FB</sub>. The time needed for C<sub>FB</sub> being charged to V<sub>FBH</sub> can be calculated as

$$t_{chg} = -\ln\left(\frac{V_{dd} - V_{FBH}}{V_{dd} - V_{FBL}}\right) \cdot R_{FB} \cdot C_{FB}$$
[7]

#### **Functional description**

If C<sub>FB</sub> is 10nF, the time is about 439us. After V<sub>FB</sub> reaches V<sub>FBH</sub>, an internal counter will increase by 1 and the capacitor is discharged to 0.5V by Q<sub>FB</sub> again. The charging and discharging process of C<sub>FB</sub> will be repeated for N<sub>OLP E</sub> times if the fault condition still exist. After the last time of N<sub>OLP E</sub> the FB voltage is pulled down to zero, IC will stop the switch when FB voltage rises to V<sub>FBH</sub> again. This is called over load/open loop proteciton. During the charging and discharging period, the IC will operate with frequency determined by I<sub>chg\_min</sub> and I<sub>CS</sub>.



Figure 12 FB voltage waveform during over load protection

If the converter returns to normal operation during the extended blanking time period, FB voltage can not reach V<sub>FBH</sub> again. Therefore, after FB voltage is discharged to zero voltage, if it can not reach V<sub>FBH</sub> within T<sub>OLP\_R</sub>, IC will reset all the fault timer to zero and return to normal operation.

After IC enters into OLP, both switches will be stopped. However, the IC remains active and will try to start with soft start after an adjustable period. This period is realized by charging and discharging the capacitor  $C_{INS}$ connected to VINS pin for  $N_{OLP_R}$  times. The time is therefore determined by the capacitor  $C_{INS}$  and resistor  $R_{INS1}$  and  $R_{INS2}$ . The circuit implementation of the adjustable off time is shown in Figure 13 and Figure 14 shows the voltage waveform of VINS in this case.

As shown in Figure 14, the C<sub>INS</sub> is discharged to V<sub>INS\_L</sub> when IC enters into OLP at time t1. After that, an internal constant current source I<sub>INST</sub> is turned on to charge C<sub>INS</sub>. Once the voltage on VINS is charged to V<sub>INS\_H</sub>, the current source will be turned off and C<sub>INS</sub> is discharged by another switch Q3 to V<sub>INS\_L</sub> again. The charging and discharging of C<sub>INS</sub> is thought as one cycle. The cylce time is also influenced by the bus



voltage. The charging time  $t_{\text{cha}}$  and discharging time  $t_{\text{disc}}$  can be respectively approximated as

$$t_{cha} = -\ln \left( \frac{\left( V_{BUS} \cdot \frac{R_{eq}}{R_{INSI}} \right) + (I_{INST} \cdot R_{eq}) - V_{INSH}}{\left( V_{BUS} \cdot \frac{R_{eq}}{R_{INSI}} \right) + (I_{INST} \cdot R_{eq}) - V_{INSL}} \right) \cdot R_{eq} \cdot C_{INS}$$
[8]

$$t_{disc} = -ln \left( \frac{V_{BUS} \cdot \frac{R_{eq2}}{R_{INS1}} - V_{INSL}}{V_{BUS} \cdot \frac{R_{eq2}}{R_{INS1}} - V_{INSH}} \right) \cdot R_{eq2} \cdot C_{INS}$$
[9]

In [8],  $R_{eq}$  is the equivalent resistance for parallelling of  $R_{INS1}$  and  $R_{INS2}.$ 

$$R_{eq} = \frac{1}{\frac{1}{R_{INS1}} + \frac{1}{R_{INS2}}}$$
[10]

In [9],  $R_{eq2}$  is the equivalent resistance for parallelling of  $R_{INS1},\,R_{INS2}$  and  $R_{Q3}$  (900ohm typically).

$$R_{eq2} = \frac{1}{\frac{1}{R_{INS1}} + \frac{1}{R_{INS2}} + \frac{1}{R_{O3}}}$$
[11]

IC will repeat the charging and discharging process for  $N_{OLP\_R}$  times. After that, IC will turn off the switches for both charging and discharging. In addition, the current source for hysteresis will be turned on and another blanking time of  $T_{BL\_VINS}$ , the time between t2 and t3 as shown in Fiugre 14, will be added so that VINS pin fully recovers and represents the bus voltage information. IC will start the soft start after the additional blanking time in case  $V_{\text{VINS}}$  is higher than the  $V_{\text{VINSon}}$ .



Figure 13 Circuit connected to VINS pin



Figure 14 VINS voltage waveform during blanking time after OLP and before IC restarts



# 4 Electrical Characteristics

Note: All voltages are measured with respect to ground (Pin 5). The voltage levels are valid if other ratings are not violated.

#### 4.1 Absolute Maximum Ratings

Note: Absolute maximum ratings are defined as ratings, which when being exceeded may lead to destruction of the integrated circuit. For the same reason make sure, that any capacitor that will be connected to pin 8 (VCC) is discharged before assembling the application circuit.

| Parameter                                           | Symbol                  | Limit Values |                    | Unit | Remarks                        |
|-----------------------------------------------------|-------------------------|--------------|--------------------|------|--------------------------------|
|                                                     |                         | min.         | max.               |      |                                |
| VCC Supply Voltage                                  | V <sub>VCC</sub>        | -0.3         | 20.5 <sup>1)</sup> | V    |                                |
| V <sub>HG</sub> Voltage                             | V <sub>LG</sub>         | -0.3         | 18                 | V    |                                |
| V <sub>LG</sub> Voltage                             | V <sub>LG</sub>         | -0.3         | 18                 | V    |                                |
| CS voltage                                          | V <sub>CS</sub>         | -0.3         | 5                  | V    |                                |
| FB voltage                                          | V <sub>FB</sub>         | -0.3         | 5                  | V    |                                |
| VINS voltage                                        | V <sub>VINS</sub>       | -0.3         | 5                  | V    |                                |
| FMIN voltage                                        | V <sub>FMIN</sub>       | -0.3         | 5                  | V    |                                |
| Maximum source current on FMIN                      | I <sub>FMIN</sub>       |              | 2.5                | mA   |                                |
| Junction Temperature                                | T <sub>j</sub>          | -40          | 125                | °C   |                                |
| Storage Temperature                                 | Τ <sub>S</sub>          | -55          | 150                | °C   |                                |
| Thermal Resistance<br>Junction-Ambient for PG-DSO-8 | R <sub>thJA</sub> (DSO) | -            | 185                | K/W  | PG-DSO-8                       |
| ESD Capability                                      | V <sub>ESD</sub>        | -            | 2                  | kV   | Human body model <sup>2)</sup> |

1) Stress beyond this limit may destroy the device. Functional operation of the device at this or any condition beyond those indicated under 4.2 Operating Range is not implied. Exposure to absolute maximum rated conditions for extended periods of time may affect device reliability..

2) According to EIA/JESD22-A114-B (discharging a 100pF capacitor through a  $1.5k\Omega$  series resistor)

#### 4.2 Operating Range

Note: Within the operating range the IC operates as described in the functional description.

| Parameter            | Symbol            | Limit Values |      | Limit Values |  | Unit | Remarks |
|----------------------|-------------------|--------------|------|--------------|--|------|---------|
|                      |                   | min.         | max. |              |  |      |         |
| VCC Supply Voltage   | V <sub>VCC</sub>  | 10.2         | 18   | V            |  |      |         |
| Junction Temperature | T <sub>jCon</sub> | -25          | 125  | °C           |  |      |         |



#### 4.3 Characteristics

#### 4.3.1 Supply Section

Note: The electrical characteristics involve the spread of values guaranteed within the specified supply voltage and junction temperature range  $T_J$  from – 25 °C to 125°C. Typical values represent the median values, which are related to 25°C. If not otherwise stated, a supply voltage of  $V_{CC}$  = 15 V is assumed.

| Parameter                                           | Symbol                 |      | Limit Valu                                  | es   | Unit | Test Condition                                                                                                     |
|-----------------------------------------------------|------------------------|------|---------------------------------------------|------|------|--------------------------------------------------------------------------------------------------------------------|
|                                                     |                        | min. | typ.                                        | max. |      |                                                                                                                    |
| Start up Current                                    | I <sub>VCCstart</sub>  | 200  | 350                                         | 530  | μA   | V <sub>VCCon</sub> -0.1V                                                                                           |
| Supply Current in operation with inactive gate      | I <sub>VCCop</sub>     | -    |                                             | 3    | mA   | no switching;                                                                                                      |
| Supply Current in normal operation with active gate | I <sub>VCCactive</sub> | -    | 5.8                                         |      | mA   | $\begin{array}{l} Freq=50kHz\\ R_{FMIN}=30k\Omega\\ V_{FB}=4.2V, V_{CS}=0V\\ C_{L}=2.2nF, V_{VCC}=15V \end{array}$ |
| VCC Turn-On Threshold                               | V <sub>VCCon</sub>     | 11.3 | 12                                          | 12.7 | V    |                                                                                                                    |
| VCC Hysteresis                                      | V <sub>VCChys</sub>    | 0.68 | 0.95                                        | 1.25 | V    |                                                                                                                    |
| VCC Turn-Off Threshold                              | V <sub>VCCoff</sub>    | -    | V <sub>VCCon</sub> -<br>V <sub>VCChys</sub> | -    | V    |                                                                                                                    |
| Trimmed Reference Voltage                           | V <sub>REF</sub>       | 4.90 | 5.0                                         | 5.10 | V    | I <sub>FB</sub> =0                                                                                                 |

#### 4.3.2 Oscillator Section

| Parameter                                           | Symbol               |      | Limit Val | ues  | Unit | Test Condition                                                                                                                                                                         |
|-----------------------------------------------------|----------------------|------|-----------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                     |                      | min. | typ.      | max. |      |                                                                                                                                                                                        |
| Minimum switching frequency                         | F <sub>MIN</sub>     | 47   | 50        | 53   | kHz  | $R_{FMIN}$ =30k $\Omega$ ;                                                                                                                                                             |
| Maximum switching frequency during normal operation | F <sub>MAX_N</sub>   |      | 128       |      | kHz  | $R_{FMIN}$ =30kΩ;V <sub>FB</sub> =0.6V,<br>V <sub>CS</sub> =0V, after softstart                                                                                                        |
| Maximum switching frequency during protection       | F <sub>MAX_P</sub>   |      | 203       |      | kHz  | $ \begin{array}{c} R_{FMIN}\texttt{=}30k\Omega;V_{FB}\texttt{=}0.6V,\\ V_{CS}\texttt{=}1V \end{array} $                                                                                |
| Absolute Maximum switching frequency                | F <sub>MAX_abs</sub> |      | 609       |      | kHz  | $\begin{array}{c} R_{FMIN} \texttt{=} \texttt{4.8k}\Omega, \\ V_{FB} \texttt{=} \texttt{0.9V}, V_{CS} \texttt{=} \texttt{1V}, \texttt{soft} \\ \texttt{start first cycle} \end{array}$ |
| Reference voltage on FMIN                           | V <sub>OSCRef</sub>  | 1.44 | 1.5       | 1.56 | V    |                                                                                                                                                                                        |
| Dead time                                           | T <sub>d</sub>       | 340  | 380       | 420  | ns   | $ \begin{array}{c} R_{FMIN} \texttt{=} \texttt{30k} \Omega; V_{FB} \texttt{=} \texttt{0.6V}, \\ V_{CS} \texttt{=} 0V \end{array} $                                                     |
| Oscillation duty cycle                              | D                    | 48   | 50        | 52   | %    | based on calculation                                                                                                                                                                   |



#### 4.3.3 Input voltage sense

| Parameter                                                 | Symbol                | Limit Values |      |      | Unit | Test Condition |
|-----------------------------------------------------------|-----------------------|--------------|------|------|------|----------------|
|                                                           |                       | min.         | typ. | max. |      |                |
| Input voltage on threshold                                | V <sub>VINSon</sub>   | 1.2          | 1.25 | 1.3  | V    |                |
| Bias current on VINS pin                                  | I <sub>hys</sub>      | 9            | 12   | 15   | μA   |                |
| Blankint time for leaving mains undervoltage protection   | T <sub>VINS_out</sub> |              | 500  |      | μS   |                |
| Blanking time for entering mains under voltage protection | $T_{VINS\_in}$        |              | 50   |      | μS   |                |

#### 4.3.4 Current sense

| Parameter                                                  | Symbol             | Limit Values |      |      | Unit | Test Condition                                                                                                                                                                                                                                                 |
|------------------------------------------------------------|--------------------|--------------|------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                            |                    | min.         | typ. | max. |      |                                                                                                                                                                                                                                                                |
| Overcurrent protection low                                 | V <sub>CSL</sub>   | 0.75         | 0.8  | 0.85 | V    |                                                                                                                                                                                                                                                                |
| Hysteresis voltage for<br>overcurrent protection low       |                    |              | 50   |      | mV   |                                                                                                                                                                                                                                                                |
| Overcurrent protection high                                | V <sub>CSH</sub>   | 1.57         | 1.63 | 1.7  | V    |                                                                                                                                                                                                                                                                |
| Blanking time for OCP latch                                | T <sub>OCP_L</sub> | _            | 300  | _    | ns   |                                                                                                                                                                                                                                                                |
| Maximum switching frequency during over current protection | F <sub>MAX_C</sub> |              | 163  |      | kHz  | $\begin{array}{c} {\sf R}_{\sf FMIN} {=} 30 k\Omega; {\sf V}_{\sf FB} {=} 4.2 {\sf V}, \\ {\sf V}_{\sf CS} {=} 1 {\sf V}, \mbox{ after soft start} \\ \mbox{ and } 2 {\sf ms} \mbox{ after } {\sf V}_{\sf CS} \\ \mbox{ higher than } 0.8 {\sf V} \end{array}$ |
| Counter input voltage high                                 | V <sub>CS_CH</sub> |              | 4.5  |      | V    | Not subject to test                                                                                                                                                                                                                                            |
| Counter input voltage low level                            | V <sub>CS_CL</sub> |              | 0.5  |      | V    | Not subject to test                                                                                                                                                                                                                                            |
| Blanking time after each gate is turned on                 | T <sub>LEB</sub>   |              | 250  |      | ns   |                                                                                                                                                                                                                                                                |



#### 4.3.5 Soft start

| Parameter                                         | Symbol               | Limit Values |      |      | Unit | Test Condition                                                 |
|---------------------------------------------------|----------------------|--------------|------|------|------|----------------------------------------------------------------|
|                                                   |                      | min.         | typ. | max. |      |                                                                |
| Soft start timer                                  | T <sub>ss</sub>      | -            | 1    | -    | ms   | Test as a 32ms                                                 |
| Soft start steps                                  | N <sub>SS</sub>      |              | 32   |      |      | softstart time                                                 |
| Ratio of I <sub>SS</sub> over I <sub>chgmin</sub> |                      | -            | 3.43 | -    |      | Not subject to test                                            |
| Soft start frequency                              | F <sub>ss_step</sub> |              | 184  |      | kHz  | R <sub>FMIN</sub> =30kΩ;<br>Td=380ns; first cycle<br>softstart |

#### 4.3.6 Feedback

| Parameter                                           | Symbol Limit Values |      |      | Unit | Test Condition |  |
|-----------------------------------------------------|---------------------|------|------|------|----------------|--|
|                                                     |                     | min. | typ. | max. |                |  |
| Feedback voltage below which there is no regulation | $V_{FB\_min}$       |      | 0.9  |      | V              |  |
| Feedback voltage above which there is no regulation | V <sub>FB_max</sub> |      | 3.9  |      | V              |  |
| Pull up resistance                                  | R <sub>FB</sub>     | 15   | 20   | 25   | kΩ             |  |
| Feedback voltage below which there is no switch     | V <sub>FB_off</sub> |      | 0.2  |      | V              |  |
| Feedback voltage above which IC resumes switch      | V <sub>FB_on</sub>  |      | 0.3  |      | V              |  |
| Blanking time for switch on and off                 | T <sub>FB</sub>     |      | 200  |      | ns             |  |

Note: The trend of all the voltage levels in the Control Unit is the same regarding the deviation except  $V_{VCCOVP}$ 



#### **Electrical Characteristics**

#### 4.3.7 Over load/Open loop protection

| Feedback voltage for open loop/over load protection                                           | V <sub>FBH</sub>     |   | 4.5  |   | V   |
|-----------------------------------------------------------------------------------------------|----------------------|---|------|---|-----|
| Feedback votlage high level for extended timer                                                | V <sub>FB_CH</sub>   |   | 4.5  |   | V   |
| Feedback votlage low level for extended timer                                                 | V <sub>FB_CL</sub>   |   | 0.5  |   | V   |
| On resistance of pulling down switch $Q_{FB}$                                                 | R <sub>QFB</sub>     |   | 900  |   | ohm |
| Fixed Blanking time for open<br>loop/over load protection                                     | T <sub>OLP_F</sub>   | - | 20   | - | ms  |
| Maximum time for FB voltage<br>to go up to V <sub>FBH</sub> during<br>extended blanking timer | T <sub>OLP_R</sub>   | - | 1.28 | - | ms  |
| Extended counter                                                                              | N <sub>OLP_E</sub>   |   | 512  |   |     |
| Charging current on VINS pin for restart time                                                 | I <sub>INST</sub>    |   | 750  |   | μΑ  |
| Maximum voltage on VINS pin charged by I <sub>INST</sub>                                      | V <sub>INS_H</sub>   |   | 4.5  |   | V   |
| Minimum voltage on VINS pin pulled down by $Q_3$                                              | V <sub>INS_L</sub>   |   | 0.5  |   | V   |
| On resistance of pulling down switch $Q_3$                                                    | R <sub>Q3</sub>      |   | 900  |   | ohm |
| Restart counter number                                                                        | N <sub>OLP_R</sub>   |   | 2048 |   |     |
| Blanking time before IC<br>restarts after restart counter<br>reaches 2048                     | T <sub>BL_VINS</sub> | - | 20   | - | ms  |

#### 4.3.8 Gate driver

| Parameter                          | Symbol               | Limit Values |      |      | Unit | Test Condition                                   |
|------------------------------------|----------------------|--------------|------|------|------|--------------------------------------------------|
|                                    |                      | min.         | typ. | max. |      |                                                  |
| Output voltage at logic low        | V <sub>GATElow</sub> |              | -    | 1.5  | V    | V <sub>VCC</sub> =5V<br>I <sub>OUT</sub> = 20mA  |
| Output voltage at logic high       | $V_{GATEhigh}$       |              | 9    |      | V    | $V_{VCC}=V_{VCCoff}+0.2V$<br>$C_{L}=2.2nF$       |
| Output voltage active shut down    | $V_{GATEasd}$        |              | 1.0  |      | V    | V <sub>VCC</sub> = 5V<br>I <sub>OUT</sub> = 20mA |
| Rise Time                          | t <sub>rise</sub>    | -            | 100  | -    | ns   | C <sub>L</sub> = 2.2nF                           |
| Fall Time                          | t <sub>fall</sub>    | -            | 25   | -    | ns   | C <sub>L</sub> = 2.2nF                           |
| GATE current, Peak<br>Rising Edge  | I <sub>GATE_R</sub>  | 1            |      | -    | A    | $C_{L} = 2.2 n F^{1}$                            |
| GATE current, Peak<br>Falling Edge | I <sub>GATE_F</sub>  | -            | -    | 1.5  | А    | $C_{L} = 2.2 n F^{1}$                            |



#### **Outline Dimension**

1) Design characteristics (not meant for production testing)

# 5 Outline Dimension

#### PG-DSO-8

(Plastic Dual Small Outline)



1) Does not include plastic or metal protrusion of 0.15 max. per side

Figure 15 PG-DSO-8 \*Dimensions in mm

# **Total Quality Management**

Qualität hat für uns eine umfassende Bedeutung. Wir wollen allen Ihren Ansprüchen in der bestmöglichen Weise gerecht werden. Es geht uns also nicht nur um die Produktqualität – unsere Anstrengungen gelten gleichermaßen der Lieferqualität und Logistik, dem Service und Support sowie allen sonstigen Beratungs- und Betreuungsleistungen.

Dazu gehört eine bestimmte Geisteshaltung unserer Mitarbeiter. Total Quality im Denken und Handeln gegenüber Kollegen, Lieferanten und Ihnen, unserem Kunden. Unsere Leitlinie ist jede Aufgabe mit "Null Fehlern" zu lösen – in offener Sichtweise auch über den eigenen Arbeitsplatz hinaus – und uns ständig zu verbessern.

Unternehmensweit orientieren wir uns dabei auch an "top" (Time Optimized Processes), um Ihnen durch größere Schnelligkeit den entscheidenden Wettbewerbsvorsprung zu verschaffen.

Geben Sie uns die Chance, hohe Leistung durch umfassende Qualität zu beweisen. Quality takes on an allencompassing significance at Semiconductor Group. For us it means living up to each and every one of your demands in the best possible way. So we are not only concerned with product quality. We direct our efforts equally at quality of supply and logistics, service and support, as well as all the other ways in which we advise and attend to you.

Part of this is the very special attitude of our staff. Total Quality in thought and deed, towards co-workers, suppliers and you, our customer. Our guideline is "do everything with zero defects", in an open manner that is demonstrated beyond your immediate workplace, and to constantly improve.

Throughout the corporation we also think in terms of Time Optimized Processes (top), greater speed on our part to give you that decisive competitive edge.

Give us the chance to prove the best of performance through the best of quality – you will be convinced.

Wir werden Sie überzeugen.

http://www.infineon.com



单击下面可查看定价,库存,交付和生命周期等信息

>>Infineon Technologies(英飞凌)

>>点击查看相关商品