# IRF7807TRPbF-1 IRF7807ATRPbF-1 # **HEXFET® Chip-Set for DC-DC Converters** | V <sub>DS</sub> | 30 | V | |--------------------------|-----|----| | R <sub>DS(on) max</sub> | 25 | mΩ | | $(@V_{GS} = 4.5V)$ | | | | Q <sub>g (typical)</sub> | 12 | nC | | I <sub>D</sub> | 8.3 | Α | | (@T <sub>A</sub> = 25°C) | 0.3 | A | ### **Features** | Industry-standard pinout SO-8 Package | |---------------------------------------------------| | Compatible with Existing Surface Mount Techniques | | RoHS Compliant, Halogen-Free | | MSL1, Industrial qualification | Benefits | Multi-Vendor Compatibility | |----------------------------| | Easier Manufacturing | | Environmentally Friendlier | | Increased Reliability | | Door Dort Number | Doolsono Tuno | Standard Pac | k | Ovdeveble Best Noveber | | |------------------|---------------|---------------|----------|------------------------|--| | Base Part Number | Package Type | Form | Quantity | Orderable Part Number | | | IRF7807PbF-1 | SO-8 | Tape and Reel | 4000 | IRF7807TRPbF-1 | | | IRF7807APbF-1 | 30-6 | Tape and Reel | 4000 | IRF7807ATRPbF-1 | | ## **Absolute Maximum Ratings** | Parameter | Symbol | IRF7807 | IRF7807A | Units | | |---------------------------------|-----------------------------------|-----------------|----------|-------|---| | Drain-Source Voltage | | V <sub>DS</sub> | 3 | 30 | | | Gate-Source Voltage | iate-Source Voltage | | ± | 12 | | | Continuous Drain or Source | 25°C | I <sub>D</sub> | 8.3 | 8.3 | Α | | Current (V <sub>GS</sub> ≥4.5V) | 70°C | | 6.6 | 6.6 | | | Pulsed Drain Current① | | I <sub>DM</sub> | 66 | 66 | | | Power Dissipation 25°C | | P <sub>D</sub> | 2.5 | | W | | | 70°C | | 1. | .6 | | | Junction & Storage Temperat | T <sub>J</sub> , T <sub>STG</sub> | –55 to | o 150 | °C | | | Continuous Source Current (B | Is | 2.5 | 2.5 | Α | | | Pulsed source Current | | I <sub>SM</sub> | 66 | 66 | | ## **Thermal Resistance** | Parameter | | Max. | Units | |------------------------------|------------------|------|-------| | Maximum Junction-to-Ambient3 | R <sub>eJA</sub> | 50 | °C/W | | Electrical Characteristics | | IRF7807 | | IRF7807A | | | | | | |------------------------------------------------------|----------------------|---------|------|----------|-----|------|------|-------|-------------------------------------------| | Parameter | | Min | Тур | Max | Min | Тур | Max | Units | Conditions | | Drain-to-Source<br>Breakdown Voltage* | V <sub>(BR)DSS</sub> | 30 | _ | _ | 30 | _ | _ | V | $V_{GS} = 0V, I_{D} = 250\mu A$ | | Static Drain-Source on Resistance* | R <sub>DS</sub> (on) | | 17 | 25 | | 17 | 25 | mΩ | $V_{GS} = 4.5V, I_{D} = 7A@$ | | Gate Threshold Voltage* | V <sub>GS</sub> (th) | 1.0 | | | 1.0 | | | V | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$ | | Drain-Source Leakage | I <sub>DSS</sub> | | | 30 | | | 30 | μΑ | $V_{DS} = 24V, V_{GS} = 0$ | | Current* | | | | 150 | | | 150 | | $V_{DS} = 24V, V_{GS} = 0,$<br>Tj = 100°C | | Gate-Source Leakage<br>Current* | I <sub>GSS</sub> | | | ±100 | | | ±100 | nA | $V_{GS} = \pm 12V$ | | Total Gate Charge* | Qg | | 12 | 17 | | 12 | 17 | | $V_{GS} = 5V, I_D = 7A$ | | Pre-Vth<br>Gate-Source Charge | Q <sub>gs1</sub> | | 2.1 | | | 2.1 | | | $V_{DS} = 16V$ , $I_{D} = 7A$ | | Post-Vth<br>Gate-Source Charge | Q <sub>gs2</sub> | | 0.76 | | | 0.76 | | nC | | | Gate to Drain Charge | $Q_{gd}$ | | 2.9 | | | 2.9 | | | | | Switch Charge* (Q <sub>gs2</sub> + Q <sub>gd</sub> ) | Q <sub>sw</sub> | | 3.66 | 5.2 | | 3.66 | | | | | Output Charge* | Q <sub>oss</sub> | | 14 | 16.8 | | 14 | 16.8 | [ | $V_{DS} = 16V, V_{GS} = 0$ | | Gate Resistance | $R_g$ | | 1.2 | | | 1.2 | | Ω | | | Turn-on Delay Time | t <sub>d</sub> (on) | | 12 | | | 12 | | | $V_{DD} = 16V$ | | Rise Time | t <sub>r</sub> | | 17 | | | 17 | | ns | $I_D = 7A$ | | Turn-off Delay Time | t <sub>d</sub> (off) | | 25 | | | 25 | | | $R_g = 2\Omega$ | | Fall Time | t <sub>f</sub> | | 6 | | | 6 | | | V <sub>gs</sub> = 4.5V<br>Resistive Load | # **Source-Drain Rating & Characteristics** | Parameter | | Min | Тур | Max | Min | Тур | Max | Units | Conditions | |----------------------------------------------------------|--------------------|-----|-----|-----|-----|-----|-----|-------|--------------------------------------------------------------------------------------| | Diode Forward<br>Voltage* | V <sub>SD</sub> | | | 1.2 | | | 1.2 | V | $I_S = 7A \odot$ , $V_{GS} = 0V$ | | Reverse Recovery<br>Charge® | Q <sub>rr</sub> | | 80 | | | 80 | | nC | di/dt = $700A/\mu s$<br>$V_{DS} = 16V, V_{GS} = 0V, I_{S} = 7A$ | | Reverse Recovery<br>Charge (with Parallel<br>Schotkky) ④ | Q <sub>rr(s)</sub> | | 50 | | | 50 | | | di/dt = $700A/\mu s$<br>(with $10BQ040$ )<br>$V_{DS} = 16V, V_{GS} = 0V, I_{S} = 7A$ | ### Notes: - Repetitive rating; pulse width limited by max. junction temperature. Pulse width $\leq$ 300 µs; duty cycle $\leq$ 2%. When mounted on 1 inch square copper board, t < 10 sec. Typ = measured Q $_{oss}$ Devices are 100% tested to these parameters. # Power MOSFET Selection for DC/DC Converters #### **Control FET** Special attention has been given to the power losses in the switching elements of the circuit - Q1 and Q2. Power losses in the high side switch Q1, also called the Control FET, are impacted by the $R_{\mbox{\tiny ds(on)}}$ of the MOSFET, but these conduction losses are only about one half of the total losses. Power losses in the control switch Q1 are given by; $$P_{loss} = P_{conduction} + P_{switching} + P_{drive} + P_{output}$$ This can be expanded and approximated by; $$\begin{split} P_{loss} &= \left(I_{rms}^{2} \times R_{ds(on)}\right) \\ &+ \left(I \times \frac{Q_{gd}}{i_{g}} \times V_{in} \times f\right) + \left(I \times \frac{Q_{gs2}}{i_{g}} \times V_{in} \times f\right) \\ &+ \left(Q_{g} \times V_{g} \times f\right) \\ &+ \left(\frac{Q_{oss}}{2} \times V_{in} \times f\right) \end{split}$$ This simplified loss equation includes the terms $Q_{\rm gs2}$ and $Q_{\rm oss}$ which are new to Power MOSFET data sheets. Q<sub>gs2</sub> is a sub element of traditional gate-source charge that is included in all MOSFET data sheets. The importance of splitting this gate-source charge into two sub elements, Q<sub>gs1</sub>, and Q<sub>gs2</sub>, can be seen from Fig 1. elements, $Q_{gs1}$ and $Q_{gs2}$ , can be seen from Fig 1. $Q_{gs2}$ indicates the charge that must be supplied by the gate driver between the time that the threshold voltage has been reached (t1) and the time the drain current rises to $I_{dmax}$ (t2) at which time the drain voltage begins to change. Minimizing $Q_{gs2}$ is a critical factor in reducing switching losses in Q1. $Q_{\rm oss}$ is the charge that must be supplied to the output capacitance of the MOSFET during every switching cycle. Figure 2 shows how $Q_{\rm oss}$ is formed by the parallel combination of the voltage dependant (non-linear) capacitance's $C_{\rm ds}$ and $C_{\rm dg}$ when multiplied by the power supply input buss voltage. Figure 1: Typical MOSFET switching waveform #### **Synchronous FET** The power loss equation for Q2 is approximated by; $$\begin{split} P_{loss} &= P_{conduction} + P_{drive} + P_{output}^* \\ P_{loss} &= \left(I_{rms}^2 \times R_{ds(on)}\right) \\ &+ \left(Q_g \times V_g \times f\right) \\ &+ \left(\frac{Q_{ass}}{2} \times V_{in} \times f\right) + \left(Q_{rr} \times V_{in} \times f\right) \end{split}$$ \*dissipated primarily in Q1. For the synchronous MOSFET Q2, $R_{\rm ds(on)}$ is an important characteristic; however, once again the importance of gate charge must not be overlooked since it impacts three critical areas. Under light load the MOSFET must still be turned on and off by the control IC so the gate drive losses become much more significant. Secondly, the output charge $Q_{\rm oss}$ and reverse recovery charge $Q_{\rm r}$ both generate losses that are transfered to Q1 and increase the dissipation in that device. Thirdly, gate charge will impact the MOSFETs' susceptibility to Cdv/dt turn on. The drain of Q2 is connected to the switching node of the converter and therefore sees transitions between ground and $V_{\rm in}$ . As Q1 turns on and off there is a rate of change of drain voltage dV/dt which is capacitively coupled to the gate of Q2 and can induce a voltage spike on the gate that is sufficient to turn the MOSFET on, resulting in shoot-through current . The ratio of $\rm Q_{gd}/\rm Q_{gs1}$ must be minimized to reduce the potential for Cdv/dt turn on. Spice model for IRF7807 can be downloaded in machine readable format at www.irf.com. Figure 2: Q<sub>oss</sub> Characteristic # **Typical Mobile PC Application** The performance of these new devices has been tested in circuit and correlates well with performance predictions generated by the system models. An advantage of this new technology platform is that the MOSFETs it produces are suitable for both control FET and synchronous FET applications. This has been demonstrated with the 3.3V and 5V converters. (Fig 3 and Fig 4). In these applications the same MOSFET IRF7807 was used for both the control FET (Q1) and the synchronous FET (Q2). This provides a highly effective cost/performance solution. MILLIMETERS # **SO-8 Package Outline** Dimensions are shown in millimeters (inches) | DIIVI | MIN | MAX | MIN | MAX | |-------|--------|-------|---------|-------| | Α | .0532 | .0688 | 1.35 | 1.75 | | Al | .0040 | .0098 | 0.10 | 0.25 | | b | .013 | .020 | 0.33 | 0.51 | | С | .0075 | .0098 | 0.19 | 0.25 | | D | .189 | .1968 | 4.80 | 5.00 | | Е | .1497 | .1574 | 3.80 | 4.00 | | е | .050 B | ASIC | 1.27 B | ASIC | | еl | .025 B | ASIC | 0.635 E | BASIC | | Н | .2284 | .2440 | 5.80 | 6.20 | | K | .0099 | .0196 | 0.25 | 0.50 | | L | .016 | .050 | 0.40 | 1.27 | | У | 0° | 8° | 0° | 8° | INCHES - K x 45° #### NOTES - 1. DIMENSIONING & TOLERANCING PER ASME Y14.5M-1994. - 2. CONTROLLING DIMENSION: MILLIMETER - 3. DIMENSIONS ARE SHOWN IN MILLIMETERS (INCHES). - 4. OUTLINE CONFORMS TO JEDEC OUTLINE MS-012AA. - (5) DIMENSION DOES NOT INCLUDE MOLD PROTRUSIONS. MOLD PROTRUSIONS NOT TO EXCEED 0.15 (.006). - (6) DIMENSION DOES NOT INCLUDE MOLD PROTRUSIONS. MOLD PROTRUSIONS NOT TO EXCEED 0.25 (.010). - DIMENSION IS THE LENGTH OF LEAD FOR SOLDERING TO A SUBSTRATE. # **SO-8 Part Marking** EXAMPLE: THIS IS AN IRF7101 (MOSFET) Note: For the most current drawing please refer to IR website at: http://www.irf.com/package/ 7 # **SO-8 Tape and Reel** (Dimensions are shown in millimeters (inches)) #### NOTES: - 1. CONTROLLING DIMENSION : MILLIMETER. - 2. ALL DIMENSIONS ARE SHOWN IN MILLIMETERS(INCHES). - 3. OUTLINE CONFORMS TO EIA-481 & EIA-541. #### NOTES: - 1. CONTROLLING DIMENSION : MILLIMETER. - 2. OUTLINE CONFORMS TO EIA-481 & EIA-541. Note: For the most current drawing please refer to IR website at: http://www.irf.com/package/ 8 Qualification information<sup>†</sup> | Guannoution information | | | | | |----------------------------|-------------------------------------------------------------|-----------------------------------------------|--|--| | Qualification level | Inclustrial<br>(per JEDEC JESD47F <sup>††</sup> guidelines) | | | | | Moisture Sensitivity Level | SO-8 | MSL1<br>(per JEDEC J-STD-020D <sup>††</sup> ) | | | | RoHS compliant | Yes | | | | - † Qualification standards can be found at International Rectifier's web site: http://www.irf.com/product-info/reliability - †† Applicable version of JEDEC standard at the time of product release **Revision History** | TICVISION THISTORY | | |--------------------|------------------------------------------------------------------------------------| | Date | Comments | | 10/16/2014 | Corrected part number from" IRF7807/APbF-1" to "IRF7807/ATRPbF-1" -all pages | | | • Removed the "IRF7807/APbF-1" bulk part number from ordering information on page1 | IR WORLD HEADQUARTERS: 101 N. Sepulveda Blvd., El Segundo, California 90245, USA To contact International Rectifier, please visit <a href="http://www.irf.com/whoto-call/">http://www.irf.com/whoto-call/</a> 单击下面可查看定价,库存,交付和生命周期等信息 >>Infineon Technologies(英飞凌)