#### PD-95210

Units

v

А

W

°C

А

# International

# IRF7807VPbF

#### N Channel Application Specific MOSFET

- Ideal for Mobile DC-DC Converters
- Low Conduction Losses
- Low Switching Losses
- 100% R<sub>G</sub> Tested
- Lead-Free

#### Description

This new device employs advanced HEXFET Power MOSFET technology to achieve an unprecedented balance of on-resistance and gate charge. The reduction of conduction and switching losses makes it ideal for high efficiency DC-DC Converters that power the latest generation of mobile microprocessors.

A pair of IRF7807V devices provides the best cost/ performance solution for system voltages, such as 3.3V and 5V.

#### HEXFET<sup>®</sup> Power MOSFET



#### DEVICE CHARACTERISTICS (5)

|                     | IRF7807V |
|---------------------|----------|
| R <sub>DS(on)</sub> | 17 mΩ    |
| Q <sub>G</sub>      | 9.5 nC   |
| Q <sub>SW</sub>     | 3.4 nC   |
| Q <sub>OSS</sub>    | 12 nC    |

66

#### Parameter Symbol **IRF7807V** Drain-Source Voltage $V_{DS}$ 30 $V_{GS}$ Gate-Source Voltage ±20 Continuous Drain or Source $T_A = 25^{\circ}C$ 8.3 $I_D$ $(V_{GS} \ge 4.5V)$ $T_A = 70^{\circ}C$ 6.6 Pulsed Drain Current ① I<sub>DM</sub> 66 $T_A = 25^{\circ}C$ 2.5 $\mathsf{P}_\mathsf{D}$ Power Dissipation ③ $T_A = 70^{\circ}C$ 1.6 Junction & Storage Temperature Range -55 to 150 T<sub>J</sub>, T<sub>STG</sub> Continuous Source Current (Body Diode) $I_S$ 2.5

#### **Absolute Maximum Ratings**

#### **Thermal Resistance**

Pulsed Source Current ①

| Parameter                       | Symbol           | Тур | Max | Units |
|---------------------------------|------------------|-----|-----|-------|
| Maximum Junction-to-Ambient 3 6 | R <sub>0JA</sub> |     | 50  | °C/W  |
| Maximum Junction-to-Lead ©      | R <sub>eJL</sub> |     | 20  | C/W   |

 $I_{SM}$ 

#### **Electrical Characteristics**

| Parameter                                           | Symbol              | Min | Тур | Max  | Units | Conditions                                       |
|-----------------------------------------------------|---------------------|-----|-----|------|-------|--------------------------------------------------|
| Drain-Source Breakdown Voltage                      | $BV_{DSS}$          | 30  |     |      | V     | $V_{GS} = 0V, I_{D} = 250 \mu A$                 |
| Static Drain-Source On-Resistance                   | R <sub>DS(on)</sub> |     | 17  | 25   | mΩ    | $V_{GS} = 4.5V, I_{D} = 7.0A$ ②                  |
| Gate Threshold Voltage                              | V <sub>GS(th)</sub> | 1.0 |     | 3.0  | V     | $V_{DS} = V_{GS}, I_D = 250 \mu A$               |
|                                                     |                     |     |     | 100  |       | $V_{DS} = 30V, V_{GS} = 0$                       |
| Drain-Source Leakage Current                        | I <sub>DSS</sub>    |     |     | 20   | μA    | $V_{DS} = 24V, V_{GS} = 0$                       |
|                                                     |                     |     |     | 100  |       | $V_{DS} = 24V, V_{GS} = 0, T_{J} = 100^{\circ}C$ |
| Gate-Source Leakage Current*                        | I <sub>GSS</sub>    |     |     | ±100 | nA    | $V_{GS} = \pm 20V$                               |
| Total Gate Charge*                                  | Q <sub>G</sub>      |     | 9.5 | 14   |       | $V_{GS} = 5V, I_{D} = 7.0A$                      |
| Pre-Vth Gate-Source Charge                          | Q <sub>GS1</sub>    |     | 2.3 |      |       | V <sub>DS</sub> = 16V                            |
| Post-Vth Gate-Source Charge                         | Q <sub>GS2</sub>    |     | 1.0 |      | nC    |                                                  |
| Gate-to-Drain Charge                                | $Q_{GD}$            |     | 2.4 |      |       |                                                  |
| Switch Charge (Q <sub>gs2</sub> + Q <sub>gd</sub> ) | Q <sub>SW</sub>     |     | 3.4 | 5.2  |       |                                                  |
| Output Charge*                                      | Q <sub>OSS</sub>    |     | 12  | 16.8 |       | $V_{DS} = 16V, V_{GS} = 0$                       |
| Gate Resistance                                     | R <sub>G</sub>      | 0.9 |     | 2.8  | Ω     |                                                  |
| Turn-On Delay Time                                  | t <sub>d(on)</sub>  |     | 6.3 |      |       | $V_{DD} = 16V$                                   |
| Rise Time                                           | t <sub>r</sub>      |     | 1.2 | _    |       | I <sub>D</sub> = 7A                              |
| Turn-Off Delay Time                                 | t <sub>d(off)</sub> |     | 11  |      | ns    | $V_{GS} = 5V, R_G = 2\Omega$                     |
| Fall Time                                           | t <sub>f</sub>      |     | 2.2 |      |       | Resistive Load                                   |

#### **Source-Drain Ratings and Characteristics**

| Parameter                                              | Symbol             | Min | Тур | Max | Units | Conditions                                                                                                   |
|--------------------------------------------------------|--------------------|-----|-----|-----|-------|--------------------------------------------------------------------------------------------------------------|
| Diode Forward Voltage*                                 | $V_{SD}$           |     |     | 1.2 | V     | $I_{S} = 7.0A$ ②, $V_{GS} = 0V$                                                                              |
| Reverse Recovery Charge ®                              | Q <sub>rr</sub>    |     | 64  |     |       | di/dt = 700A/µs<br>V <sub>DS</sub> = 16V, V <sub>GS</sub> = 0V, I <sub>S</sub> = 7.0A                        |
| Reverse Recovery Charge<br>(with Parallel Schottsky) ④ | Q <sub>rr(s)</sub> | _   | 41  |     |       | di/dt = 700A/ $\mu$ s , (with 10BQ040)<br>V <sub>DS</sub> = 16V, V <sub>GS</sub> = 0V, I <sub>S</sub> = 7.0A |

- - \* Device are 100% tested to these parameters.

# International

#### Power MOSFET Selection for DC/DC Converters

#### Control FET

Special attention has been given to the power losses in the switching elements of the circuit - Q1 and Q2. Power losses in the high side switch Q1, also called the Control FET, are impacted by the  $R_{ds(on)}$  of the MOSFET, but these conduction losses are only about one half of the total losses.

Power losses in the control switch Q1 are given by;

$$P_{loss} = P_{conduction} + P_{switching} + P_{drive} + P_{output}$$

This can be expanded and approximated by;

$$P_{loss} = \left(I_{rms}^{2} \times R_{ds(on)}\right) + \left(I \times \frac{Q_{gd}}{i_{g}} \times V_{in} \times f\right) + \left(I \times \frac{Q_{gs2}}{i_{g}} \times V_{in} \times f\right) + \left(Q_{g} \times V_{g} \times f\right) + \left(\frac{Q_{oss}}{2} \times V_{in} \times f\right)$$

This simplified loss equation includes the terms  $Q_{gs2}$  and  $Q_{oss}$  which are new to Power MOSFET data sheets.

 $Q_{gs2}$  is a sub element of traditional gate-source charge that is included in all MOSFET data sheets. The importance of splitting this gate-source charge into two sub elements,  $Q_{gs1}$  and  $Q_{gs2}$ , can be seen from Fig 1.

 $Q_{gs2}$  indicates the charge that must be supplied by the gate driver between the time that the threshold voltage has been reached (t1) and the time the drain current rises to I<sub>dmax</sub> (t2) at which time the drain voltage begins to change. Minimizing  $Q_{gs2}$  is a critical factor in reducing switching losses in Q1.

 $Q_{oss}$  is the charge that must be supplied to the output capacitance of the MOSFET during every switching cycle. Figure 2 shows how  $Q_{oss}$  is formed by the parallel combination of the voltage dependant (nonlinear) capacitance's  $C_{ds}$  and  $C_{dg}$  when multiplied by the power supply input buss voltage.

#### www.irf.com



IRF7807VPbF

Figure 1: Typical MOSFET switching waveform

#### Synchronous FET

The power loss equation for Q2 is approximated by;

$$P_{loss} = P_{conduction} + P_{drive} + P_{output}^{*}$$

$$P_{loss} = \left(I_{rms}^{2} \times R_{ds(on)}\right)$$

$$+ \left(Q_{g} \times V_{g} \times f\right)$$

$$+ \left(\frac{Q_{oss}}{2} \times V_{in} \times f\right) + \left(Q_{rr} \times V_{in} \times f\right)$$

\*dissipated primarily in Q1.

For the synchronous MOSFET Q2,  $R_{ds(on)}$  is an important characteristic; however, once again the importance of gate charge must not be overlooked since it impacts three critical areas. Under light load the MOSFET must still be turned on and off by the control IC so the gate drive losses become much more significant. Secondly, the output charge Q<sub>ase</sub> and reverse recovery charge Q, both generate losses that are transfered to Q1 and increase the dissipation in that device. Thirdly, gate charge will impact the MOSFETs' susceptibility to Cdv/dt turn on.

The drain of Q2 is connected to the switching node of the converter and therefore sees transitions between ground and  $V_{in}$ . As Q1 turns on and off there is a rate of change of drain voltage dV/dt which is capacitively coupled to the gate of Q2 and can induce a voltage spike on the gate that is sufficient to turn

#### International TOR Rectifier

the MOSFET on, resulting in shoot-through current. The ratio of  $Q_{ad}/Q_{as1}$  must be minimized to reduce the potential for Cdv/dt turn on.

Spice model for IRF7807V can be downloaded in machine readable format at www.irf.com.







#### **Typical Mobile PC Application**

in circuit and correlates well with performance predictions generated by the system models. An advantage of this new technology platform is that the MOSFETs it produces are suitable for both control FET and synchronous FET applications. This has been demonstrated with the 3.3V and 5V converters. (Fig 3 and Fig 4). In these applications the same MOSFET IRF7807V was used for both the control FET (Q1) and the synchronous FET (Q2). This provides a highly effective cost/performance solution.



Fig 7. On-Resistance Vs. Gate Voltage



International

**TOR** Rectifier

Fig 8. Typical Source-Drain Diode

Forward Voltage



Figure 9. Maximum Effective Transient Thermal Impedance, Junction-to-Ambient

www.irf.com

### SO-8 Package Outline

Dimensions are shown in milimeters (inches)



#### SO-8 Part Marking Information (Lead-Free)



www.irf.com

# International

#### SO-8 Tape and Reel

Dimensions are shown in milimeters (inches)



NOTES : 1. CONTROLLING DIMENSION : MILLIMETER. 2. OUTLINE CONFORMS TO EIA-481 & EIA-541.

> Data and specifications subject to change without notice. This product has been designed and qualified for the Consumer market. Qualification Standards can be found on IR's Web site.

14.40 ( .566 ) 12.40 ( .488 )

International

IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245, USA Tel: (310) 252-7105 TAC Fax: (310) 252-7903 Visit us at www.irf.com for sales contact information. 11/04 8



单击下面可查看定价,库存,交付和生命周期等信息

>>Infineon Technologies(英飞凌)