

## High Speed CAN Transceiver



## 1 Overview

## **Features**

- Compliant to ISO11898-2: 2003
- Wide common mode range for electromagnetic immunity (EMI)
- Very low electromagnetic emission (EME)
- · Excellent ESD robustness
- Guaranteed and improved loop delay symmetry to support CAN FD data frames up to 2 MBit/s for Japanese OEMs
- V<sub>IO</sub> input for voltage adaption to the microcontroller supply
- Extended supply range on V<sub>CC</sub> and V<sub>IO</sub> supply
- CAN short circuit proof to ground, battery and V<sub>CC</sub>
- TxD time-out function
- · Low CAN bus leakage current in power-down state
- Overtemperature protection
- · Protected against automotive transients
- Power-save mode
- Transmitter supply V<sub>CC</sub> can be turned off in power-save mode
- Green Product (RoHS compliant)
- AEC Qualified
- Certified according to latest VeLIO (Vehicle LAN Interoperability & Optimization) test requirements for the Japanese market

## **Applications**

- Engine Control Unit (ECUs)
- Transmission Control Units (TCUs)
- Chassis Control Modules
- Electric Power Steering

## Description

The TLE8250VSJ is a transceiver designed for HS CAN networks in automotive and industrial applications. As an interface between the physical bus layer and the CAN protocol controller, the TLE8250VSJ drives the signals to the bus and protects the microcontroller against interferences generated within the network. Based on the high symmetry of the CANH and CANL signals, the TLE8250VSJ provides a very low level of



## **High Speed CAN Transceiver**



## Overview

electromagnetic emission (EME) within a wide frequency range.

The TLE8250VSJ fulfills or exceeds the requirements of the ISO11898-2.

The TLE8250VSJ provides a digital supply input  $V_{10}$  and a power-save mode. It is designed to fulfill the enhanced physical layer requirements for CAN FD and supports data rates up to 2 MBit/s.

On the basis of a very low leakage current on the HS CAN bus interface the TLE8250VSJ provides an excellent passive behavior in power-down state. These and other features make the TLE8250VSJ exceptionally suitable for mixed supply HS CAN networks.

Based on the Infineon Smart Power Technology SPT, the TLE8250VSJ provides excellent ESD immunity together with a very high electromagnetic immunity (EMI). The TLE8250VSJ and the Infineon SPT technology are AEC qualified and tailored to withstand the harsh conditions of the automotive environment.

Two different operating modes, additional fail-safe features like a TxD time-out and the optimized output slew rates on the CANH and CANL signals, make the TLE8250VSJ the ideal choice for large HS CAN networks with high data transmission rates.

| Туре       | Package  | Marking |
|------------|----------|---------|
| TLE8250VSJ | PG-DSO-8 | 8250V   |



## **Table of Contents**

| 1                                                                                         | Overview                                                                                                                                                                                                                                                                                                                             | 1                    |
|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
|                                                                                           | Table of Contents                                                                                                                                                                                                                                                                                                                    | 3                    |
| 2                                                                                         | Block Diagram                                                                                                                                                                                                                                                                                                                        | 4                    |
| <b>3</b><br>3.1<br>3.2                                                                    | Pin Configuration                                                                                                                                                                                                                                                                                                                    | 5                    |
| 4.1<br>4.2<br>4.2.1<br>4.2.2<br>4.3<br>4.3.1<br>4.3.2<br>4.3.3<br>4.3.4<br>4.3.5<br>4.3.6 | Functional DescriptionHigh Speed CAN Physical LayerModes of OperationNormal-operating ModePower-save ModePower-up and Undervoltage ConditionPower-down StateForced Power-save ModePower-upUndervoltage on the Digital Supply $V_{lo}$ Undervoltage on the Transmitter Supply $V_{cc}$ Voltage Adaption to the Microcontroller Supply | 6 8 8 9 10 10 11     |
| <b>5</b> 5.1 5.2 5.3 5.4 5.5                                                              | Fail Safe Functions Short Circuit Protection Unconnected Logic Pins TxD Time-out Function Overtemperature Protection Delay Time for Mode Change                                                                                                                                                                                      | 13<br>13<br>14       |
| 6<br>6.1<br>6.2<br>6.3                                                                    | General Product Characteristics  Absolute Maximum Ratings  Functional Range  Thermal Resistance                                                                                                                                                                                                                                      | 15                   |
| <b>7</b><br>7.1<br>7.2                                                                    | Electrical Characteristics                                                                                                                                                                                                                                                                                                           | 17                   |
| 8<br>8.1<br>8.2<br>8.3<br>8.3.1<br>8.3.2<br>8.4                                           | Application Information  ESD Robustness according to IEC61000-4-2  Application Example  Examples for Mode Changes  Mode Change while the TxD Signal is "low"  Mode Change while the Bus Signal is dominant  Further Application Information                                                                                          | 25<br>26<br>27<br>28 |
| 9                                                                                         | Package Outline                                                                                                                                                                                                                                                                                                                      | 30                   |
| 10                                                                                        | Revision History                                                                                                                                                                                                                                                                                                                     | 31                   |



**Block Diagram** 

### **Block Diagram** 2



Figure 1 Functional block diagram

Pin Configuration

## **Pin Configuration** 3

#### **Pin Assignment** 3.1



Figure 2 Pin configuration

#### 3.2 **Pin Definitions**

Table 1 Pin definitions and functions

| Pin No. | Symbol          | Function                                                                                                                                                                                         |
|---------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | TxD             | <b>Transmit Data Input;</b> internal pull-up to $V_{\rm IO}$ , "low" for dominant state.                                                                                                         |
| 2       | GND             | Ground                                                                                                                                                                                           |
| 3       | V <sub>cc</sub> | Transmitter Supply Voltage; 100 nF decoupling capacitor to GND required,  V <sub>cc</sub> can be turned off in power-save mode.                                                                  |
| 4       | RxD             | Receive Data Output; "low" in dominant state.                                                                                                                                                    |
| 5       | V <sub>IO</sub> | Digital Supply Voltage; supply voltage input to adapt the logical input and output voltage levels of the transceiver to the microcontroller supply, 100 nF decoupling capacitor to GND required. |
| 6       | CANL            | CAN Bus Low Level I/O; "low" in dominant state.                                                                                                                                                  |
| 7       | CANH            | CAN Bus High Level I/O; "high" in dominant state.                                                                                                                                                |
| 8       | NEN             | Not Enable Input; internal pull-up to $V_{10}$ , "low" for normal-operating mode.                                                                                                                |
| PAD     | -               | Connect to PCB heat sink area.  Do not connect to other potential than GND.                                                                                                                      |



**Functional Description** 

### **Functional Description** 4

HS CAN is a serial bus system that connects microcontrollers, sensors and actuators for real-time control applications. The use of the Controller Area Network (abbreviated CAN) within road vehicles is described by the international standard ISO 11898. According to the 7-layer OSI reference model the physical layer of a HS CAN bus system specifies the data transmission from one CAN node to all other available CAN nodes within the network. The physical layer specification of a CAN bus system includes all electrical and mechanical specifications of a CAN network. The CAN transceiver is part of the physical layer specification. Several different physical layer standards of CAN networks have been developed in recent years. The TLE8250VSJ is a High Speed CAN transceiver without a wake-up function and defined by the international standard ISO 11898-2.

#### 4.1 **High Speed CAN Physical Layer**



High speed CAN bus signals and logic signals Figure 3

## **High Speed CAN Transceiver**



## **Functional Description**

The TLE8250VSJ is a High-Speed CAN transceiver, operating as an interface between the CAN controller and the physical bus medium. A HS CAN network is a two wire, differential network which allows data transmission rates for CAN FD frames up to 2 MBit/s. Characteristic for HS CAN networks are the two signal states on the HS CAN bus: dominant and recessive (see Figure 3).

 $V_{\rm CC}$ ,  $V_{\rm IO}$  and GND are the supply pins for the TLE8250VSJ. The pins CANH and CANL are the interface to the HS CAN bus and operate in both directions, as an input and as an output. RxD and TxD pins are the interface to the CAN controller, the TxD pin is an input pin and the RxD pin is an output pin. The NEN pin is the input pin for the mode selection (see Figure 4).

By setting the TxD input pin to logical "low" the transmitter of the TLE8250VSJ drives a dominant signal to the CANH and CANL pins. Setting TxD input to logical "high" turns off the transmitter and the output voltage on CANH and CANL discharges towards the recessive level. The recessive output voltage is provided by the bus biasing (see Figure 1). The output of the transmitter is considered to be dominant, when the voltage difference between CANH and CANL is at least higher than 1.5 V ( $V_{\text{Diff}} = V_{\text{CANH}} - V_{\text{CANL}}$ ).

Parallel to the transmitter the normal-mode receiver monitors the signal on the CANH and CANL pins and indicates it on the RxD output pin. A dominant signal on the CANH and CANL pins sets the RxD output pin to logical "low", vice versa a recessive signal sets the RxD output to logical "high". The normal-mode receiver considers a voltage difference (V<sub>Diff</sub>) between CANH and CANL above 0.9 V as dominant and below 0.5 V as recessive.

To be conform with HS CAN features, like the bit to bit arbitration, the signal on the RxD output has to follow the signal on the TxD input within a defined loop delay  $t_{Loop} \le 255$  ns.

The thresholds of the digital inputs (TxD and NEN) and also the RxD output voltage are adapted to the digital power supply  $V_{10}$ .



**Functional Description** 

#### 4.2 **Modes of Operation**

The TLE8250VSJ supports two different modes of operation, power-save mode and normal-operating mode while the transceiver is supplied according to the specified functional range. The mode of operation is selected by the NEN input pin (see Figure 4).



Figure 4 Mode state diagram

#### 4.2.1 **Normal-operating Mode**

In normal-operating mode the transmitter and the receiver of the HS CAN transceiver TLE8250VSJ are active (see Figure 1). The HS CAN transceiver sends the serial data stream on the TxD input pin to the CAN bus. The data on the CAN bus is displayed at the RxD pin simultaneously. A logical "low" signal on the NEN pin selects the normal-operating mode, while the transceiver is supplied by  $V_{CC}$  and  $V_{IO}$  (see Table 2 for details).

#### 4.2.2 **Power-save Mode**

The power-save mode is an idle mode of the TLE8250VSJ with optimized power consumption. In power-save mode the transmitter and the normal-mode receiver are turned off. The TLE8250VSJ can not send any data to the CAN bus nor receive any data from the CAN bus.

The RxD output pin is permanently "high" in the power-save mode.

A logical "high" signal on the NEN pin selects the power-save mode, while the transceiver is supplied by the digital supply  $V_{10}$  (see Table 2 for details).

In power-save mode the bus input pins are not biased. Therefore the CANH and CANL input pins are floating and the HS CAN bus interface has a high resistance.

The undervoltage detection on the transmitter supply  $V_{CC}$  is turned off, allowing to switch off the  $V_{CC}$  supply in power-save mode.



**Functional Description** 

## 4.3 Power-up and Undervoltage Condition

By detecting an undervoltage event, either on the transmitter supply  $V_{\rm CC}$  or the digital supply  $V_{\rm IO}$ , the transceiver TLE8250VSJ changes the mode of operation. Turning off the digital power supply  $V_{\rm IO}$ , the transceiver powers down and remains in the power-down state. While switching off the transmitter supply  $V_{\rm CC}$ , the transceiver either changes to the forced power-save mode, or remains in power-save mode (details see Figure 5).



Figure 5 Power-up and undervoltage

Table 2 Modes of operation

| Mode              | NEN                | V <sub>IO</sub> | V <sub>cc</sub> | Bus Bias       | Transmitter | Normal-mode<br>Receiver | Low-power<br>Receiver |
|-------------------|--------------------|-----------------|-----------------|----------------|-------------|-------------------------|-----------------------|
| Normal-operating  | "low"              | "on"            | "on"            | $V_{\rm CC}/2$ | "on"        | "on"                    | not available         |
| Power-save        | "high"             | "on"            | "X"             | floating       | "off"       | "off"                   | not available         |
| Forced power-save | "low"              | "on"            | "off"           | floating       | "off"       | "off"                   | not available         |
| Power-down state  | "X <sup>1)</sup> " | "off"           | "X"             | floating       | "off"       | "off"                   | not available         |

1) "X": Don't care

## **High Speed CAN Transceiver**



## **Functional Description**

## 4.3.1 Power-down State

Independent of the transmitter supply  $V_{CC}$  and of the NEN input pin, the TLE8250VSJ is in power-down state when the digital supply voltage  $V_{IO}$  is turned off (see **Figure 5**).

In the power-down state the input resistors of the receiver are disconnected from the bus biasing  $V_{\rm CC}/2$ . The CANH and CANL bus interface of the TLE8250VSJ is floating and acts as a high-impedance input with a very small leakage current. The high-ohmic input does not influence the recessive level of the CAN network and allows an optimized EME performance of the entire HS CAN network (see also **Table 2**).

## 4.3.2 Forced Power-save Mode

The forced power-save mode is a fail-safe mode to avoid any disturbance on the HS CAN bus, while the TLE8250VSJ faces a loss of the transmitter supply  $V_{CC}$ .

In forced power-save mode, the transmitter and the normal-mode receiver are turned off and therefore the transceiver TLE8250VSJ can not disturb the bus media.

The RxD output pin is permanently set to logical "high". The bus biasing is floating (details see Table 2).

The forced power-save mode can only be entered when the transmitter supply  $V_{CC}$  is not available, either by powering up the digital supply  $V_{IO}$  only or by turning off the transmitter supply in normal-operating mode. While the transceiver TLE8250VSJ is in forced power-save mode, switching the NEN input to logical "high" triggers a mode change to power-save mode (see **Figure 5**).

## **4.3.3** Power-up

The HS CAN transceiver TLE8250VSJ powers up if at least the digital supply  $V_{10}$  is connected to the device. By default the device powers up in power-save mode, due to the internal pull-up resistor on the NEN pin to  $V_{10}$ .

In case the device needs to power-up to normal-operating mode, the NEN pin needs to be pulled active to logical "low" and the supplies  $V_{IO}$  and  $V_{CC}$  have to be connected.

By supplying only the digital power supply  $V_{10}$  the TLE8250VSJ powers up either in forced power-save mode or in power-save mode, depending on the signal of the NEN input pin (see Figure 5).

# infineon

## **Functional Description**

## 4.3.4 Undervoltage on the Digital Supply $V_{10}$

If the voltage on  $V_{IO}$  supply input falls below the threshold  $V_{IO} < V_{IO(UV,F)}$ , the transceiver TLE8250VSJ powers down and changes to the power-down state.

The undervoltage detection on the digital supply  $V_{\rm IO}$  has the highest priority. It is independent of the transmitter supply  $V_{\rm CC}$  and also independent of the currently selected operating mode. An undervoltage event on  $V_{\rm IO}$  always powers down the TLE8250VSJ.



Figure 6 Undervoltage on the digital supply  $V_{10}$ 

## 4.3.5 Undervoltage on the Transmitter Supply $V_{cc}$

In case the transmitter supply  $V_{\rm CC}$  falls below the threshold  $V_{\rm CC} < V_{\rm CC(UV,F)}$ , the transceiver TLE8250VSJ changes the mode of operation to forced power-save mode. The transmitter and also the normal-mode receiver of the TLE8250VSJ are powered by the  $V_{\rm CC}$  supply. In case of an insufficient  $V_{\rm CC}$  supply, the TLE8250VSJ can neither transmit the CANH and CANL signals correctly to the bus, nor can it receive them properly. Therefore the TLE8250VSJ blocks the transmitter and the receiver in forced power-save mode (see Figure 7).

The undervoltage detection on the transmitter supply  $V_{CC}$  is only active in normal-operating mode (see Figure 5).



## **Functional Description**



Figure 7 Undervoltage on the transmitter supply  $V_{cc}$ 

## 4.3.6 Voltage Adaption to the Microcontroller Supply

The HS CAN transceiver TLE8250VSJ has two different power supplies,  $V_{\rm CC}$  and  $V_{\rm IO}$ . The power supply  $V_{\rm CC}$  supplies the transmitter and the normal-mode receiver. The power supply  $V_{\rm IO}$  supplies the digital input and output buffers and it is also the main power domain for the internal logic.

To adjust the digital input and output levels of the TLE8250VSJ to the I/O levels of the external microcontroller, connect the power supply  $V_{\rm IO}$  to the microcontroller I/O supply voltage (see Figure 13).

Note: In case the digital supply voltage  $V_{IO}$  is not required in the application, connect the digital supply voltage  $V_{IO}$  to the transmitter supply  $V_{CC}$ .

**Fail Safe Functions** 



## 5 Fail Safe Functions

## 5.1 Short Circuit Protection

The CANH and CANL bus outputs are short circuit proof, either against GND or a positive supply voltage. A current limiting circuit protects the transceiver against damages. If the device is heating up due to a continuous short on the CANH or CANL, the internal overtemperature protection switches off the bus transmitter.

## 5.2 Unconnected Logic Pins

All logic input pins have an internal pull-up resistor to  $V_{10}$ . In case the  $V_{10}$  supply is activated and the logical pins are open, the TLE8250VSJ enters into the power-save mode by default. In power-save mode the transmitter of the TLE8250VSJ is disabled and the bus bias is floating.

## 5.3 TxD Time-out Function

The TxD time-out feature protects the CAN bus against permanent blocking in case the logical signal on the TxD pin is continuously "low". A continuous "low" signal on the TxD pin might have its root cause in a locked-up microcontroller or in a short circuit on the printed circuit board, for example. In normal-operating mode, a logical "low" signal on the TxD pin for the time  $t > t_{TxD}$  enables the TxD time-out feature and the TLE8250VSJ disables the transmitter (see **Figure 8**). The receiver is still active and the data on the bus continues to be monitored by the RxD output pin.



Figure 8 TxD time-out function

**Figure 8** illustrates how the transmitter is deactivated and activated again. A permanent "low" signal on the TxD input pin activates the TxD time-out function and deactivates the transmitter. To release the transmitter after a TxD time-out event the TLE8250VSJ requires a signal change on the TxD input pin from logical "low" to logical "high".

# infineon

**Fail Safe Functions** 

## 5.4 Overtemperature Protection

The TLE8250VSJ has an integrated overtemperature detection to protect the TLE8250VSJ against thermal overstress of the transmitter. The overtemperature protection is active in normal-operating mode and disabled in power-save mode. In case of an overtemperature condition, the temperature sensor will disable the transmitter (see Figure 1) while the transceiver remains in normal-operating mode.

After the device has cooled down the transmitter is activated again (see Figure 9). A hysteresis is implemented within the temperature sensor.



Figure 9 Overtemperature protection

## 5.5 Delay Time for Mode Change

The HS CAN transceiver TLE8250VSJ changes the mode of operation within the time window  $t_{\rm Mode}$ . During the mode change the RxD output pin is permanently set to logical "high" and does not reflect the status on the CANH and CANL input pins (see as an example Figure 14 and Figure 15).

## **General Product Characteristics**

#### **General Product Characteristics** 6

#### 6.1 **Absolute Maximum Ratings**

Table 3 Absolute maximum ratings voltages, currents and temperatures<sup>1)</sup>

All voltages with respect to ground; positive current flowing into pin; (unless otherwise specified)

| Parameter                                  | Symbol                   |      | Value | S               | Unit | Note or Test Condition                   | Number      |
|--------------------------------------------|--------------------------|------|-------|-----------------|------|------------------------------------------|-------------|
|                                            |                          | Min. | Тур.  | Max.            |      |                                          |             |
| Voltages                                   | !                        |      |       |                 | *    |                                          | <del></del> |
| Transmitter supply voltage                 | $V_{\rm cc}$             | -0.3 | _     | 6.0             | V    | _                                        | P_6.1.1     |
| Digital supply voltage                     | V <sub>IO</sub>          | -0.3 | -     | 6.0             | V    | -                                        | P_6.1.2     |
| CANH DC voltage versus GND                 | V <sub>CANH</sub>        | -40  | _     | 40              | V    | -                                        | P_6.1.3     |
| CANL DC voltage versus GND                 | V <sub>CANL</sub>        | -40  | _     | 40              | V    | -                                        | P_6.1.4     |
| Differential voltage between CANH and CANL | V <sub>CAN_Diff</sub>    | -40  | _     | 40              | V    | -                                        | P_6.1.5     |
| Voltages at the input pins:<br>NEN, TxD    | $V_{MAX\_IN}$            | -0.3 | _     | 6.0             | V    | -                                        | P_6.1.6     |
| Voltages at the output pin: RxD            | V <sub>MAX_OUT</sub>     | -0.3 | _     | V <sub>IO</sub> | V    | -                                        | P_6.1.7     |
| Currents                                   | 1                        |      |       |                 |      |                                          |             |
| RxD output current                         | I <sub>RxD</sub>         | -20  | _     | 20              | mA   | _                                        | P_6.1.8     |
| Temperatures                               |                          |      | •     | •               |      |                                          |             |
| Junction temperature                       | $T_{\rm j}$              | -40  | _     | 150             | °C   | _                                        | P_6.1.9     |
| Storage temperature                        | $T_{S}$                  | -55  | _     | 150             | °C   | -                                        | P_6.1.10    |
| ESD Resistivity                            |                          |      |       |                 |      |                                          |             |
| ESD immunity at CANH, CANL versus GND      | V <sub>ESD_HBM_CAN</sub> | -10  | _     | 10              | kV   | HBM<br>(100 pF via 1.5 kΩ) <sup>2)</sup> | P_6.1.11    |
| ESD immunity at all other pins             | V <sub>ESD_HBM_ALL</sub> | -2   | -     | 2               | kV   | HBM<br>(100 pF via 1.5 kΩ) <sup>2)</sup> | P_6.1.12    |
| ESD immunity to GND                        | V <sub>ESD_CDM</sub>     | -750 | _     | 750             | V    | CDM <sup>3)</sup>                        | P_6.1.13    |

- 1) Not subject to production test, specified by design
- 2) ESD susceptibility, Human Body Model "HBM" according to ANSI/ESDA/JEDEC JS-001
- 3) ESD susceptibility, Charge Device Model "CDM" according to EIA/JESD22-C101 or ESDA STM5.3.1

Note:

Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal-operating range. Protection functions are not designed for continuos repetitive operation.

# infineon

## **General Product Characteristics**

## 6.2 Functional Range

Table 4 Functional range

| Parameter                  | Symbol          | Value | s Unit |      | Note or Test Condition | Number |         |
|----------------------------|-----------------|-------|--------|------|------------------------|--------|---------|
|                            |                 | Min.  | Тур.   | Max. |                        |        |         |
| Supply Voltages            |                 |       |        |      |                        |        |         |
| Transmitter supply voltage | $V_{\rm cc}$    | 4.5   | _      | 5.5  | V                      | _      | P_6.2.1 |
| Digital supply voltage     | V <sub>IO</sub> | 3.0   | _      | 5.5  | V                      | -      | P_6.2.2 |
| Thermal Parameters         |                 |       |        |      |                        |        |         |
| Junction temperature       | $T_{i}$         | -40   | -      | 150  | °C                     | 1)     | P_6.2.3 |

<sup>1)</sup> Not subject to production test, specified by design.

Note:

Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

## 6.3 Thermal Resistance

Note:

This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, please visit www.jedec.org.

Table 5 Thermal resistance<sup>1)</sup>

| Parameter                        | Symbol       | Symbol Values |      |      | Unit | Note or Test Condition   | Number  |
|----------------------------------|--------------|---------------|------|------|------|--------------------------|---------|
|                                  |              | Min.          | Тур. | Max. |      |                          |         |
| Thermal Resistances              |              | <u> </u>      | "    |      | "    |                          |         |
| Junction to Ambient PG-<br>DSO-8 | $R_{thJA}$   | -             | 130  | _    | K/W  | <sup>2)</sup> TLE8250VSJ | P_6.3.2 |
| Thermal Shutdown (junction       | on temperatu | re)           |      |      | •    |                          | "       |
| Thermal shutdown temperature     | $T_{JSD}$    | 150           | 175  | 200  | °C   | -                        | P_6.3.3 |
| Thermal shutdown hysteresis      | ΔΤ           | -             | 10   | -    | К    | -                        | P_6.3.4 |

<sup>1)</sup> Not subject to production test, specified by design

<sup>2)</sup> Specified  $R_{thJA}$  value is according to Jedec JESD51-2,-7 at natural convection on FR4 2s2p board. The product (TLE8250VSJ) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70 $\mu$ m Cu, 2 x 35 $\mu$ m Cu).

**Electrical Characteristics** 



#### **Electrical Characteristics** 7

#### 7.1 **Functional Device Characteristics**

#### Table 6 **Electrical characteristics**

 $4.5 \text{ V} < V_{CC} < 5.5 \text{ V}$ ;  $3.0 \text{ V} < V_{IO} < 5.5 \text{ V}$ ;  $R_L = 60 \Omega$ ;  $-40 ^{\circ}\text{C} < T_j < 150 ^{\circ}\text{C}$ ; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                    | Symbol               |      | Value | S    | Unit | Note or Test Condition                                                              | Number   |
|--------------------------------------------------------------|----------------------|------|-------|------|------|-------------------------------------------------------------------------------------|----------|
|                                                              |                      | Min. | Тур.  | Max. |      |                                                                                     |          |
| <b>Current Consumption</b>                                   | •                    | *    |       |      | ·    |                                                                                     |          |
| Current consumption at $V_{CC}$ normal-operating mode        | I <sub>cc</sub>      | -    | 2.6   | 4    | mA   | recessive state,<br>$V_{\text{TXD}} = V_{\text{IO}}, V_{\text{NEN}} = 0 \text{ V};$ | P_7.1.1  |
| Current consumption at $V_{CC}$ normal-operating mode        | I <sub>cc</sub>      | -    | 38    | 60   | mA   | dominant state,<br>$V_{\text{TxD}} = V_{\text{NEN}} = 0 \text{ V};$                 | P_7.1.2  |
| Current consumption at $V_{10}$ normal-operating mode        | I <sub>IO</sub>      | -    | -     | 1    | mA   | V <sub>NEN</sub> = 0 V;                                                             | P_7.1.3  |
| Current consumption at $V_{CC}$ power-save mode              | I <sub>CC(PSM)</sub> | -    | _     | 5    | μΑ   | $V_{TxD} = V_{NEN} = V_{IO};$                                                       | P_7.1.4  |
| Current consumption at $V_{10}$ power-save mode              | I <sub>IO(PSM)</sub> | _    | 5     | 8    | μΑ   | $V_{TxD} = V_{NEN} = V_{IO},$<br>0 V < $V_{CC}$ < 5.5 V;                            | P_7.1.5  |
| Supply Resets                                                |                      |      |       |      |      |                                                                                     |          |
| $\overline{V_{\rm CC}}$ undervoltage monitor rising edge     | $V_{\rm CC(UV,R)}$   | 3.8  | 4.0   | 4.3  | V    | -                                                                                   | P_7.1.6  |
| $\overline{V_{\rm CC}}$ undervoltage monitor falling edge    | $V_{\rm CC(UV,F)}$   | 3.65 | 3.85  | 4.3  | V    | -                                                                                   | P_7.1.7  |
| V <sub>cc</sub> undervoltage monitor hysteresis              | $V_{\rm CC(UV,H)}$   | -    | 150   | -    | mV   | 1)                                                                                  | P_7.1.8  |
| $V_{10}$ undervoltage monitor rising edge                    | $V_{\rm IO(UV,R)}$   | 2.0  | 2.5   | 3.0  | V    | -                                                                                   | P_7.1.9  |
| $\overline{V_{\text{IO}}}$ undervoltage monitor falling edge | $V_{\rm IO(UV,F)}$   | 1.8  | 2.3   | 3.0  | V    | -                                                                                   | P_7.1.10 |
| V <sub>IO</sub> undervoltage monitor hysteresis              | $V_{\rm IO(UV,H)}$   | -    | 200   | -    | mV   | 1)                                                                                  | P_7.1.11 |
| V <sub>CC</sub> and V <sub>IO</sub> undervoltage delay time  | $t_{ m Delay(UV)}$   | -    | -     | 100  | μs   | 1) (see <b>Figure 6</b> and <b>Figure 7</b> );                                      | P_7.1.12 |

## **High Speed CAN Transceiver**



## **Electrical Characteristics**

#### Table 6 Electrical characteristics (cont'd)

 $4.5~\text{V} < V_{\text{CC}} < 5.5~\text{V}; \ 3.0~\text{V} < V_{\text{IO}} < 5.5~\text{V}; \ R_{\text{L}} = 60~\Omega; \ -40~\text{°C} < T_{\text{j}} < 150~\text{°C}; \ \text{all voltages with respect to ground; positive}$ current flowing into pin; unless otherwise specified.

| Parameter                            | Symbol                | Values                   |                          |                          | Unit | Note or Test Condition                                                             | Number   |
|--------------------------------------|-----------------------|--------------------------|--------------------------|--------------------------|------|------------------------------------------------------------------------------------|----------|
|                                      |                       | Min.                     | Тур.                     | Max.                     |      |                                                                                    |          |
| Receiver Output RxD                  | 1                     |                          |                          |                          |      |                                                                                    |          |
| "High" level output current          | $I_{\rm RD,H}$        | _                        | -4                       | -2                       | mA   | $V_{\text{RxD}} = V_{\text{IO}} - 0.4 \text{ V}, V_{\text{Diff}} < 0.5 \text{ V};$ | P_7.1.13 |
| "Low" level output current           | $I_{\rm RD,L}$        | 2                        | 4                        | _                        | mA   | $V_{\text{RxD}} = 0.4 \text{ V}, V_{\text{Diff}} > 0.9 \text{ V};$                 | P_7.1.14 |
| Transmission Input TxD               |                       |                          |                          | •                        |      |                                                                                    |          |
| "High" level input voltage threshold | $V_{TxD,H}$           | _                        | 0.5<br>× V <sub>10</sub> | 0.7<br>× V <sub>IO</sub> | V    | recessive state;                                                                   | P_7.1.15 |
| "Low" level input voltage threshold  | $V_{TxD,L}$           | 0.3<br>× V <sub>IO</sub> | 0.4<br>× V <sub>IO</sub> | _                        | V    | dominant state;                                                                    | P_7.1.16 |
| Pull-up resistance                   | $R_{TxD}$             | 10                       | 25                       | 50                       | kΩ   | -                                                                                  | P_7.1.17 |
| Input hysteresis                     | $V_{HYS(TxD)}$        | _                        | 450                      | -                        | mV   | 1)                                                                                 | P_7.1.18 |
| Input capacitance                    | $C_{TxD}$             | -                        | _                        | 10                       | pF   | 1)                                                                                 | P_7.1.19 |
| TxD permanent dominant time-out      | $t_{TxD}$             | 4.5                      | -                        | 16                       | ms   | normal-operating mode;                                                             | P_7.1.20 |
| Not Enable Input NEN                 | 1                     | II.                      |                          | <b>'</b>                 |      | -1                                                                                 | 1        |
| "High" level input voltage threshold | $V_{NEN,H}$           | _                        | 0.5<br>× V <sub>IO</sub> | 0.7<br>× V <sub>IO</sub> | V    | power-save mode;                                                                   | P_7.1.21 |
| "Low" level input voltage threshold  | $V_{NEN,L}$           | 0.3<br>× V <sub>IO</sub> | 0.4<br>× V <sub>IO</sub> | _                        | V    | normal-operating mode;                                                             | P_7.1.22 |
| Pull-up resistance                   | R <sub>NEN</sub>      | 10                       | 25                       | 50                       | kΩ   | -                                                                                  | P_7.1.23 |
| Input capacitance                    | C <sub>NEN</sub>      | -                        | -                        | 10                       | pF   | 1)                                                                                 | P_7.1.24 |
| Input hysteresis                     | V <sub>HYS(NEN)</sub> | _                        | 200                      | _                        | mV   | 1)                                                                                 | P_7.1.25 |

## **High Speed CAN Transceiver**



## **Electrical Characteristics**

#### Electrical characteristics (cont'd) Table 6

 $4.5 \text{ V} < V_{CC} < 5.5 \text{ V}$ ;  $3.0 \text{ V} < V_{IO} < 5.5 \text{ V}$ ;  $R_L = 60 \Omega$ ;  $-40 ^{\circ}\text{C} < T_j < 150 ^{\circ}\text{C}$ ; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                             | Symbol                    |      | Value | S    | Unit | Note or Test Condition            | Number   |
|-----------------------------------------------------------------------|---------------------------|------|-------|------|------|-----------------------------------|----------|
|                                                                       |                           | Min. | Тур.  | Max. |      |                                   |          |
| Bus Receiver                                                          | 1                         |      | 1     |      |      |                                   | -        |
| Differential receiver<br>threshold dominant<br>normal-operating mode  | $V_{\mathrm{Diff}_D}$     | _    | 0.75  | 0.9  | V    | 2)                                | P_7.1.26 |
| Differential receiver<br>threshold recessive<br>normal-operating mode | $V_{\mathrm{Diff}\_R}$    | 0.5  | 0.66  | -    | V    | 2)                                | P_7.1.27 |
| Differential range<br>dominant<br>Normal-operating mode               | $V_{Diff\_D\_Range}$      | 0.9  | -     | 8.0  | V    | 1)2)                              | P_7.1.28 |
| Differential range<br>recessive<br>Normal-operating mode              | V <sub>Diff_R_Range</sub> | -3.0 | -     | 0.5  | V    | 1)2)                              | P_7.1.29 |
| Common mode range                                                     | CMR                       | -12  | -     | 12   | V    | $V_{\rm CC}$ = 5 V;               | P_7.1.30 |
| Differential receiver hysteresis normal-operating mode                | V <sub>Diff,hys</sub>     | _    | 90    | -    | mV   | 1)                                | P_7.1.31 |
| CANH, CANL input resistance                                           | R <sub>i</sub>            | 10   | 20    | 30   | kΩ   | recessive state;                  | P_7.1.32 |
| Differential input resistance                                         | R <sub>Diff</sub>         | 20   | 40    | 60   | kΩ   | recessive state;                  | P_7.1.33 |
| Input resistance deviation between CANH and CANL                      | $\Delta R_{\rm i}$        | - 1  | -     | 1    | %    | 1) recessive state;               | P_7.1.34 |
| Input capacitance CANH,<br>CANL versus GND                            | C <sub>In</sub>           | -    | 20    | 40   | pF   | $^{1)}V_{TXD}=V_{IO};$            | P_7.1.35 |
| Differential input capacitance                                        | $C_{\text{In\_Diff}}$     | -    | 10    | 20   | pF   | <sup>1)</sup> $V_{TXD} = V_{IO};$ | P_7.1.36 |

## **High Speed CAN Transceiver**



## **Electrical Characteristics**

## Table 6 Electrical characteristics (cont'd)

 $4.5 \text{ V} < V_{CC} < 5.5 \text{ V}$ ;  $3.0 \text{ V} < V_{IO} < 5.5 \text{ V}$ ;  $R_L = 60 \Omega$ ;  $-40 ^{\circ}\text{C} < T_j < 150 ^{\circ}\text{C}$ ; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                                                                                                          | Symbol                   |      | Values |      | Unit | Note or Test Condition                                                                                                                   | Number   |
|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|--------|------|------|------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                                                                                    |                          | Min. | Тур.   | Max. |      |                                                                                                                                          |          |
| Bus Transmitter                                                                                                                                    | ,                        |      |        |      |      |                                                                                                                                          | "        |
| CANL/CANH recessive output voltage normal-operating mode                                                                                           | $V_{CANL/H}$             | 2.0  | 2.5    | 3.0  | V    | V <sub>TxD</sub> = V <sub>IO</sub> ,<br>no load;                                                                                         | P_7.1.37 |
| CANH, CANL recessive output voltage difference normal-operating mode                                                                               | $V_{Diff\_NM}$           | -500 | _      | 50   | mV   | V <sub>TXD</sub> = V <sub>IO</sub> ,<br>no load;                                                                                         | P_7.1.38 |
| CANL dominant<br>output voltage<br>normal-operating mode                                                                                           | $V_{CANL}$               | 0.5  | _      | 2.25 | V    | $V_{TxD} = 0 \; V;$                                                                                                                      | P_7.1.39 |
| CANH dominant<br>output voltage<br>normal-operating mode                                                                                           | $V_{CANH}$               | 2.75 | -      | 4.5  | V    | $V_{T \times D} = 0 \; V;$                                                                                                               | P_7.1.40 |
| CANH, CANL dominant output voltage difference normal-operating mode according to ISO 11898-2 $V_{\text{Diff}} = V_{\text{CANH}} - V_{\text{CANL}}$ | $V_{Diff}$               | 1.5  | -      | 3.0  | V    | $V_{\text{TxD}} = 0 \text{ V}, 50 \Omega < R_{\text{L}} < 65 \Omega,$<br>$4.75 < V_{\text{CC}} < 5.25 \text{ V};$                        | P_7.1.41 |
| CANH, CANL dominant output voltage difference normal-operating mode $V_{Diff} = V_{CANL}$                                                          | $V_{Diff\_EXT}$          | 1.4  | -      | 3.3  | V    | $V_{\text{TXD}} = 0 \text{ V}, 45 \Omega < R_{\text{L}} < 70 \Omega,$<br>$4.75 < V_{\text{CC}} < 5.25 \text{ V};$                        | P_7.1.42 |
| Differential voltage<br>dominant high extended<br>bus load<br>Normal-operating mode                                                                | V <sub>Diff_HEX_BL</sub> | 1.5  | -      | 5.0  | V    | $V_{TXD} = 0 \text{ V},$<br>$R_L = 2240\Omega,$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V}, \text{ static}$<br>behavior; <sup>1)</sup> | P_7.1.43 |
| Driver dominant<br>symmetry<br>normal-operating mode<br>$V_{\text{SYM}} = V_{\text{CANH}} + V_{\text{CANL}}$                                       | V <sub>SYM</sub>         | 4.5  | 5      | 5.5  | V    | $V_{\rm CC} = 5.0 \text{ V}, V_{\rm TxD} = 0 \text{ V};$                                                                                 | P_7.1.44 |
| CANL short circuit current                                                                                                                         | I <sub>CANLSC</sub>      | 40   | 75     | 100  | mA   | $V_{\text{CANLshort}} = 18 \text{ V}, V_{\text{CC}} = 5.0 \text{ V}, $<br>t < $t_{\text{TxD}}, V_{\text{TxD}} = 0 \text{ V};$            | P_7.1.45 |
| CANH short circuit current                                                                                                                         | I <sub>CANHsc</sub>      | -100 | -75    | -40  | mA   | $V_{\text{CANHshort}} = -3 \text{ V}, V_{\text{CC}} = 5.0 \text{ V},$<br>t < $t_{\text{TxD}}$ , $V_{\text{TxD}} = 0 \text{ V}$ ;         | P_7.1.46 |
| Leakage current, CANH                                                                                                                              | I <sub>CANH,lk</sub>     | -5   | -      | 5    | μΑ   | $V_{CC} = V_{IO} = 0 \text{ V},$<br>$0 \text{ V} < V_{CANH} < 5 \text{ V},$<br>$V_{CANH} = V_{CANL};$                                    | P_7.1.47 |
| Leakage current, CANL                                                                                                                              | I <sub>CANL,lk</sub>     | -5   | -      | 5    | μΑ   | $V_{CC} = V_{IO} = 0 \text{ V},$<br>$0 \text{ V} < V_{CANL} < 5 \text{ V},$<br>$V_{CANH} = V_{CANL};$                                    | P_7.1.48 |

## **High Speed CAN Transceiver**



## **Electrical Characteristics**

#### Electrical characteristics (cont'd) Table 6

 $4.5~\text{V} < V_{\text{CC}} < 5.5~\text{V}; \ 3.0~\text{V} < V_{\text{IO}} < 5.5~\text{V}; \ R_{\text{L}} = 60~\Omega; \ -40~\text{°C} < T_{\text{j}} < 150~\text{°C}; \ \text{all voltages with respect to ground; positive}$ current flowing into pin; unless otherwise specified.

| Parameter                                                   | Symbol                 | Values |      |      | Unit | Note or Test Condition                                                                               | Number   |
|-------------------------------------------------------------|------------------------|--------|------|------|------|------------------------------------------------------------------------------------------------------|----------|
|                                                             |                        | Min.   | Тур. | Max. |      |                                                                                                      |          |
| Dynamic CAN-Transceiver                                     | Characteri             | stics  |      | 11   | - 1  | 1                                                                                                    |          |
| Propagation delay TxD-to-RxD "low" ("recessive to dominant) | t <sub>Loop(H,L)</sub> | -      | 170  | 230  | ns   | $C_L = 100 \text{ pF},$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V},$<br>$C_{RXD} = 15 \text{ pF};$ | P_7.1.49 |
| Propagation delay TxD-to-RxD "high" (dominant to recessive) | t <sub>Loop(L,H)</sub> | -      | 170  | 230  | ns   | $C_L = 100 \text{ pF},$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V},$<br>$C_{RXD} = 15 \text{ pF};$ | P_7.1.50 |
| Propagation delay TxD "low" to bus dominant                 | $t_{d(L),T}$           | -      | 90   | 140  | ns   | $C_L = 100 \text{ pF},$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V},$<br>$C_{RXD} = 15 \text{ pF};$ | P_7.1.51 |
| Propagation delay TxD "high" to bus recessive               | $t_{\sf d(H),T}$       | _      | 90   | 140  | ns   | $C_L = 100 \text{ pF},$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V},$<br>$C_{RXD} = 15 \text{ pF};$ | P_7.1.52 |
| Propagation delay<br>bus dominant to RxD<br>"low"           | $t_{\sf d(L),R}$       | -      | 90   | 140  | ns   | $C_L = 100 \text{ pF},$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V},$<br>$C_{RXD} = 15 \text{ pF};$ | P_7.1.53 |
| Propagation delay<br>bus recessive to RxD<br>"high"         | t <sub>d(H),R</sub>    | -      | 90   | 140  | ns   | $C_L = 100 \text{ pF},$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V},$<br>$C_{RXD} = 15 \text{ pF};$ | P_7.1.54 |
| Delay Times                                                 |                        | •      | •    | •    | •    |                                                                                                      |          |
| Delay time for mode change                                  | $t_{Mode}$             | _      | -    | 20   | μs   | 1) (see <b>Figure 14</b> and <b>Figure 15</b> );                                                     | P_7.1.55 |

## **High Speed CAN Transceiver**



## **Electrical Characteristics**

#### Table 6 Electrical characteristics (cont'd)

 $4.5 \text{ V} < V_{CC} < 5.5 \text{ V}; 3.0 \text{ V} < V_{IO} < 5.5 \text{ V}; R_L = 60 \Omega; -40 ^{\circ}\text{C} < T_j < 150 ^{\circ}\text{C};$  all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                                           | Symbol                    | Values |      |      | Unit | Note or Test Condition                                                                                                                             | Number   |
|-------------------------------------------------------------------------------------|---------------------------|--------|------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                     |                           | Min.   | Тур. | Max. |      |                                                                                                                                                    |          |
| CAN FD Characteristics                                                              |                           |        |      |      | •    |                                                                                                                                                    |          |
| Received recessive bit width at 2 MBit/s                                            | t <sub>Bit(RxD)_2MB</sub> | 430    | 500  | 530  | ns   | $C_L = 100 \text{ pF},$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V},$<br>$C_{RXD} = 15 \text{ pF}, t_{Bit} = 500 \text{ ns},$<br>(see Figure 12); | P_7.1.56 |
| Transmitted recessive bit width at 2 MBit/s                                         | t <sub>Bit(Bus)_2MB</sub> | 450    | 500  | 530  | ns   | $C_L = 100 \text{ pF},$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V},$<br>$C_{RxD} = 15 \text{ pF}, t_{Bit} = 500 \text{ ns},$<br>(see Figure 12); | P_7.1.57 |
| Receiver timing symmetry at 2 MBit/s $\Delta t_{Rec} = t_{Bit(RxD)} - t_{Bit(Bus)}$ | $\Delta t_{ m Rec\_2MB}$  | -45    | -    | 20   | ns   | $C_L = 100 \text{ pF},$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V},$<br>$C_{RXD} = 15 \text{ pF}, t_{Bit} = 500 \text{ ns},$<br>(see Figure 12); | P_7.1.58 |

<sup>1)</sup> Not subject to production test, specified by design.

<sup>2)</sup> In respect to common mode range.



## **Electrical Characteristics**

#### 7.2 **Diagrams**



Test circuits for dynamic characteristics Figure 10



Timing diagrams for dynamic characteristics Figure 11

## **Electrical Characteristics**



Recessive bit time - five dominant bits followed by one recessive bit Figure 12



**Application Information** 

### **Application Information** 8

#### ESD Robustness according to IEC61000-4-2 8.1

Tests for ESD robustness according to IEC61000-4-2 "Gun test" (150 pF, 330  $\Omega$ ) have been performed. The results and test conditions are available in a separate test report.

Table 7 ESD robustness according to IEC61000-4-2

| Performed Test                                                  | Result | Unit | Remarks                      |
|-----------------------------------------------------------------|--------|------|------------------------------|
| Electrostatic discharge voltage at pin CANH and CANL versus GND | ≥+8    | kV   | <sup>1)</sup> Positive pulse |
| Electrostatic discharge voltage at pin CANH and CANL versus GND | ≤-8    | kV   | <sup>1)</sup> Negative pulse |

<sup>1)</sup> ESD susceptibility "ESD GUN" according to GIFT / ICT paper: "EMC Evaluation of CAN Transceivers, version 03/02/IEC TS62228", section 4.3. (DIN EN61000-4-2)

Tested by external test facility (IBEE Zwickau, EMC test report no. TBD).



**Application Information** 

#### **Application Example** 8.2



Figure 13 **Application circuit** 

## TLE8250V High Speed CAN Transceiver

# infineon

## **Application Information**

## 8.3 Examples for Mode Changes

- The mode change is executed independently of the signal on the HS CAN bus. The CANH, CANL inputs may be either dominant or recessive. They can be also permanently shorted to GND or  $V_{CC}$ .
- A mode change is performed independently of the signal on the TxD input. The TxD input may be either logical "high" or "low".

Analog to that, changing the NEN input pin to logical "high" changes the mode of operation to the power-save mode independent on the signals at the CANH, CANL and TxD pins.

Note: In case the TxD signal is "low" setting the NEN input pin to logical "low" changes the operating mode of the device to normal-operating mode and drives a dominant signal to the HS CAN bus.

Note: The TxD time-out is only effective in normal-operating mode. The TxD time-out timer starts when the TLE8250VSJ enters normal-operating mode and the TxD input is set to logical "low".

## **Application Information**

#### 8.3.1 Mode Change while the TxD Signal is "low"

The example in Figure 14 shows a mode change to normal-operating mode while the TxD input is logical "low". The HS CAN signal is recessive, assuming all other HS CAN bus subscribers are also sending a recessive

While the transceiver TLE8250VSJ is in power-save mode, the transmitter and the normal-mode receiver are turned off. The TLE8250VSJ drives no signal to the HS CAN bus nor does it receive any signal from the HS CAN bus. Changing the NEN to logical "low" turns the mode of operation to normal-operating mode, while the TxD input signal remains logical "low". The transmitter and the normal-mode receiver remain disabled until the mode transition is completed. In normal-operating mode the transmitter and the normal-mode receiver are active. The "low" signal on the TxD input drives a dominant signal to the HS CAN bus and the RxD output becomes logical "low" following the dominant signal on the HS CAN bus.

Changing the NEN pin back to logical "high", disables the transmitter and normal-mode receiver again. The RxD output pin is blocked and set to logical "high" with the start of the mode transition. The TxD input and the transmitter are blocked and the HS CAN bus becomes recessive.



Example for a mode change while the TxD is "low" Figure 14

**Application Information** 

#### 8.3.2 Mode Change while the Bus Signal is dominant

The example in Figure 15 shows a mode change while the bus is dominant and the TxD input signal is set to logical "high".

While the transceiver TLE8250VSJ is in power-save mode, the transmitter and the normal-mode receiver are turned off. The TLE8250VSJ drives no signal to the HS CAN bus nor does it receive any signal from the HS CAN bus. Changing the NEN to logical "low" turns the mode of operation to normal-operating mode, while the TxD input signal remains logical "high". The transmitter and the normal-mode receiver remain disabled until the mode transition is completed. In normal-operating mode the transmitter of TLE8250VSJ remains recessive, because of the logical "high" signal on the TxD input. The normal-mode receiver becomes active and the RxD output signal changes to logical "low" following the dominant signal on the HS CAN bus.

Changing the NEN pin back to logical "high", disables the transmitter and normal-mode receiver again. The RxD output pin is blocked and set to logical "high" with the start of the mode transition.



Figure 15 Example for a mode change while the HS CAN is dominant

#### **Further Application Information** 8.4

- Please contact us for information regarding the pin FMEA.
- Existing application note.
- For further information you may visit: <a href="http://www.infineon.com/">http://www.infineon.com/</a>

infineon

**Package Outline** 

## 9 Package Outline



Figure 16 PG-DSO-8 (Plastic Dual Small Outline PG-DSO-8)

## **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

## **High Speed CAN Transceiver**



**Revision History** 

## **Revision History** 10

| Revision | Date       | Changes             |  |
|----------|------------|---------------------|--|
| 1.0      | 2016-07-15 | Data Sheet created. |  |

## Trademarks of Infineon Technologies AG

µHVIC™, µIPM™, µPFC™, AU-ConvertIR™, AURIX™, C166™, Canpak™, CIPOS™, CIPURSE™, CoolDp™, CoolGan™, COOLiR™, CoolMos™, CoolSiC™, DAVE™, DI-POL™, DirectFET™, DrBlade™, EasyPIM™, EconoBRIDGE™, EconoDual™, EconoPack™, EconoPim™, EiceDriver™, eupec™, FCOS™, Ganpowir™, HEXFET™, HITFET™, HybridPack™, iMOTION™, IRAM™, ISOFACE™, IsoPack™, LeDrivir™, LiTiX™, MiPaq™, ModStack™, my-d™, Novalithic™, Optiga™, Optimos™, Origa™, Powirstage™, PrimePack™, PrimeStack™, Profet™, Pro-Sil™, Rasic™, Real3™, SmartLewis™, Solid Flash™, Spoc™, Strongirfet™, Supirbuck™, Tempfet™, Trenchstop™, Tricore™, UHVic™, XHP™, XMc™.

Trademarks updated November 2015

### Other Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2016-07-15 Published by Infineon Technologies AG 81726 Munich, Germany

© 2016 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

## IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

### **WARNINGS**

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.

单击下面可查看定价,库存,交付和生命周期等信息

>>Infineon Technologies(英飞凌)