

## High Speed CAN Transceiver



#### 1 Overview

#### **Features**

- Compatible to ISO 11898-2 (2016)
- Wide common mode range for electromagnetic immunity (EMI)
- Very low electromagnetic emission (EME)
- · Excellent ESD robustness
- Guaranteed and improved loop delay symmetry to support CAN FD data frames up to 2 MBit/s
- Extended supply range on V<sub>CC</sub> supply
- CAN short circuit proof to ground, battery and V<sub>CC</sub>
- TxD time-out function
- · Low CAN bus leakage current in power-down state
- Overtemperature protection
- Protected against automotive transients
- · Receive-only mode and power-save mode
- Green Product (RoHS compliant)
- AEC Qualified
- Certified according to latest VeLIO (Vehicle LAN Interoperability & Optimization) test requirements for the Japanese market

#### **Applications**

- Engine Control Unit (ECUs)
- Transmission Control Units (TCUs)
- · Chassis Control Modules
- Electric Power Steering

#### Description

The is a transceiver designed for HS CAN networks in automotive and industrial applications. As an interface between the physical bus layer and the CAN protocol controller, the drives the signals to the bus and protects the microcontroller against interferences generated within the network. Based on the high symmetry of the CANH and CANL signals, the provides a very low level of electromagnetic emission (EME) within a wide frequency range.

The TLE8250SJ fulfills or exceeds the requirements of the ISO11898-2.

The provides a receive-only mode and a power-save mode. It is designed to fulfill the enhanced physical layer



### **High Speed CAN Transceiver**



#### Overview

requirements for CAN FD and supports data rates up to 2 MBit/s.

On the basis of a very low leakage current on the HS CAN bus interface the provides an excellent passive behavior in power-down state. These and other features make the exceptionally suitable for mixed supply HS CAN networks.

Based on the Infineon Smart Power Technology SPT, the provides excellent ESD immunity together with a very high electromagnetic immunity (EMI). The and the Infineon SPT technology are AEC qualified and tailored to withstand the harsh conditions of the automotive environment.

Three different operating modes, additional fail-safe features like a TxD time-out and the optimized output slew rates on the CANH and CANL signals, make the the ideal choice for large HS CAN networks with high data transmission rates.

| Туре      | Package  | Marking |
|-----------|----------|---------|
| TLE8250SJ | PG-DSO-8 | 8250    |

## TLE8250 High Speed CAN Transceiver



## **Table of Contents**

| 1                                                                       | Overview                                                                                                                                                                                                                                                      | 1                            |
|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
| 2                                                                       | Block Diagram                                                                                                                                                                                                                                                 | 4                            |
| <b>3</b><br>3.1<br>3.2                                                  | Pin Configuration                                                                                                                                                                                                                                             | 5                            |
| 4.1<br>4.2<br>4.2.1<br>4.2.2<br>4.2.3<br>4.3<br>4.3.1<br>4.3.2<br>4.3.3 | Functional Description  High Speed CAN Physical Layer  Modes of Operation  Normal-operating Mode  Power-save Mode  Receive-only Mode  Power-up and Undervoltage Condition  Power-down State  Power-up  Undervoltage on the Transmitter Supply V <sub>CC</sub> | 6<br>8<br>8<br>8<br>9        |
| 5<br>5.1<br>5.2<br>5.3<br>5.4<br>5.5                                    | Fail Safe Functions Short Circuit Protection Unconnected Logic Pins TxD Time-out Function Overtemperature Protection Delay Time for Mode Change                                                                                                               | . 12<br>. 12<br>. 12         |
| 6<br>6.1<br>6.2<br>6.3                                                  | General Product Characteristics Absolute Maximum Ratings Functional Range Thermal Resistance                                                                                                                                                                  | . 14<br>. 15                 |
| <b>7</b><br>7.1<br>7.2                                                  | Electrical Characteristics Functional Device Characteristics Diagrams                                                                                                                                                                                         | . 16                         |
| 8<br>8.1<br>8.2<br>8.3<br>8.3.1<br>8.3.2<br>8.4                         | Application Information  ESD Robustness according to IEC61000-4-2  Application Example  Examples for Mode Changes  Mode Change while the TxD Signal is "low"  Mode Change while the Bus Signal is dominant  Further Application Information                   | . 23<br>. 24<br>. 25<br>. 26 |
| 9                                                                       | Package Outline                                                                                                                                                                                                                                               | . 29                         |
| 10                                                                      | Revision History                                                                                                                                                                                                                                              | . 30                         |



**Block Diagram** 

#### **Block Diagram** 2



Figure 1 Functional block diagram



**Pin Configuration** 

#### **Pin Configuration** 3

#### **Pin Assignment** 3.1



Figure 2 Pin configuration

#### **Pin Definitions** 3.2

Pin definitions and functions Table 1

| Pin No. | Symbol          | Function                                                                                                                                |
|---------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 1       | TxD             | <b>Transmit Data Input;</b> internal pull-up to $V_{CC}$ , "low" for dominant state.                                                    |
| 2       | GND             | Ground                                                                                                                                  |
| 3       | V <sub>cc</sub> | Transmitter Supply Voltage; 100 nF decoupling capacitor to GND required.                                                                |
| 4       | RxD             | Receive Data Output; "low" in dominant state.                                                                                           |
| 5       | NRM             | Not Receive-Only Mode Input; control input for selecting receive-only mode, internal pull-up to $V_{CC}$ , "low" for receive-only mode. |
| 6       | CANL            | CAN Bus Low Level I/O; "low" in dominant state.                                                                                         |
| 7       | CANH            | CAN Bus High Level I/O; "high" in dominant state.                                                                                       |
| 8       | NEN             | Not Enable Input; internal pull-up to $V_{\rm CC}$ , "low" for normal-operating mode or receive-only mode.                              |



**Functional Description** 

#### **Functional Description** 4

HS CAN is a serial bus system that connects microcontrollers, sensors and actuators for real-time control applications. The use of the Controller Area Network (abbreviated CAN) within road vehicles is described by the international standard ISO 11898. According to the 7-layer OSI reference model the physical layer of a HS CAN bus system specifies the data transmission from one CAN node to all other available CAN nodes within the network. The physical layer specification of a CAN bus system includes all electrical and mechanical specifications of a CAN network. The CAN transceiver is part of the physical layer specification. Several different physical layer standards of CAN networks have been developed in recent years. The is a High Speed CAN transceiver without a wake-up function and defined by the international standard ISO11898-2.

#### 4.1 **High Speed CAN Physical Layer**



Figure 3 High speed CAN bus signals and logic signals

#### **High Speed CAN Transceiver**



#### **Functional Description**

The is a High-Speed CAN transceiver, operating as an interface between the CAN controller and the physical bus medium. A HS CAN network is a two wire, differential network which allows data transmission rates for CAN FD frames up to 2 MBit/s. Characteristic for HS CAN networks are the two signal states on the HS CAN bus: dominant and recessive (see Figure 3).

 $V_{\rm CC}$  and GND are the supply pins for the . The pins CANH and CANL are the interface to the HS CAN bus and operate in both directions, as an input and as an output. RxD and TxD pins are the interface to the CAN controller, the TxD pin is an input pin and the RxD pin is an output pin. The NEN and NRM pins are the input pins for the mode selection (see Figure 4).

By setting the TxD input pin to logical "low" the transmitter of the drives a dominant signal to the CANH and CANL pins. Setting TxD input to logical "high" turns off the transmitter and the output voltage on CANH and CANL discharges towards the recessive level. The recessive output voltage is provided by the bus-biasing (see Figure 1). The output of the transmitter is considered to be dominant, when the voltage difference between CANH and CANL is at least higher than 1.5 V ( $V_{Diff} = V_{CANH} - V_{CANL}$ ).

Parallel to the transmitter the normal-mode receiver monitors the signal on the CANH and CANL pins and indicates it on the RxD output pin. A dominant signal on the CANH and CANL pins sets the RxD output pin to logical "low", vice versa a recessive signal sets the RxD output to logical "high". The normal-mode receiver considers a voltage difference (V<sub>Diff</sub>) between CANH and CANL above 0.9 V as dominant and below 0.5 V as recessive.

To be conform with HS CAN features, like the bit to bit arbitration, the signal on the RxD output has to follow the signal on the TxD input within a defined loop delay  $t_{Loop} \le 255$  ns.



**Functional Description** 

#### 4.2 Modes of Operation

The supports three different modes of operation, power-save mode, receive-only mode and normal-operating mode while the transceiver is supplied according to the specified functional range. The mode of operation is selected by the NEN and the NRM input pins (see Figure 4).



Figure 4 Mode state diagram

### 4.2.1 Normal-operating Mode

In normal-operating mode the transmitter and the receiver of the HS CAN transceiver—are active (see Figure 1). The HS CAN transceiver sends the serial data stream on the TxD input pin to the CAN bus. The data on the CAN bus is displayed at the RxD pin simultaneously. A logical "low" signal on the NEN pin and a logical "high" signal on the NRM pin selects the normal-operating mode, while the transceiver is supplied by  $V_{\rm CC}$  (see Table 2 for details).

#### 4.2.2 Power-save Mode

The power-save mode is an idle mode of the with optimized power consumption. In power-save mode the transmitter and the normal-mode receiver are turned off. The can not send any data to the HS CAN bus nor receive any data from the HS CAN bus.

The RxD output pin is permanently "high" in the power-save mode.

A logical "high" signal on the NEN pin selects the power-save mode, while the transceiver is supplied by the transmitter supply  $V_{CC}$  (see Table 2 for details).

In power-save mode the bus input pins are not biased. Therefore the CANH and CANL input pins are floating and the HS CAN bus interface has a high resistance.

#### 4.2.3 Receive-only Mode

In receive-only mode the normal-mode receiver is active and the transmitter is turned off. The can receive data from the HS CAN bus, but cannot send any data to the HS CAN bus.

A logical "low" signal on the NEN pin and a logical "low" signal on the NRM pin selects the receive-only mode, while the transceiver is supplied by  $V_{CC}$  (see **Table 2** for details).



**Functional Description** 

## 4.3 Power-up and Undervoltage Condition

By detecting an undervoltage event or by switching off the transmitter power supply  $V_{CC}$ , the transceiver changes the mode of operation (details see Figure 5).



Figure 5 Power-up and undervoltage

Table 2 Modes of operation

| Mode             | NEN                | NRM    | V <sub>cc</sub> | Bus-bias           | Transmitter | Normal-mode<br>Receiver | Low-power<br>Receiver |
|------------------|--------------------|--------|-----------------|--------------------|-------------|-------------------------|-----------------------|
| Normal-operating | "low"              | "high" | "on"            | $V_{\rm CC}/2$     | "on"        | "on"                    | not available         |
| Power-save       | "high"             | "X"    | "on"            | floating           | "off"       | "off"                   | not available         |
| Receive-only     | "low"              | "low"  | "on"            | V <sub>CC</sub> /2 | "off"       | "on"                    | not available         |
| Power-down state | "X <sup>1)</sup> " | "X"    | "off"           | floating           | "off"       | "off"                   | not available         |

<sup>1) &</sup>quot;X": Don't care

#### **High Speed CAN Transceiver**



**Functional Description** 

#### 4.3.1 Power-down State

Independent of the NEN and NRM input pins the is in power-down state when the transmitter supply voltage  $V_{CC}$  is turned off (see Figure 5).

In the power-down state the input resistors of the receiver are disconnected from the bus biasing  $V_{\rm CC}/2$ . The CANH and CANL bus interface of the is floating and acts as a high-impedance input with a very small leakage current. The high-ohmic input does not influence the recessive level of the CAN network and allows an optimized EME performance of the entire HS CAN network (see also **Table 2**).

## 4.3.2 Power-up

The HS CAN transceiver powers up if the transmitter supply  $V_{CC}$  is connected to the device. By default the device powers up in power-save mode, due to the internal pull-up resistor on the NEN pin to  $V_{CC}$ .

In case the device needs to power-up to normal-operating mode, the NEN pin needs to be pulled active to logical "low" while the NRM pin is logical "high" (see **Figure 5**).

**Functional Description** 

#### Undervoltage on the Transmitter Supply $V_{CC}$ 4.3.3

In case the transmitter supply  $V_{CC}$  falls below the threshold  $V_{CC} < V_{CC(UV,F)}$ , the transceiver can not provide the correct bus levels to the CANH and CANL anymore. The normal-mode receiver is powered by the transmitter supply  $V_{CC}$ . In case of insufficient  $V_{CC}$  supply the can neither transmit the CANH and CANL signals correctly to bus nor can it receive them properly. Therefore the powers down and blocks both, the transmitter and the receiver.

The transceiver powers up again, when the transmitter supply  $V_{CC}$  recovers from the undervoltage condition.



Figure 6 Undervoltage on the transmitter supply  $V_{CC}$ 

**Fail Safe Functions** 



#### **Fail Safe Functions** 5

#### 5.1 **Short Circuit Protection**

The CANH and CANL bus outputs are short circuit proof, either against GND or a positive supply voltage. A current limiting circuit protects the transceiver against damages. If the device is heating up due to a continuous short on the CANH or CANL, the internal overtemperature protection switches off the bus transmitter.

#### 5.2 **Unconnected Logic Pins**

All logic input pins have an internal pull-up resistor to  $V_{CC}$ . In case the  $V_{CC}$  supply is activated and the logical pins are open, the enters into the power-save mode by default. In power-save mode the transmitter of the is disabled and the bus bias is floating.

#### 5.3 **TxD Time-out Function**

The TxD time-out feature protects the CAN bus against permanent blocking in case the logical signal on the TxD pin is continuously "low". A continuous "low" signal on the TxD pin might have its root cause in a lockedup microcontroller or in a short circuit on the printed circuit board, for example. In normal-operating mode, a logical "low" signal on the TxD pin for the time  $t > t_{TxD}$  enables the TxD time-out feature and the disables the transmitter (see Figure 7). The receiver is still active and the data on the bus continues to be monitored by the RxD output pin.



TxD time-out function Figure 7

Figure 7 illustrates how the transmitter is deactivated and activated again. A permanent "low" signal on the TxD input pin activates the TxD time-out function and deactivates the transmitter. To release the transmitter after a TxD time-out event the requires a signal change on the TxD input pin from logical "low" to logical "high".



**Fail Safe Functions** 

### 5.4 Overtemperature Protection

The has an integrated overtemperature detection to protect the against thermal overstress of the transmitter. The overtemperature protection is active in normal-operating mode and disabled in power-save mode and receive-only mode. In case of an overtemperature condition, the temperature sensor will disable the transmitter (see Figure 1) while the transceiver remains in normal-operating mode.

After the device has cooled down the transmitter is activated again (see Figure 8). A hysteresis is implemented within the temperature sensor.



Figure 8 Overtemperature protection

#### 5.5 Delay Time for Mode Change

The HS CAN transceiver changes the mode of operation within the time window  $t_{\text{Mode}}$ . Depending on the selected mode of operation, the RxD output pin is set to logical "high" during the mode change. In this case the RxD output does not reflect the status on the CANH and CANL input pins (see as an example

In this case the RxD output does not reflect the status on the CANH and CANL input pins (see as an example Figure 12 and Figure 13).

**General Product Characteristics** 

#### **General Product Characteristics** 6

#### 6.1 **Absolute Maximum Ratings**

#### Table 3 Absolute maximum ratings voltages, currents and temperatures<sup>1)</sup>

All voltages with respect to ground; positive current flowing into pin; (unless otherwise specified)

| Parameter                                    | Symbol                   | Values |      |              | Unit | Note or Test Condition                | Number   |
|----------------------------------------------|--------------------------|--------|------|--------------|------|---------------------------------------|----------|
|                                              |                          | Min.   | Тур. | Max.         |      |                                       |          |
| Voltages                                     | +                        | -      |      | 1            |      |                                       | +        |
| Transmitter supply voltage                   | $V_{\rm cc}$             | -0.3   | _    | 6.0          | V    | _                                     | P_6.1.1  |
| CANH DC voltage versus GND                   | $V_{CANH}$               | -40    | _    | 40           | V    | _                                     | P_6.1.2  |
| CANL DC voltage versus GND                   | $V_{CANL}$               | -40    | _    | 40           | V    | _                                     | P_6.1.3  |
| Differential voltage between CANH and CANL   | V <sub>CAN SDiff</sub>   | -40    | -    | 40           | V    | -                                     | P_6.1.4  |
| Voltages at the input pins:<br>NEN, NRM, TxD | V <sub>MAX_IN</sub>      | -0.3   | -    | 6.0          | V    | -                                     | P_6.1.5  |
| Voltages at the output pin:<br>RxD           | V <sub>MAX_OUT</sub>     | -0.3   | -    | $V_{\rm cc}$ | V    | -                                     | P_6.1.6  |
| Currents                                     |                          |        |      | •            |      |                                       |          |
| RxD output current                           | I <sub>RxD</sub>         | -20    | _    | 20           | mA   | _                                     | P_6.1.7  |
| Temperatures                                 |                          | •      | •    | •            |      | •                                     |          |
| Junction temperature                         | T <sub>j</sub>           | -40    | _    | 150          | °C   | _                                     | P_6.1.8  |
| Storage temperature                          | $T_{S}$                  | -55    | _    | 150          | °C   | _                                     | P_6.1.9  |
| ESD Resistivity                              |                          |        |      | •            |      |                                       |          |
| ESD immunity at CANH, CANL versus GND        | V <sub>ESD_HBM_CAN</sub> | -10    | -    | 10           | kV   | HBM (100 pF via 1.5 kΩ) <sup>2)</sup> | P_6.1.10 |
| ESD immunity at all other pins               | V <sub>ESD_HBM_ALL</sub> | -2     | _    | 2            | kV   | HBM (100 pF via 1.5 kΩ) <sup>2)</sup> | P_6.1.11 |
| ESD immunity to GND                          | V <sub>ESD_CDM</sub>     | -750   | _    | 750          | ٧    | CDM <sup>3)</sup>                     | P_6.1.12 |

<sup>1)</sup> Not subject to production test, specified by design

Note:

Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal-operating range. Protection functions are not designed for continuos repetitive operation.

<sup>2)</sup> ESD susceptibility, Human Body Model "HBM" according to ANSI/ESDA/JEDEC JS-001

<sup>3)</sup> ESD susceptibility, Charge Device Model "CDM" according to EIA/JESD22-C101 or ESDA STM5.3.1

## **High Speed CAN Transceiver**



#### **General Product Characteristics**

## 6.2 Functional Range

Table 4 Functional range

| Parameter                  | Symbol         |          | Value |          | Unit | Note or Test Condition | Number  |
|----------------------------|----------------|----------|-------|----------|------|------------------------|---------|
|                            |                | Min.     | Тур.  | Max.     |      |                        |         |
| Supply Voltages            |                | <u> </u> | · ·   | <b>'</b> |      | 1                      |         |
| Transmitter supply voltage | $V_{\rm cc}$   | 4.5      | _     | 5.5      | V    | _                      | P_6.2.1 |
| Thermal Parameters         |                |          | -     |          | •    |                        |         |
| Junction temperature       | T <sub>j</sub> | -40      | _     | 150      | °C   | 1)                     | P_6.2.2 |

<sup>1)</sup> Not subject to production test, specified by design.

Note:

Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

### 6.3 Thermal Resistance

Note:

This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, please visit www.jedec.org.

Table 5 Thermal resistance<sup>1)</sup>

| Parameter                        | Symbol       | Values |      | Unit | Note or Test Condition | Number                  |         |
|----------------------------------|--------------|--------|------|------|------------------------|-------------------------|---------|
|                                  |              | Min.   | Тур. | Max. |                        |                         |         |
| Thermal Resistances              | T.           |        |      |      |                        |                         |         |
| Junction to Ambient PG-<br>DSO-8 | $R_{thJA}$   | -      | 130  | _    | K/W                    | <sup>2)</sup> TLE8250SJ | P_6.3.2 |
| Thermal Shutdown (junction       | on temperatu | re)    |      | "    |                        | 1                       |         |
| Thermal shutdown temperature     | $T_{JSD}$    | 150    | 175  | 200  | °C                     | -                       | P_6.3.3 |
| Thermal shutdown hysteresis      | ΔΤ           | -      | 10   | -    | K                      | -                       | P_6.3.4 |

<sup>1)</sup> Not subject to production test, specified by design

<sup>2)</sup> Specified  $R_{thJA}$  value is according to Jedec JESD51-2,-7 at natural convection on FR4 2s2p board. The product () was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70 $\mu$ m Cu, 2 x 35 $\mu$ m Cu).

# infineon

**Electrical Characteristics** 

## 7 Electrical Characteristics

## 7.1 Functional Device Characteristics

### Table 6 Electrical characteristics

 $4.5 \text{ V} < V_{CC} < 5.5 \text{ V}$ ;  $R_L = 60 \Omega$ ;  $-40 \,^{\circ}\text{C} < T_j < 150 \,^{\circ}\text{C}$ ; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                    | Symbol                |          | Value | S        | Unit | Note or Test Condition                                                                                    | Number   |
|--------------------------------------------------------------|-----------------------|----------|-------|----------|------|-----------------------------------------------------------------------------------------------------------|----------|
|                                                              |                       | Min.     | Тур.  | Max.     |      |                                                                                                           |          |
| Current Consumption                                          | -                     |          |       |          |      |                                                                                                           | <u> </u> |
| Current consumption at V <sub>CC</sub> normal-operating mode | I <sub>cc</sub>       | -        | 2.6   | 5        | mA   | recessive state,<br>$V_{\text{TXD}} = V_{\text{NRM}} = V_{\text{CC}},$<br>$V_{\text{NEN}} = 0 \text{ V};$ | P_7.1.1  |
| Current consumption at $V_{CC}$ normal-operating mode        | I <sub>cc</sub>       | _        | 38    | 60       | mA   | dominant state,<br>$V_{\text{TXD}} = V_{\text{NEN}} = 0 \text{ V},$<br>$V_{\text{NRM}} = V_{\text{CC}};$  | P_7.1.2  |
| Current consumption at $V_{CC}$ receive-only mode            | I <sub>CC(ROM)</sub>  | _        | 2     | 3        | mA   | $V_{\text{NEN}} = V_{\text{NRM}} = 0 \text{ V};$                                                          | P_7.1.3  |
| Current consumption at $V_{CC}$ power-save mode              | I <sub>CC(PSM)</sub>  | -        | 5     | 12       | μΑ   | $V_{TxD} = V_{NEN} = V_{NRM} = V_{CC};$                                                                   | P_7.1.4  |
| Supply Resets                                                | *                     | <u> </u> | "     | <b>'</b> | "    |                                                                                                           |          |
| $V_{\rm CC}$ undervoltage monitor rising edge                | $V_{\rm CC(UV,R)}$    | 3.8      | 4.0   | 4.3      | V    | -                                                                                                         | P_7.1.5  |
| V <sub>CC</sub> undervoltage monitor falling edge            | V <sub>CC(UV,F)</sub> | 3.65     | 3.85  | 4.3      | V    | -                                                                                                         | P_7.1.6  |
| V <sub>CC</sub> undervoltage monitor hysteresis              | V <sub>CC(UV,H)</sub> | -        | 150   | _        | mV   | 1)                                                                                                        | P_7.1.7  |
| V <sub>CC</sub> undervoltage delay time                      | $t_{\rm Delay(UV)}$   | -        | -     | 100      | μs   | 1) (see <b>Figure 6</b> );                                                                                | P_7.1.8  |
| Receiver Output RxD                                          |                       |          |       |          |      |                                                                                                           |          |
| "High" level output current                                  | I <sub>RD,H</sub>     | -        | -4    | -2       | mA   | $V_{\text{RxD}} = V_{\text{CC}} - 0.4 \text{ V},$<br>$V_{\text{Diff}} < 0.5 \text{ V};$                   | P_7.1.9  |
| "Low" level output current                                   | $I_{\rm RD,L}$        | 2        | 4     | -        | mA   | $V_{\rm RxD} = 0.4  \text{V},  V_{\rm Diff} > 0.9  \text{V};$                                             | P_7.1.10 |

## **High Speed CAN Transceiver**



### **Electrical Characteristics**

#### Electrical characteristics (cont'd) Table 6

 $4.5 \text{ V} < V_{CC} < 5.5 \text{ V}$ ;  $R_L = 60 \Omega$ ;  $-40 ^{\circ}\text{C} < T_j < 150 ^{\circ}\text{C}$ ; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                                                      | Symbol                    |                                 | Values                          | <b>5</b>                 | Unit | Note or Test Condition                    | Number   |
|------------------------------------------------------------------------------------------------|---------------------------|---------------------------------|---------------------------------|--------------------------|------|-------------------------------------------|----------|
|                                                                                                |                           | Min.                            | Тур.                            | Max.                     |      |                                           |          |
| Transmission Input TxD                                                                         |                           |                                 |                                 |                          |      |                                           |          |
| "High" level input voltage threshold                                                           | $V_{TxD,H}$               | _                               | 0.5<br>× <i>V</i> <sub>cc</sub> | 0.7<br>× V <sub>CC</sub> | V    | recessive state;                          | P_7.1.11 |
| "Low" level input voltage<br>threshold                                                         | $V_{TxD,L}$               | 0.3<br>× <i>V</i> <sub>CC</sub> | 0.4<br>× V <sub>CC</sub>        | _                        | V    | dominant state;                           | P_7.1.12 |
| Pull-up resistance                                                                             | $R_{TxD}$                 | 10                              | 25                              | 50                       | kΩ   | -                                         | P_7.1.13 |
| Input hysteresis                                                                               | V <sub>HYS(TxD)</sub>     | -                               | 450                             | -                        | mV   | 1)                                        | P_7.1.14 |
| Input capacitance                                                                              | $C_{TxD}$                 | -                               | _                               | 10                       | pF   | 1)                                        | P_7.1.15 |
| TxD permanent dominant time-out                                                                | $t_{TxD}$                 | 4.5                             | -                               | 16                       | ms   | normal-operating mode;                    | P_7.1.16 |
| Not Enable Input NEN                                                                           |                           | 1                               |                                 |                          |      | 1                                         |          |
| "High" level input voltage threshold                                                           | $V_{NEN,H}$               | _                               | 0.5 ′<br>V <sub>cc</sub>        | 0.7 ′<br>V <sub>CC</sub> | V    | power-save mode;                          | P_7.1.17 |
| "Low" level input voltage<br>threshold                                                         | $V_{NEN,L}$               | 0.3 ′<br>V <sub>CC</sub>        | 0.4 ′<br>V <sub>CC</sub>        | -                        | V    | normal-operating mode, receive-only mode; | P_7.1.18 |
| Pull-up resistance                                                                             | R <sub>NEN</sub>          | 10                              | 25                              | 50                       | kW   | -                                         | P_7.1.19 |
| Input capacitance                                                                              | C <sub>NEN</sub>          | -                               | _                               | 10                       | pF   | 1)                                        | P_7.1.20 |
| Input hysteresis                                                                               | V <sub>HYS(NEN)</sub>     | _                               | 200                             | _                        | mV   | 1)                                        | P_7.1.21 |
| Not Receive-only Input NRM                                                                     |                           | 1                               |                                 |                          |      | 1                                         |          |
| "High" level input voltage<br>threshold                                                        | $V_{NRM,H}$               | _                               | 0.5 ′<br>V <sub>cc</sub>        | 0.7 ′<br>V <sub>CC</sub> | V    | normal-operating mode, power-save mode;   | P_7.1.22 |
| "Low" level input voltage<br>threshold                                                         | $V_{NRM,L}$               | 0.3 ´<br>V <sub>CC</sub>        | 0.4 ´<br>V <sub>CC</sub>        | -                        | V    | receive-only mode, power-save mode;       | P_7.1.23 |
| Pull-up resistance                                                                             | R <sub>NRM</sub>          | 10                              | 25                              | 50                       | kW   | -                                         | P_7.1.24 |
| Input capacitance                                                                              | C <sub>NRM</sub>          | _                               | _                               | 10                       | pF   | 1)                                        | P_7.1.25 |
| Input hysteresis                                                                               | V <sub>NRM(HYS)</sub>     | -                               | 200                             | -                        | mV   | 1)                                        | P_7.1.26 |
| Bus Receiver                                                                                   | -/                        |                                 |                                 |                          |      |                                           |          |
| Differential receiver<br>threshold dominant<br>normal-operating mode and<br>receive-only mode  | $V_{Diff_{D}}$            | _                               | 0.75                            | 0.9                      | V    | 2)                                        | P_7.1.27 |
| Differential receiver<br>threshold recessive<br>normal-operating mode and<br>receive-only mode | $V_{\mathrm{Diff}\_R}$    | 0.5                             | 0.66                            | -                        | V    | 2)                                        | P_7.1.28 |
| Differential range dominant<br>Normal-operating mode                                           | V <sub>Diff_D_Range</sub> | 0.9                             | _                               | 8.0                      | V    | 1) 2)                                     | P_7.1.29 |

## **High Speed CAN Transceiver**



### **Electrical Characteristics**

#### Electrical characteristics (cont'd) Table 6

 $4.5 \text{ V} < V_{\text{CC}} < 5.5 \text{ V}$ ;  $R_{\text{L}} = 60 \Omega$ ;  $-40 \,^{\circ}\text{C} < T_{\text{j}} < 150 \,^{\circ}\text{C}$ ; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                                                                                                             | Symbol                    | Values |      |      | Unit | Note or Test Condition                                                                                                           | Number   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------|------|------|------|----------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                                                                                       |                           | Min.   | Тур. | Max. |      |                                                                                                                                  |          |
| Differential range recessive<br>Normal-operating mode                                                                                                 | V <sub>Diff_R_Range</sub> | -3.0   | _    | 0.5  | V    | 1) 2)                                                                                                                            | P_7.1.30 |
| Common mode range                                                                                                                                     | CMR                       | -12    | _    | 12   | V    | $V_{\rm CC} = 5 \text{ V};$                                                                                                      | P_7.1.31 |
| Differential receiver hysteresis normal-operating mode                                                                                                | $V_{\rm Diff,hys}$        | -      | 90   | _    | mV   | 1)                                                                                                                               | P_7.1.32 |
| CANH, CANL input resistance                                                                                                                           | R <sub>i</sub>            | 10     | 20   | 30   | kΩ   | recessive state;                                                                                                                 | P_7.1.33 |
| Differential input resistance                                                                                                                         | $R_{Diff}$                | 20     | 40   | 60   | kΩ   | recessive state;                                                                                                                 | P_7.1.34 |
| Input resistance deviation between CANH and CANL                                                                                                      | $\Delta R_{\rm i}$        | - 1    | -    | 1    | %    | 1) recessive state;                                                                                                              | P_7.1.35 |
| Input capacitance CANH,<br>CANL versus GND                                                                                                            | C <sub>In</sub>           | -      | 20   | 40   | pF   | $^{1)}V_{TXD}=V_{CC};$                                                                                                           | P_7.1.36 |
| Differential input capacitance                                                                                                                        | C <sub>InDiff</sub>       | -      | 10   | 20   | pF   | $^{1)}V_{TxD} = V_{CC};$                                                                                                         | P_7.1.37 |
| Bus Transmitter                                                                                                                                       | 1                         |        |      |      |      | 1                                                                                                                                | 1        |
| CANL/CANH recessive output voltage normal-operating mode                                                                                              | $V_{CANL/H}$              | 2.0    | 2.5  | 3.0  | V    | $V_{\text{TxD}} = V_{\text{CC}},$<br>no load;                                                                                    | P_7.1.38 |
| CANH, CANL recessive output voltage difference normal-operating mode                                                                                  | V <sub>Diff_NM</sub>      | -500   | -    | 50   | mV   | V <sub>TxD</sub> = V <sub>CC</sub> ,<br>no load;                                                                                 | P_7.1.39 |
| CANL dominant output voltage normal-operating mode                                                                                                    | $V_{CANL}$                | 0.5    | -    | 2.25 | V    | $V_{TxD} = 0 \; V;$                                                                                                              | P_7.1.40 |
| CANH dominant output voltage normal-operating mode                                                                                                    | $V_{CANH}$                | 2.75   | -    | 4.5  | V    | $V_{TxD} = 0 \; V;$                                                                                                              | P_7.1.41 |
| CANH, CANL dominant<br>output voltage difference<br>normal-operating mode<br>according to ISO 11898-2<br>$V_{\rm Diff} = V_{\rm CANH} - V_{\rm CANL}$ | $V_{Diff}$                | 1.5    | -    | 3.0  | V    | $V_{\text{TxD}} = 0 \text{ V},$<br>$50 \Omega < R_{\text{L}} < 65 \Omega,$<br>$4.75 < V_{\text{CC}} < 5.25 \text{ V};$           | P_7.1.42 |
| CANH, CANL dominant output voltage difference normal-operating mode $V_{\text{Diff}} = V_{\text{CANH}} - V_{\text{CANL}}$                             | V <sub>Diff_EXT</sub>     | 1.4    | -    | 3.3  | V    | $V_{\text{TXD}} = 0 \text{ V},$<br>$45 \Omega < R_{\text{L}} < 70 \Omega,$<br>$4.75 < V_{\text{CC}} < 5.25 \text{ V};$           | P_7.1.43 |
| Differential voltage<br>dominant high extended bus<br>load<br>Normal-operating mode                                                                   | V <sub>Diff_HEX_BL</sub>  | 1.5    | -    | 5.0  | V    | $V_{TxD} = 0 \text{ V},$<br>$R_L = 2240\Omega,$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V},$<br>static behavior; <sup>1)</sup> | P_7.1.44 |

## **High Speed CAN Transceiver**



### **Electrical Characteristics**

#### Electrical characteristics (cont'd) Table 6

 $4.5 \text{ V} < V_{\text{CC}} < 5.5 \text{ V}; R_{\text{L}} = 60 \Omega; -40 ^{\circ}\text{C} < T_{\text{j}} < 150 ^{\circ}\text{C};$  all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                                                           | Symbol                 | Values |      |      | Unit | Note or Test Condition                                                                                                            | Number   |
|-----------------------------------------------------------------------------------------------------|------------------------|--------|------|------|------|-----------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                                     |                        | Min.   | Тур. | Max. |      |                                                                                                                                   |          |
| Driver dominant symmetry normal-operating mode $V_{\text{SYM}} = V_{\text{CANH}} + V_{\text{CANL}}$ | V <sub>SYM</sub>       | 4.5    | 5    | 5.5  | V    | $V_{\rm CC} = 5.0 \text{ V}, V_{\rm TxD} = 0 \text{ V};$                                                                          | P_7.1.45 |
| CANL short circuit current                                                                          | I <sub>CANLsc</sub>    | 40     | 75   | 100  | mA   | $V_{\text{CANLshort}} = 18 \text{ V},$<br>$V_{\text{CC}} = 5.0 \text{ V}, t < t_{\text{TxD}},$<br>$V_{\text{TxD}} = 0 \text{ V};$ | P_7.1.46 |
| CANH short circuit current                                                                          | I <sub>CANHsc</sub>    | -100   | -75  | -40  | mA   | $V_{\text{CANHshort}} = -3 \text{ V},$<br>$V_{\text{CC}} = 5.0 \text{ V}, t < t_{\text{TxD}},$<br>$V_{\text{TxD}} = 0 \text{ V};$ | P_7.1.47 |
| Leakage current, CANH                                                                               | I <sub>CANH,lk</sub>   | -5     | -    | 5    | μΑ   | $V_{CC} = 0 \text{ V},$<br>$0 \text{ V} < V_{CANH} < 5 \text{ V},$<br>$V_{CANH} = V_{CANL};$                                      | P_7.1.48 |
| Leakage current, CANL                                                                               | I <sub>CANL,Ik</sub>   | -5     | -    | 5    | μΑ   | $V_{CC} = 0 \text{ V},$<br>$0 \text{ V} < V_{CANL} < 5 \text{ V},$<br>$V_{CANH} = V_{CANL};$                                      | P_7.1.49 |
| Dynamic CAN-Transceiver Ch                                                                          | aracteristic           | CS     |      |      |      |                                                                                                                                   |          |
| Propagation delay TxD-to-RxD "low" ("recessive to dominant)                                         | t <sub>Loop(H,L)</sub> | -      | 170  | 230  | ns   | $C_L = 100 \text{ pF},$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V},$<br>$C_{RxD} = 15 \text{ pF};$                              | P_7.1.50 |
| Propagation delay TxD-to-RxD "high" (dominant to recessive)                                         | t <sub>Loop(L,H)</sub> | -      | 170  | 230  | ns   | $C_L = 100 \text{ pF},$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V},$<br>$C_{RxD} = 15 \text{ pF};$                              | P_7.1.51 |
| Propagation delay TxD "low" to bus dominant                                                         | t <sub>d(L),T</sub>    | -      | 90   | 140  | ns   | $C_L = 100 \text{ pF},$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V},$<br>$C_{RxD} = 15 \text{ pF};$                              | P_7.1.52 |
| Propagation delay TxD "high" to bus recessive                                                       | t <sub>d(H),T</sub>    | -      | 90   | 140  | ns   | $C_L = 100 \text{ pF},$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V},$<br>$C_{RXD} = 15 \text{ pF};$                              | P_7.1.53 |
| Propagation delay bus dominant to RxD "low"                                                         | $t_{d(L),R}$           | -      | 90   | 140  | ns   | $C_L = 100 \text{ pF},$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V},$<br>$C_{RxD} = 15 \text{ pF};$                              | P_7.1.54 |
| Propagation delay bus recessive to RxD "high"                                                       | t <sub>d(H),R</sub>    | -      | 90   | 140  | ns   | $C_L = 100 \text{ pF},$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V},$<br>$C_{RXD} = 15 \text{ pF};$                              | P_7.1.55 |
| Delay Times                                                                                         |                        |        |      |      | ·    |                                                                                                                                   |          |
| Delay time for mode change                                                                          | $t_{Mode}$             | _      | -    | 20   | μs   | <sup>1)</sup> (see <b>Figure 12</b> and <b>Figure 13</b> );                                                                       | P_7.1.56 |

## **High Speed CAN Transceiver**



#### **Electrical Characteristics**

#### Electrical characteristics (cont'd) Table 6

 $4.5 \text{ V} < V_{CC} < 5.5 \text{ V}$ ;  $R_L = 60 \Omega$ ;  $-40 ^{\circ}\text{C} < T_j < 150 ^{\circ}\text{C}$ ; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                                           | Symbol                    |      | Value | S    | Unit | Note or Test Condition                                                                                                                             | Number   |
|-------------------------------------------------------------------------------------|---------------------------|------|-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                     |                           | Min. | Тур.  | Max. |      |                                                                                                                                                    |          |
| CAN FD Characteristics                                                              |                           |      |       | •    | •    |                                                                                                                                                    |          |
| Received recessive bit width at 2 MBit/s                                            | t <sub>Bit(RxD)_2MB</sub> | 430  | 500   | 530  | ns   | $C_L = 100 \text{ pF},$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V},$<br>$C_{R\times D} = 15 \text{ pF}, t_{Bit} = 500 \text{ ns},$               | P_7.1.57 |
| at 2 MDIt/S                                                                         |                           |      |       |      |      | (see Figure 11);                                                                                                                                   |          |
| Transmitted recessive bit width at 2 MBit/s                                         | t <sub>Bit(Bus)_2MB</sub> | 450  | 500   | 530  | ns   | $C_L = 100 \text{ pF},$<br>$4.75 \text{ V} < V_{CC} < 5.25 \text{ V},$<br>$C_{RXD} = 15 \text{ pF}, t_{Bit} = 500 \text{ ns},$<br>(see Figure 11); | P_7.1.58 |
| Receiver timing symmetry at 2 MBit/s $\Delta t_{Rec} = t_{Bit(RxD)} - t_{Bit(Bus)}$ | Δt <sub>Rec_2MB</sub>     | -45  | -     | 20   | ns   | $C_{L}$ = 100 pF,<br>4.75 V < $V_{CC}$ < 5.25 V,<br>$C_{RXD}$ = 15 pF, $t_{Bit}$ = 500 ns,<br>(see Figure 11);                                     | P_7.1.59 |

<sup>1)</sup> Not subject to production test, specified by design.

<sup>2)</sup> In respect to the common mode range.



**Electrical Characteristics** 

## 7.2 Diagrams



Figure 9 Test circuits for dynamic characteristics



Figure 10 Timing diagrams for dynamic characteristics



## **Electrical Characteristics**



Recessive bit width - five dominant bits followed by one recessive bit Figure 11

## **High Speed CAN Transceiver**



**Application Information** 

#### **Application Information** 8

#### ESD Robustness according to IEC61000-4-2 8.1

Tests for ESD robustness according to IEC61000-4-2 "Gun test" (150 pF, 330  $\Omega$ ) have been performed. The results and test conditions are available in a separate test report.

Table 7 ESD robustness according to IEC61000-4-2

| Performed Test                                                  | Result | Unit | Remarks                      |
|-----------------------------------------------------------------|--------|------|------------------------------|
| Electrostatic discharge voltage at pin CANH and CANL versus GND | ≥+8    | kV   | <sup>1)</sup> Positive pulse |
| Electrostatic discharge voltage at pin CANH and CANL versus GND | ≤-8    | kV   | 1)Negative pulse             |

<sup>1)</sup> ESD susceptibility "ESD GUN" according to GIFT / ICT paper: "EMC Evaluation of CAN Transceivers, version 03/02/IEC TS62228", section 4.3. (DIN EN61000-4-2)

**Application Information** 

#### **Application Example** 8.2



Figure 12 **Application circuit** 

#### **High Speed CAN Transceiver**



### **Application Information**

### 8.3 Examples for Mode Changes

- The mode change is executed independently of the signal on the HS CAN bus. The CANH, CANL inputs may be either dominant or recessive. They can be also permanently shorted to GND or V<sub>CC</sub>.
- A mode change is performed independently of the signal on the TxD input. The TxD input may be either logical "high" or "low".

Analog to that, changing the NEN input pin to logical "high" changes the mode of operation to the power-save mode. Changing the NEN input pin and the NRM input pin to logical "low" changes the mode of operation to the receive-only mode. Both mode changes are independent on the signals at the CANH, CANL and TxD pins.

Note: In case the TxD signal is "low" setting the NRM input pin to logical "high" and the NEN input pin to

logical "low" changes the device to normal-operating mode and drives a dominant signal to the

HS CAN bus".

Note: The TxD time-out is only effective in normal-operating mode. The TxD time-out timer starts when the

enters normal-operating mode and the TxD input is set to logical "low".

## **High Speed CAN Transceiver**

**Application Information** 



#### 8.3.1 Mode Change while the TxD Signal is "low"

The example in Figure 13 shows a mode change to normal-operating mode while the TxD input is logical "low". The HS CAN signal is recessive, assuming all other HS CAN bus subscribers are also sending a recessive

While the transceiver is in power-save mode, the transmitter and the normal-mode receiver are turned off. The drives no signal to the HS CAN bus nor does it receive any signal from the HS CAN bus. Changing the NEN to logical "low" turns the mode of operation to normal-operating mode, while the TxD input signal remains logical "low". The transmitter and the normal-mode receiver remain disabled until the mode transition is completed. In normal-operating mode the transceiver and the normal-mode receiver are active. The "low" signal on the TxD input drives a dominant signal to the HS CAN bus and the RxD output pin becomes logical "low", following the dominant signal on the HS CAN bus.

Changing the mode of operation from normal-operating mode to receive-only mode by setting the NRM input pin to "low", disables the transmitter and the TxD input, but the normal-mode receiver and the RxD output remain active. The HS CAN bus becomes recessive since the transmitter is disabled. The RxD input indicates the recessive HS CAN bus signal by a logical "high" output signal (see also the example in Figure 13).

Mode changes between the power-save mode on the one side and the normal-operating mode or the receiveonly mode on the other side, disable the transmitter and the normal-mode receiver. No signal can be driven to the HS CAN bus nor can it be received from the HS CAN bus. Mode changes between the normal-operating mode and the receive-only mode disable the transmitter and the normal mode receiver remains active. The HS CAN transceiver monitors the HS CAN bus also during the mode transition from normal-operating mode to receive-only mode and vice versa.

#### 8.3.2 Mode Change while the Bus Signal is dominant

The example in Figure 14 shows a mode change while the bus is dominant and the TxD input signal is set to logical "high".

While the transceiver is in power-save mode, the transmitter and the normal-mode receiver are turned off. The drives no signal to the HS CAN bus nor does it receive any signal from the HS CAN bus. Changing the NEN to logical "low" turns the mode of operation to normal-operating mode, while the TxD input signal remains logical "high". The transmitter and the normal-mode receiver remain disabled until the mode transition is completed. In normal-operating mode the transceiver and the receiver are active and therefor the RxD output changes to logical "low" indicating the dominant signal on the HS CAN bus.

Changing the mode of operation from normal-operating mode to receive-only mode by setting the NRM input pin to "low", disables the transmitter and the TxD input, but the normal-mode receiver and the RxD output remain active. Since the dominant signal on the HS CAN bus is driven by another HS CAN bus subscriber, the bus remains dominant and the RxD input indicates the dominant HS CAN bus signal by a logical "low" output signal (see also the example in Figure 14).

## **High Speed CAN Transceiver**



### **Application Information**



Example for a mode change while the TxD is "low" Figure 13

## **High Speed CAN Transceiver**



### **Application Information**



Figure 14 Example for a mode change while the HS CAN is dominant

#### **Further Application Information** 8.4

- Please contact us for information regarding the pin FMEA.
- Existing application note.
- For further information you may visit: <a href="http://www.infineon.com/">http://www.infineon.com/</a>



**Package Outline** 

## 9 Package Outline



Figure 15 PG-DSO-8 (Plastic Dual Small Outline PG-DSO-8)

### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

Rev. 1.0

## **High Speed CAN Transceiver**



**Revision History** 

#### **Revision History** 10

| Revision | Date       | Changes             |
|----------|------------|---------------------|
| 1.0      | 2016-07-15 | Data Sheet created. |

#### **Trademarks of Infineon Technologies AG**

µHVIC™, µIPM™, µPFC™, AU-ConvertIR™, AURIX™, C166™, Canpak™, CIPOS™, CIPURSE™, CoolDp™, CoolGan™, COOLiR™, CoolMos™, CoolSiC™, DAVE™, DI-POL™, DirectFET™, DrBlade™, EasyPIM™, EconoBRIDGE™, EconoDual™, EconoPack™, EconoPim™, EiceDriver™, eupec™, FCOS™, Ganpowir™, HEXFET™, HITFET™, HybridPack™, iMOTION™, IRAM™, ISOFACE™, IsoPack™, LeDrivir™, LiTiX™, MiPaq™, ModStack™, my-d™, Novalithic™, Optiga™, Optimos™, Origa™, Powirstage™, PrimePack™, PrimeStack™, Profet™, Pro-Sil™, Rasic™, Real3™, SmartLewis™, Solid Flash™, Spoc™, Strongirfet™, Supirbuck™, Tempfet™, Trenchstop™, Tricore™, UHVic™, XHP™, XMc™.

Trademarks updated November 2015

#### Other Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2016-07-15 Published by Infineon Technologies AG 81726 Munich, Germany

© 2006 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.

单击下面可查看定价,库存,交付和生命周期等信息

>>Infineon Technologies(英飞凌)