

35A Highly Integrated SupIRBuck® Single-Input Voltage, Synchronous Buck Regulator

## **DCDC Converter**

Sup*IR*Buck IR3846

## **FEATURES**

- Single 5V to 21V application
- Wide Input Voltage Range from 1.5V to 21V with external Vcc
- Output Voltage Range: 0.6V to 0.86\*PVin
- 0.5% accurate Reference Voltage
- Enhanced line/load regulation with Feed-Forward
- Programmable Switching Frequency up to 1.5MHz
- Internal Digital Soft-Start
- Enable input with Voltage Monitoring Capability
- Remote Sense Amplifier with True Differential Voltage Sensing
- Thermally compensated current limit and Hiccup Mode Over Current Protection
- Smart LDO to enhance efficiency
- Vp for tracking applications and sequencing
- Vref is available externally to enable margining
- External synchronization with Smooth Clocking
- Dedicated output voltage sensing for power good indication and overvoltage protection which remains active even when Enable is low.
- Enhanced Pre-Bias Start up
- Body Braking to improve transient
- Integrated MOSFET drivers and Bootstrap diode
- Thermal Shut Down
- Post Package trimmed rising edge dead-time
- Programmable Power Good Output with tracking
- Small Size 5mm x 7mm PQFN
- Operating Junction Temp: -40°C<Tj<125°C
- Lead-free, Halogen-free and RoHS Compliant

## **DESCRIPTION**

The IR3846 Sup*IR*Buck® is an easy-to-use, fully integrated and highly efficient DC/DC regulator. The onboard PWM controller and MOSFETs make IR3846 a space-efficient solution, providing accurate power delivery for low output voltage and high current applications.

IR3846 is a versatile regulator which offers programmability of switching frequency and current limit while operating in wide input and output voltage range.

The switching frequency is programmable from 300 kHz to 1.5MHz for an optimum solution.

It also features important protection functions, such as Over Voltage Protection (OVP), Pre-Bias startup, hiccup current limit and thermal shutdown to give required system level security in the event of fault conditions.

## **APPLICATIONS**

- Netcom Applications
- Embedded Telecom Systems
- Server Application
- Distributed Point of Load Power Architectures
- Storage Applications

## **ORDERING INFORMATION**





IR3846

## **BASIC APPLICATION**







## **PIN DIAGRAM**

**5mm X 7mm POWER QFN Top View** 





## **FUNCTIONAL BLOCK DIAGRAM**



Figure 3: IR3846 Simplified Block Diagram



## **PIN DESCRIPTIONS**





## **ABSOLUTE MAXIMUM RATINGS**

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications are not implied.



### **Note:**

- 1. VCC must not exceed 7.5V for Junction Temperature between -10°C and -40°C.
- 2. Must not exceed 8V.

## **THERMAL INFORMATION**



### **Note:**

3. Thermal resistance  $(\theta_{JA})$  is measured with components mounted on a high effective thermal conductivity test board in free air.



## **ELECTRICAL SPECIFICATIONS**

### **RECOMMENDED OPERATING CONDITIONS**



\* SW node must not exceed 25V

When VCC is connected to an externally regulated supply, also connect Vin.

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, these specification apply over,  $1.5V <$  PVin  $< 21V$ ,  $4.5V <$  VCC  $< 7.5V$ ,  $0^{\circ}$ C  $<$  T<sub>J</sub> $<$  $125^{\circ}$ C.

Typical values are specified at  $T_A = 25^{\circ}C$ .









## IR3846



![](_page_8_Picture_0.jpeg)

## IR3846

![](_page_8_Picture_334.jpeg)

![](_page_9_Picture_0.jpeg)

![](_page_9_Picture_264.jpeg)

### **Notes:**

4. Guaranteed by design but not tested in production.

![](_page_10_Picture_0.jpeg)

## **TYPICAL EFFICIENCY AND POWER LOSS CURVES**

PVin = Vin = 12V, VCC = Internal LDO, Io=0-35A, Fs= 600kHz, Room Temperature, LFM=200. Note that the losses of the inductor, input and output capacitors are also considered in the efficiency and power loss curves. The table below shows the indicator used for each of the output voltages in the efficiency measurement.

![](_page_10_Picture_135.jpeg)

![](_page_10_Figure_5.jpeg)

![](_page_11_Picture_0.jpeg)

## **TYPICAL EFFICIENCY AND POWER LOSS CURVES**

PVin = 12V, Vin = VCC = 5V, Io=0-35A, Fs= 600kHz, Room Temperature, LFM=200. Note that the losses of the inductor, input and output capacitors are also considered in the efficiency and power loss curves. The table below shows the indicator used for each of the output voltages in the efficiency measurement.

![](_page_11_Picture_150.jpeg)

![](_page_11_Figure_5.jpeg)

![](_page_12_Picture_0.jpeg)

## **TYPICAL EFFICIENCY AND POWER LOSS CURVES**

PVin = Vin = VCC = 5V, Io=0-35A, Fs= 600kHz, Room Temperature, LFM=200. Note that the losses of the inductor, input and output capacitors are also considered in the efficiency and power loss curves. The table below shows the indicator used for each of the output voltages in the efficiency measurement.

![](_page_12_Picture_116.jpeg)

![](_page_12_Figure_5.jpeg)

![](_page_13_Picture_0.jpeg)

## **THERMAL DERATING CURVES**

Measurements are done on IR3846 Evaluation board. PCB is a 6 layer board with 2 oz copper and FR4 material.

Vin=PVin=12V, Vout =1.2V, VCC=internal LDO (6.8V), Fs = 600kHz

![](_page_13_Figure_5.jpeg)

Vin=PVin=12V, Vout =3.3V, VCC=internal LDO (6.8V), Fs = 600kHz

![](_page_13_Figure_7.jpeg)

Note: International Rectifier Corporation specifies current rating of SupIRBuck devices conservatively. The continuous current load capability might be higher than the rating of the device if input voltage is 12V typical and switching frequency is below 600kHz. However, the maximum current is limited by the internal current limit and designers need to consider enough guard bands between load current and minimum current limit to guarantee that the device does not trip at steady state condition.

![](_page_14_Picture_0.jpeg)

## **MOSFET RDSON VARIATION OVER TEMPERATURE**

![](_page_14_Figure_3.jpeg)

Rdson at VCC=5.0V

![](_page_14_Figure_5.jpeg)

![](_page_15_Picture_0.jpeg)

## **TYPICAL OPERATING CHARACTERISTICS (-40°C to +125°C)**

![](_page_15_Figure_3.jpeg)

![](_page_15_Figure_4.jpeg)

![](_page_16_Picture_0.jpeg)

IR3846

![](_page_16_Figure_2.jpeg)

## **TYPICAL OPERATING CHARACTERISTICS (-40°C to +125°C)**

![](_page_16_Figure_4.jpeg)

![](_page_16_Figure_5.jpeg)

![](_page_17_Picture_0.jpeg)

![](_page_17_Figure_2.jpeg)

![](_page_18_Picture_0.jpeg)

![](_page_18_Figure_2.jpeg)

![](_page_18_Figure_3.jpeg)

![](_page_18_Figure_4.jpeg)

OCP [VCC=4.5V]

![](_page_18_Figure_6.jpeg)

![](_page_19_Picture_0.jpeg)

![](_page_19_Picture_1.jpeg)

## **THEORY OF OPERATION**

### **DESCRIPTION**

The IR3846 uses a PWM voltage mode control scheme with external compensation to provide good noise immunity and maximum flexibility in selecting inductor values and capacitor types.

The switching frequency is programmable from 300kHz to 1.5MHz and provides the capability of optimizing the design in terms of size and performance.

IR3846 provides precisely regulated output voltage programmed via two external resistors from 0.6V to 0.86\*PVin.

The IR3846 operates with an internal bias supply (LDO) which is connected to the VCC pin. This allows operation with single supply. The bias voltage is variable according to load condition. If the output load current is less than half of the peak-to-peak inductor current, a lower bias voltage, 4.4V, is used as the internal gate drive voltage; otherwise, a higher voltage, 6.8V, is used.

This feature helps the converter to reduce power losses. The device can also be operated with an external bias from 4.5V to 7.5V, allowing an extended operating input voltage (PVin) range from 1.5V to 21V. For using the internal LDO supply, the Vin pin should be connected to PVin pin. If an external bias is used, it should be connected to VCC pin and the Vin pin should be shorted to VCC pin.

The device utilizes the on-resistance of the low side MOSFET (synchronous Mosfet) as current sense element. This method enhances the converter's efficiency and reduces cost by eliminating the need for external current sense resistor.

IR3846 includes two low  $R_{ds(on)}$  MOSFETs using IR's HEXFET technology. These are specifically designed for high efficiency applications.

### **UNDER-VOLTAGE LOCKOUT AND POR**

The under-voltage lockout circuit monitors the voltage of VCC pin and the Enable input. It assures that the MOSFET driver outputs remain in the off state whenever either of these two signals drops below the

set thresholds. Normal operation resumes once VCC and Enable rise above their thresholds.

The POR (Power On Ready) signal is generated when all these signals reach the valid logic level (see system block diagram). When the POR is asserted the soft start sequence starts (see soft start section).

### **ENABLE**

The Enable features another level of flexibility for startup. The Enable has precise threshold which is internally monitored by Under-Voltage Lockout (UVLO) circuit. Therefore, the IR3846 will turn on only when the voltage at the Enable pin exceeds this threshold, typically, 1.2V.

If the input to the Enable pin is derived from the bus voltage by a suitably programmed resistive divider, it can be ensured that the IR3846 does not turn on until the bus voltage reaches the desired level as shown in Figure 4. Only after the bus voltage reaches or exceeds this level and voltage at the Enable pin exceeds its threshold, IR3846 will be enabled. Therefore, in addition to being a logic input pin to enable the IR3846, the Enable feature, with its precise threshold, also allows the user to implement an Under-Voltage Lockout for the bus voltage (PVin). It can help prevent the IR3846 from regulating at low PVin voltages that can cause excessive input current.

![](_page_19_Figure_18.jpeg)

![](_page_19_Figure_19.jpeg)

A resistor divider is used at EN pin from PVin to turn on the device at 10.2V.

![](_page_20_Picture_0.jpeg)

![](_page_20_Figure_2.jpeg)

<span id="page-20-0"></span>Figure 5: Recommended startup for Normal operation

![](_page_20_Figure_4.jpeg)

<span id="page-20-1"></span>Figure 6: Recommended startup for sequencing operation (ratiometric or simultaneous)

![](_page_20_Figure_6.jpeg)

<span id="page-20-2"></span>![](_page_20_Figure_7.jpeg)

[Figure 5](#page-20-0) shows the recommended startup sequence for the normal (non-tracking, non-sequencing) operation of IR3846, when Enable is used as a logic input. In this operating mode Vref is left floating. [Figure 6](#page-20-1) shows the recommended startup sequence for sequenced operation of IR3846 with Enable used as logic input. [Figure 7](#page-20-2) shows the recommended startup sequence for tracking operation of IR3846 with Enable used as logic input. For this mode of operation, Vref should be connected to LGND.

### **PRE-BIAS STARTUP**

IR3846 is able to start up into pre-charged output, which prevents oscillation and disturbances of the output voltage.

The output starts in asynchronous fashion and keeps the synchronous MOSFET (Sync FET) off until the first gate signal for control MOSFET (Ctrl FET) is generated. Figure 8 shows a typical Pre-Bias condition at start up. The sync FET always starts with a narrow pulse width (12.5% of a switching period) and gradually increases its duty cycle with a step of 12.5% until it reaches the steady state value. The number of these startup pulses for each step is 16 and it's internally programmed. [Figure 9](#page-20-3) shows the series of 16x8 startup pulses.

![](_page_20_Figure_13.jpeg)

Figure 8: Pre-Bias startup

![](_page_20_Figure_15.jpeg)

Figure 9: Pre-Bias startup pulses

### <span id="page-20-3"></span>**SOFT-START**

IR3846 has an internal digital soft-start to control the output voltage rise and to limit the current surge at the start-up. To ensure correct start-up, the soft-start sequence initiates when the Enable and VCC rise

![](_page_21_Picture_0.jpeg)

above their UVLO thresholds and generate the Power On Ready (POR) signal. The internal soft-start (Intl SS) signal linearly rises with the rate of  $0.4$ mV/ $\mu$ s from 0V to 1.5V. [Figure 10](#page-21-0) shows the waveforms during soft start. The normal Vout startup time is fixed, and is equal to:

$$
Tstart = \frac{(0.75V - 0.15V)}{0.4mV/\mu S} = 1.5mS
$$
 (1)

During the soft start the over-current protection (OCP) and over-voltage protection (OVP) is enabled to protect the device for any short circuit or over voltage condition.

![](_page_21_Figure_4.jpeg)

<span id="page-21-0"></span>Figure 10: Theoretical operation waveforms during soft-start (non tracking / non sequencing)

### **OPERATING FREQUENCY**

The switching frequency can be programmed between 300kHz – 1500kHz by connecting an external resistor from  $R_t$  pin to LGnd. Table 1 tabulates the oscillator frequency versus  $\mathsf{R}_{\mathsf{t}}$ .

![](_page_21_Picture_357.jpeg)

### Table 1: Switching Frequency(Fs) vs. External Resistor(*Rt*)

### **SHUTDOWN**

IR3846 can be shutdown by pulling the Enable pin below its 1.0V threshold. During shutdown the high side and the low side drivers are turned off.

### **OVER CURRENT PROTECTION**

The Over Current (OC) protection is performed by sensing the inductor current through the  $R_{DS(00)}$  of the Synchronous MOSFET. This method enhances the converter's efficiency, reduces cost by eliminating a current sense resistor and any layout related noise issues. The Over Current (OC) limit can be set to one of three possible settings by floating the OCset pin, by pulling up the OCset pin to VCC, or pulling down the OCset pin to PGnd. The current limit scheme in the IR3846 uses an internal temperature compensated current source to achieve an almost constant OC limit over temperature.

Over Current Protection circuit senses the inductor current flowing through the Synchronous MOSFET. To help minimize false tripping due to noise and transients, inductor current is sampled for about 30 nS on the downward inductor current slope approximately 12.5% of the switching period before the inductor current valley. However, if the Synchronous MOSFET is on for less than 12.5% of the switching period, the current is sampled approximately 40nS after the start of the downward slope of the inductor current. When

![](_page_22_Picture_1.jpeg)

the sampled current is higher than the OC Limit, an OC event is detected.

When an Over Current event is detected, the converter enters hiccup mode. Hiccup mode is performed by latching the OC signal and pulling the Intl SS signal to ground for 20.48 mS (typ.). OC signal clears after the completion of hiccup mode and the converter attempts to return to the nominal output voltage using a soft start sequence. The converter will repeat hiccup mode and attempt to recover until the overload or short circuit condition is removed.

Because the IR3846 uses valley current sensing, the actual DC output current limit will be greater than OC limit. The DC output current is approximately half of peak to peak inductor ripple current above selected OC limit. OC Limit, inductor value, input voltage, output voltage and switching frequency are used to calculate the DC output current limit for the converter. Equation (2) to determine the approximate DC output current limit.

$$
I_{OCP} = I_{LIMIT} + \frac{\Delta i}{2}
$$
 (2)

![](_page_22_Figure_6.jpeg)

![](_page_22_Figure_7.jpeg)

Figure 11: Timing Diagram for Current Limit Hiccup

### **THERMAL SHUTDOWN**

Temperature sensing is provided inside IR3846. The trip threshold is typically  $145^{\circ}$ C. When trip threshold is exceeded, thermal shutdown turns off both MOSFETs and resets the internal soft start.

Automatic restart is initiated when the sensed temperature drops within the operating range. There is a  $20^{\circ}$ C hysteresis in the thermal shutdown threshold.

### **REMOTE VOLTAGE SENSING**

True differential remote sensing in the feedback loop is critical to high current applications where the output voltage across the load may differ from the output voltage measured locally across an output capacitor at the output inductor, and to applications that require die voltage sensing.

The RS+ and RS- pins of the IR3846 form the inputs to a remote sense differential amplifier (RSA) with high speed, low input offset and low input bias current which ensure accurate voltage sensing and fast transient response in such applications.

The input range for the differential amplifier is limited to 1.5V below the VCC rail. Note that IR3846 incorporates a smart LDO which switches the VCC rail voltage depending on the loading. When determining the input range assume the part is in light load and using the lower VCC rail voltage.

There are two remote sense configurations that are usually implemented. [Figure 12](#page-23-0) shows a general remote sense (RS) configuration. This configuration allows the RSA to monitor output voltages above VCC. A resistor divider is placed in between the output and the RSA to provide a lower input voltage to the RSA inputs. Typically, the resistor divider is calculated to provide VREF (0.6V) across the RSA inputs which is then outputted to RSo. The input impedance of the RSA is 63 KOhms typically and should be accounted for when determining values for the resistor divider. To account for the input impedance, assume a 63 KOhm resistor in parallel to the lower resistor in the divider network. The compensation is then designed for 0.6V to match the RSo value.

Low voltage applications can use the second remote sense configuration. When the output voltage range is within the RSA input specifications, no resistor divider is needed in between the converter output and RSA. The second configuration is shown in [Figure](#page-23-1)  [13.](#page-23-1) The RSA is used as a unity gain buffer and compensation is determined normally.

![](_page_23_Picture_1.jpeg)

![](_page_23_Figure_2.jpeg)

<span id="page-23-0"></span>Figure 12: General Remote Sense Configuration

![](_page_23_Figure_4.jpeg)

<span id="page-23-1"></span>Figure 13: Remote Sense Configuration for Vout less than VCC-1.5V

### **EXTERNAL SYNCHRONIZATION**

**24**<br> **24** Associates the particular state is used to change in PWM ramp and the same and the particular state is the control of the incomency of the inc IR3846 incorporates an internal phase lock loop (PLL) circuit which enables synchronization of the internal oscillator to an external clock. This function is important to avoid sub-harmonic oscillations due to beat frequency for embedded systems when multiple point-of-load (POL) regulators are used. A multifunction pin, Rt/Sync, is used to connect the external clock. If the external clock is present before the converter turns on, Rt/Sync pin can be connected to the external clock signal solely and no other resistor is needed. If the external clock is applied after the converter turns on, or the converter switching frequency needs to toggle between the external clock frequency and the internal free-running frequency, an external resistor from Rt/Sync pin to LGnd is required to set the free-running frequency.

When an external clock is applied to Rt/Sync pin after the converter runs in steady state with its free-running frequency, a transition from the free-running frequency to the external clock frequency will happen. This transition is to gradually make the actual switching frequency equal to the external clock frequency, no matter which one is higher. When the external clock signal is removed from Rt/Sync pin, the switching frequency is also changed to free-running gradually. In order to minimize the impact from these transitions to output voltage, a diode is recommended to add between the external clock and Rt/Sync pin. [Figure 14](#page-23-2) shows the timing diagram of these transitions.

An internal circuit is used to change the PWM ramp slope according to the clock frequency applied on Rt/Sync pin. Even though the frequency of the external synchronization clock can vary in a wide range, the PLL circuit keeps the ramp amplitude constant, requiring no adjustment of the loop compensation. PVin variation also affects the ramp amplitude, which will be discussed separately in Feed-Forward section.

![](_page_23_Figure_11.jpeg)

<span id="page-23-2"></span>Figure 14: Timing Diagram for Synchronization to the external clock (Fs1>Fs2 or Fs1<Fs2)

### **FEED-FORWARD**

Feed-Forward (F.F.) is an important feature, because it can keep the converter stable and preserve its load transient performance when PVin varies. The PWM ramp amplitude (Vramp) is proportionally changed with PVin to maintain PVin/Vramp almost constant throughout PVin variation range (as shown in [Figure](#page-24-0)  [15\)](#page-24-0). The PWM ramp amplitude is adjusted to 0.15 of PVin. Thus, the control loop bandwidth and phase margin can be maintained constant. Feed-forward function can also minimize impact on output voltage from fast PVin change. F.F. is disabled when PVin<6.2V and the PWM ramp is typically 0.9V. For PVin<6.2V, PVin voltage should be accounted for when calculating control loop parameters.

![](_page_24_Picture_0.jpeg)

![](_page_24_Picture_1.jpeg)

![](_page_24_Figure_2.jpeg)

<span id="page-24-0"></span>Figure 15: Timing Diagram for Feed-Forward (F.F.) Function

### **SMART LOW DROPOUT REGULATOR (LDO)**

IR3846 has an integrated low dropout (LDO) regulator which can provide gate drive voltage for both drivers. In order to improve overall efficiency over the whole load range, LDO voltage is set to 6.8V (typ.) at mid- or heavy load condition to reduce Rds(on) and thus MOSFET conduction loss; and it is reduced to 4.4V (typ.) at light load condition to reduce gate drive loss.

The smart LDO selects its output voltage according to the load condition by sensing the inductor current  $(I_1)$ . At light load condition, the inductor current can fall below zero as shown in [Figure](#page-24-1) 16. A zero crossing comparator is used to detect when the inductor current falls below zero at the LDrv Falling Edge. If the comparator detects zero crossing events for 256 consecutive switching cycles, the smart LDO reduces its output to 4.4V. The LDO voltage will remain low until a zero crossing is not detected. Once a zero crossing is not detected, the counter is reset and LDO voltage returns to 6.8V. [Figure 16](#page-24-1) shows the timing diagram. Whenever the device turns on, LDO always starts with 6.8V, then goes to 4.4V / 6.8V depending upon the load condition. However, if only Vin is applied with Enable low, the LDO output is 4.4V.

![](_page_24_Figure_7.jpeg)

Figure 16: Time Diagram for Smart LDO

<span id="page-24-1"></span>Users can configure the IR3846 to use a single supply or dual supplies. Depending on the configuration used the PVin, Vin and VCC pins are connected differently. Below several configurations are shown. In an internally biased configuration, the LDO draws from the Vin pin and provides a gate drive voltage, as shown in Figure 17. By connecting Vin and PVin together as shown in the Figure 18, IR3846 is an internally biased single supply configuration that runs off a single supply.

IR3846 can also use an external bias to provide gate drive voltage for the drivers instead of the internal LDO. To use an external bias, connected Vin and VCC to the external bias. PVin can use a separate rail as shown in Figure 19 or run off the same rail as Vin and VCC.

![](_page_24_Figure_11.jpeg)

Figure 17: Internally Biased Configuration

![](_page_25_Picture_1.jpeg)

![](_page_25_Figure_2.jpeg)

![](_page_25_Figure_3.jpeg)

Figure 19: Externally Biased Configuration

When the Vin voltage is below 6.8V, the internal LDO enters the dropout mode at medium and heavy load. The dropout voltage increases with the switching frequency. [Figure 20](#page-25-0) shows the LDO voltage for 600kHz and 1000kHz switching frequency respectively.

![](_page_25_Figure_6.jpeg)

LDO\_Out Voltage [Vin=5V]

<span id="page-25-0"></span>Figure 20: LDO\_Out Voltage in dropout mode

### **OUTPUT VOLTAGE TRACKING AND**

### **SEQUENCING**

IR3846 can accommodate user programmable tracking and/or sequencing options using Vp, Vref, Enable, and Power Good pins. In the block diagram presented on page 3, the error-amplifier (E/A) has been depicted with three positive inputs. Ideally, the input with the lowest voltage is used for regulating the output voltage and the other two inputs are ignored. In practice the voltage of the other two inputs should be at least 200mV greater than the low-voltage input so that their effects can completely be ignored. Vp is pulled up to an internal rail via a high impedance path. For normal operation, Vp and Vref is left floating (Vref should have a bypass capacitor).

Therefore, in normal operating condition, after Enable goes high, the internal soft-start (Intl\_SS) ramps up the output voltage until Vfb (voltage of feedback/Fb pin) reaches about 0.6V. Then Vref takes over and the output voltage is regulated.

Tracking-mode operation is achieved by connecting Vref to LGND. Then, while  $Vp = 0V$ , Enable is taken above its threshold so that the soft-start circuit generates Intl\_SS signal. After the Intl\_SS signal reaches the final value (refer to [Figure 7\)](#page-20-2), ramping up the Vp input will ramp up the output voltage. In tracking mode, Vfb always follows Vp which means Vout is always proportional to Vp voltage (typical for DDR/Vtt rail applications). The effective Vp range is 0V~1.2V.

In sequencing mode of operation (simultaneous or ratiometric), Vref is left floating and Vp is kept to ground level until Intl\_SS signal reaches the final value. Then Vp is ramped up and Vfb follows Vp. When Vp>0.6V the error-amplifier switches to Vref and the output voltage is regulated with Vref. The final Vp voltage after sequencing startup should between  $0.8V \sim 3.0V$ .

![](_page_26_Picture_0.jpeg)

![](_page_26_Figure_1.jpeg)

Figure 21: Typical waveforms for sequencing mode of operation: (a) simultaneous, (b) ratiometric

![](_page_26_Figure_3.jpeg)

![](_page_26_Figure_4.jpeg)

![](_page_26_Figure_5.jpeg)

IR3846

### <span id="page-26-0"></span>Figure 23: Application Circuit for Simultaneous and Ratiometric Sequencing

Tracking and sequencing operations can be implemented to be simultaneous or ratiometric (refer to Figure 21 and Figure 22). Figure 23 shows typical circuit configuration for sequencing operation. With this power-up configuration, the voltage at the Vp pin of the slave reaches 0.6V before the Fb pin of the master. If  $R_E/R_F = R_C/R_D$ , simultaneous startup is achieved. That is, the output voltage of the slave follows that of the master until the voltage at the Vp pin of the slave reaches 0.6 V. After the voltage at the Vp pin of the slave exceeds 0.6V, the internal 0.6V reference of the slave dictates its output voltage. In reality the regulation gradually shifts from Vp to internal Vref. The circuit shown in [Figure 23](#page-26-0) can also be used for simultaneous or ratiometric tracking operation if Vref of the slave is connected to LGND. Table 2 summarizes the required conditions to achieve simultaneous/ratiometric tracking or sequencing operations.

![](_page_27_Picture_0.jpeg)

![](_page_27_Picture_423.jpeg)

Table 2: Required Conditions for Simultaneous / Ratiometric Tracking and Sequencing [\(Figure 23\)](#page-26-0)

### **VREF**

This pin reflects the internal reference voltage which is used by the error amplifier to set the output voltage. In most operating conditions this pin is only connected to an external bypass capacitor and it is left floating. A minimum 100pF ceramic capacitor is required from stability point of view. In tracking mode this pin should be pulled to LGND. For margining applications, an external voltage source is connected to Vref pin and overrides the internal reference voltage. The external voltage source should have a low internal resistance (<100Ω) and be able to source and sink more than 25µA.

### **POWER GOOD OUTPUT (TRACKING, SEQUENCING, VREF MARGINING)**

IR3846 continually monitors the output voltage via the sense pin (Vsns) voltage. The Vsns voltage is an input to the window comparator with upper and lower threshold of 1.2\*VREF and 0.95\*VREF respectively. PGood signal is high whenever Vsns voltage is within the PGood comparator window thresholds. Hysteresis has been applied to the lower threshold, PGood signal goes low when Vsns drops below 0.9\*VREF instead of 0.95\*VREF. The PGood pin is open drain and it needs to be externally pulled high. High state indicates that output is in regulation.

The threshold is set differently in different operating modes and the results of the comparison sets the PGood signal. Figure 24, Figure 25 and Figure 26 show the timing diagram of the PGood signal at different operating modes. Vsns signal is also used by OVP comparator for detecting output over voltage condition. PGood signal is low when Enable is low.

![](_page_27_Figure_9.jpeg)

Figure 24: Non-sequence, Non-tracking Startup and Vref Margin (Vp pin floating)

![](_page_27_Figure_11.jpeg)

Figure 25: Vp Tracking (Vref = 0V)

# infineon

![](_page_28_Figure_1.jpeg)

Figure 26: Vp Sequence and Vref Margin

### **OVER-VOLTAGE PROTECTION (OVP)**

Over-voltage protection in IR3846 is achieved by comparing sense pin voltage Vsns to a pre-set threshold. In non-tracking mode, OVP threshold can be set at 1.2\*Vref; in tracking mode, it can be at 1.2\*Vp. When Vsns exceeds the over voltage threshold, an over voltage trip signal asserts after 2.5 uS (typ.) delay. The high side drive signal HDrv is latched off immediately and PGood flags are set low. The low side drive signal is kept on until the Vsns voltage drops below the threshold. HDrv remains latched off until a reset is performed by cycling VCC. OVP is active when enable is high or low.

Vsns voltage is set by the voltage divider connected to the output and it can be programmed externally. Figure 27 shows the timing diagram for OVP in nontracking mode.

IR3846

![](_page_28_Figure_7.jpeg)

Figure 27: Timing Diagram for OVP in non-tracking mode

## **SOFT-START / SOFT-STOP (S\_CTRL)**

S\_Ctrl allows for the gradual charging and discharging of Vout to its final value by controlling the Soft-Start and Soft-Stop functions. Soft-Start and Soft-Stop is the gradual charging and discharging of Vout, respectfully. Both functions use the internal Intl\_SS ramp to regulate the rate Vout charges and discharges. Soft-Start feature is enabled when S\_Ctrl and EN are asserted high. S Ctrl is internally pulled high, so that EN typically controls the rise of Vout. To delay the charging of Vout, keep S\_Ctrl low while setting EN. Then assert S\_Ctrl high to initiate the Intl\_SS\_ramp (Soft-Start). Vout follows Intl\_SS\_and ramps up until it reaches its steady state. For Soft-Stop, S Ctrl needs to be pulled low before EN goes low. When S\_Ctrl falls below its lower threshold, Intl\_SS becomes a decreasing ramp with the same rate as the Soft-Start ramp. Vout follows this ramp and discharges softly until completely shut down. [Figure](#page-29-0)  [28](#page-29-0) shows the timing diagram of S\_Ctrl controlled softstart and soft-stop.

If the Enable pin goes low before S\_Ctrl, the converter shuts down without Soft-Stop. Both gate drivers are turned off immediately and Vout discharges to zero. [Figure 29](#page-29-1) shows the timing diagram of Enable controlled soft-start and soft-stop.

## infineon

![](_page_29_Figure_1.jpeg)

<span id="page-29-0"></span>Figure 28: Timing Diagram for S\_Ctrl controlled Soft-Start / Soft-Stop

![](_page_29_Figure_3.jpeg)

<span id="page-29-1"></span>Figure 29: Timing Diagram for Enable controlled Soft-Start / Shutdown

### **BODY BRAKINGTM**

The Body Braking feature of the IR3846 allows improved transient response for step-down load transients. A severe step-down load transient would cause an overshoot in the output voltage and drive the Comp pin voltage down until control saturation occurs demanding 0% duty cycle and the PWM input to the Control FET driver is kept OFF. When the first such skipped pulse occurs, the IR3846 enters Body Braking mode, wherein the Sync FET also turned OFF. The inductor current then decays by freewheeling through the body diode of the Sync FET. Thus, with Body Braking, the forward voltage drop of the body diode provides and additional voltage to discharge the inductor current faster to the light load value as shown in equation **(3**) and equation **(4**) below:

$$
\frac{di_L}{dt} = -\frac{V_o + V_D}{L}
$$
, with body braking\n(3)

$$
\frac{di_L}{dt} = -\frac{V_o}{L}
$$
, without body braking\n(4)

 $I_i$  = Inductor current

 $V_D$  = Forward voltage drop of the body diode of the Sync FET.

 $V_o$  = output voltage

 $L =$ Inductor value

The Body Braking mechanism is kept OFF during prebias operation. Also, in the event of an extremely severe load step-down transient causing OVP, the Body Brake is overridden by the OVP latch, which turns on the Sync FET.

### **MINIMUM ON TIME CONSIDERATIONS**

The minimum ON time is the shortest amount of time for Ctrl FET to be reliably turned on. This is very critical parameter for low duty cycle, high frequency applications. Conventional approach limits the pulse width to prevent noise, jitter and pulse skipping. This results to lower closed loop bandwidth.

IR has developed a proprietary scheme to improve and enhance minimum pulse width which utilizes the benefits of voltage mode control scheme with higher switching frequency, wider conversion ratio and higher closed loop bandwidth, the latter results in reduction of output capacitors. Any design or application using IR3846 must ensure operation with a pulse width that is higher than the minimum on-time. This is necessary for the circuit to operate without jitter and pulseskipping, which can cause high inductor current ripple and high output voltage ripple.

$$
t_{on} = \frac{D}{F_s} = \frac{V_{out}}{PV_{in} \times F_s}
$$
 (5)

In any application that uses IR3846, the following condition must be satisfied:

$$
t_{\text{on(min)}} \leq t_{\text{on}}
$$
 (6)

$$
t_{on(\min)} \le \frac{V_{out}}{PV_{in} \times F_s}
$$
 (7)

$$
\therefore PV_{in} \times F_s \le \frac{V_{out}}{t_{on(min)}} \tag{8}
$$

The minimum output voltage is limited by the reference voltage and hence  $V_{\text{out(min)}} = 0.6V$ . Therefore, for  $V_{\text{out(min)}} = 0.6V$ ,

![](_page_30_Picture_0.jpeg)

$$
\therefore PV_{in} \times F_s \le \frac{V_{out}}{t_{on(min)}}
$$
 (9)

$$
\therefore PV_{in} \times F_s \leq \frac{0.6V}{50nS} = 12V / \mu S
$$

Therefore, at the maximum recommended input voltage 21V and minimum output voltage, the converter should be designed at a switching frequency that does not exceed 571 kHz. Conversely, for operation at the maximum recommended operating frequency (1.5 MHz) and minimum output voltage (0.6V). The input voltage (PVin) should not exceed 8V, otherwise pulse skipping may happen.

### **MAXIMUM DUTY RATIO**

A certain off-time is specified for IR3846. This provides an upper limit on the operating duty ratio at any given switching frequency. The off-time remains at a relatively fixed ratio to switching period in low and mid frequency range, while in high frequency range this ratio increases, thus the lower the maximum duty ratio at which IR3846 can operate. [Figure 30](#page-30-0) shows a

## **TYPICAL OPERATING WAVEFORM**

## **DESIGN EXAMPLE**

The following example is a typical application for IR3846. The application circuit is shown in Figure 37.

> $V_{in} = PV_{in} = 12V$  $F_s = 600$ kHz  $V_o = 1.2V$ *I<sup>o</sup>* = 35A

Ripple Voltage =  $\pm$  1%  $*$  V<sub>o</sub>  $\Delta V_o = \pm 4\%$  \* Vo (for 30% load transient)

### **Enabling the IR3846**

As explained earlier, the precise threshold of the Enable lends itself well to implementation of a UVLO for the Bus Voltage as shown in [Figure 31.](#page-30-1)

plot of the maximum duty ratio vs. the switching frequency with built in input voltage feed forward mechanism.

![](_page_30_Figure_15.jpeg)

![](_page_30_Figure_16.jpeg)

<span id="page-30-0"></span>Figure 30: Maximum duty cycle vs. switching frequency

![](_page_30_Figure_18.jpeg)

<span id="page-30-1"></span>Figure 31: Using Enable pin for UVLO implementation

For a typical Enable threshold of  $V_{FN} = 1.2$  V

$$
PV_{in(min)} \times \frac{R_2}{R_1 + R_2} = V_{EN} = 1.2
$$
 (10)

$$
R_2 = R_1 \frac{V_{EN}}{PV_{in(min)} - V_{EN}}
$$
 (11)

For PV<sub>in (min)</sub>=9.2V, R<sub>1</sub>=49.9K and R<sub>2</sub>=7.5K ohm is a good choice.

#### **Programming the frequency**

For  $F_s$  = 600 kHz, select  $R_t$  = 39.2 KΩ, using Table 1.

![](_page_31_Picture_0.jpeg)

Output voltage is programmed by reference voltage and external voltage divider. The FB pin is the inverting input of the error amplifier, which is internally referenced to VREF. The divider ratio is set to equal VREF at the FB pin when the output is at its desired value. When an external resistor divider is connected to the output as shown in [Figure 32,](#page-31-0) the output voltage is defined by using the following equation:

$$
V_o = V_{ref} \times \left(1 + \frac{R_5}{R_6}\right)
$$
 (12)

$$
R_6 = R_5 \times \left(\frac{V_{ref}}{V_o - V_{ref}}\right)
$$
 (13)

For the calculated values of R5 and R6, see feedback compensation section.

![](_page_31_Figure_6.jpeg)

<span id="page-31-0"></span>Figure 32: Typical application of the IR3846 for programming the output voltage

### **Bootstrap Capacitor Selection**

To drive the Control FET, it is necessary to supply a gate voltage at least 4V greater than the voltage at the SW pin, which is connected to the source of the Control FET. This is achieved by using a bootstrap configuration, which comprises the internal bootstrap diode and an external bootstrap capacitor (C1). The operation of the circuit is as follows: When the sync FET is turned on, the capacitor node connected to SW is pulled down to ground. The capacitor charges towards *Vcc* through the internal bootstrap diode [\(Figure 33\)](#page-31-1), which has a forward voltage drop  $V_D$ . The voltage *V<sup>c</sup>* across the bootstrap capacitor C1 is approximately given as:

$$
V_c \cong V_{cc} - V_D \tag{14}
$$

When the control FET turns on in the next cycle, the capacitor node connected to SW rises to the bus

voltage *Vin*. However, if the value of C1 is appropriately chosen, the voltage *V<sup>c</sup>* across C1 remains approximately unchanged and the voltage at the Boot pin becomes:

$$
V_{\text{Boot}} \cong PV_{in} + V_{cc} - V_D \tag{15}
$$

![](_page_31_Figure_15.jpeg)

<span id="page-31-1"></span>Figure 33: Bootstrap circuit to generate Vc voltage

A bootstrap capacitor of value 0.1uF is suitable for most applications.

### **Input Capacitor Selection**

The ripple currents generated during the on time of the control FETs should be provided by the input capacitor. The RMS value of this ripple for each channel is expressed by:

$$
I_{RMS} = I_o \times \sqrt{D \times (1 - D)}
$$
 (16)

$$
D = \frac{V_o}{V_{in}}
$$
 (17)

Where:

 $D = D$ uty Cycle

 $I<sub>RMS</sub>$  = RMS value of the input capacitor current

 $I_o$  = output current.

 $V_{in}$  = Power Stage input voltage

$$
I_0
$$
=35A and  $D = 0.1$ , the  $I_{RMS}$  = 10.5A.

Ceramic capacitors are recommended due to their peak current capabilities. They also feature low ESR and ESL at higher frequency which enables better efficiency. For this application, it is advisable to have 7x22uF, 25V ceramic capacitors,

![](_page_32_Picture_0.jpeg)

GRM31CR61E226KE15L from Murata. In addition to these, although not mandatory, a 1x330uF, 25V SMD capacitor EEV-FK1E331P from Panasonic may also be used as a bulk capacitor and is recommended if the input power supply is not located close to the converter.

### **Inductor Selection**

Inductors are selected based on output power, operating frequency and efficiency requirements. A low inductor value causes large ripple current, resulting in the smaller size, faster response to a load transient but may also result in reduced efficiency and high output noise. Generally, the selection of the inductor value can be reduced to the desired maximum ripple current in the inductor (*Δi*). The optimum point is usually found between 20% and 50% ripple of the output current. For the buck converter, the inductor value for the desired operating ripple current can be determined using the following relation:

$$
V_{in} - V_o = L \times \frac{\Delta i}{\Delta t}; \Delta t = D \times \frac{1}{F_s}
$$
  

$$
L = (V_{in} - V_o) \times \frac{V_o}{V_{in} \times \Delta i \times F_s}
$$
 (18)

Where:

- $V_{in}$  = Maximum input voltage
- $V_0$  = Output Voltage
- *Δi* = Inductor Ripple Current
- $F_s =$  Switching Frequency
- *Δ<sup>t</sup>* = On time for Control FET
- $D =$  Duty Cycle

If *Δi* ≈ 30%\**Io*, then the inductor is calculated to be 0.24μH. Select *L*=0.25μH, 744309025, from Wurth Electronik which provides an inductor suitable for this application.

### **Output Capacitor Selection**

The voltage ripple and transient requirements determine the output capacitors type and values. The criterion is normally based on the value of the Effective Series Resistance (ESR). However the actual capacitance value and the Equivalent Series Inductance (ESL) are other contributing components. These components can be described as:

$$
\Delta V_o = \Delta V_{o(ESR)} + \Delta V_{o(ESL)} + \Delta V_{o(C)}
$$
  
\n
$$
\Delta V_{0(ESR)} = \Delta I_L \times ESR
$$
  
\n
$$
\Delta V_{0(ESL)} = \left(\frac{V_{in} - V_o}{L}\right) \times ESL
$$
  
\n
$$
\Delta V_{0(C)} = \frac{\Delta I_L}{8 \times C_o \times F_s}
$$
 (19)

Where:

*ΔV<sup>0</sup>* = Output Voltage Ripple *ΔI<sup>L</sup>* = Inductor Ripple Current

Since the output capacitor has a major role in the overall performance of the converter and determines the result of transient response, selection of the capacitor is critical. The IR3846 can perform well with all types of capacitors.

As a rule, the capacitor must have low enough ESR to meet output ripple and load transient requirements.

The goal for this design is to meet the voltage ripple requirement in the smallest possible capacitor size. Therefore it is advisable to select ceramic capacitors due to their low ESR and ESL and small size. Six of Murata GRM31CR60J107ME39L (100uF/1206/X5R/ 6.3V) capacitors is a good choice.

It is also recommended to use a 0.1µF ceramic capacitor at the output for high frequency filtering.

### **Feedback Compensation**

The IR3846 is a voltage mode controller. The control loop is a single voltage feedback path including error amplifier and error comparator. To achieve fast transient response and accurate output regulation, a compensation circuit is necessary. The goal of the compensation network is to provide a closed-loop transfer function with the highest 0 dB crossing frequency and adequate phase margin (greater than  $45^{\circ}$ ).

The output LC filter introduces a double pole, - 40dB/decade gain slope above its corner resonant frequency, and a total phase lag of 180°. The resonant frequency of the LC filter is expressed as follows:

![](_page_33_Picture_0.jpeg)

$$
F_{LC} = \frac{1}{2 \times \pi \times \sqrt{L_o \times C_o}}
$$

**(20)**

[Figure 34](#page-33-0) shows gain and phase of the LC filter. Since we already have  $180^\circ$  phase shift from the output filter alone, the system runs the risk of being unstable.

![](_page_33_Figure_3.jpeg)

Figure 34: Gain and Phase of LC filter

<span id="page-33-0"></span>The IR3846 uses a voltage-type error amplifier with high-gain and high-bandwidth. The output of the amplifier is available for DC gain control and AC phase compensation.

The error amplifier can be compensated either in type II or type III compensation. Local feedback with Type II compensation is shown in [Figure 35.](#page-33-1)

This method requires that the output capacitor have enough ESR to satisfy stability requirements. If the output capacitor's ESR generates a zero at 5kHz to 50kHz, the zero generates acceptable phase margin and the Type II compensator can be used.

The ESR zero of the output capacitor is expressed as follows:

$$
F_{ESR} = \frac{1}{2 \times \pi \times ESR \times C_o}
$$
 (21)

## IR3846

![](_page_33_Figure_11.jpeg)

### <span id="page-33-1"></span>Figure 35: Type II compensation network and its asymptotic gain plot

The transfer function (*Ve/Vout*) is given by:

$$
\frac{V_e}{V_{out}} = H(s) = -\frac{Z_f}{Z_N} = -\frac{1 + sR_3C_3}{sR_5C_3}
$$
 (22)

The (s) indicates that the transfer function varies as a function of frequency. This configuration introduces a gain and zero, expressed by:

$$
|H(s)| = \frac{R_3}{R_5}
$$
 (23)

$$
F_z = \frac{1}{2 \times \pi \times R_3 \times C_3}
$$
 (24)

First select the desired zero-crossover frequency (*Fo*):

$$
F_o > F_{ESR}
$$
 and  $F_o \le (1/5 \sim 1/10) \times F_s$  (25)

![](_page_34_Picture_0.jpeg)

IR3846

Use the following equation to calculate R3:

$$
R_{3} = \frac{V_{ramp} \times F_{o} \times F_{ESR} \times R_{5}}{V_{in} \times \beta \times F_{LC}^{2}}
$$
 (26)

Where:

*Vramp* = Amplitude of the oscillator Ramp Voltage

- *F<sup>o</sup>* = Crossover Frequency
- *FESR* = Zero Frequency of the Output Capacitor

*R<sup>5</sup>* = Feedback Resistor

 $V_{in}$  = Maximum Input Voltage

 $β = (RS + - RS-) / Vo$ 

 $F_{LC}$  = Resonant Frequency of the Output Filter

To cancel one of the LC filter poles, place the zero before the LC filter resonant frequency pole:

$$
F_Z = 75\% \times F_{LC}
$$
  
\n
$$
F_Z = 0.75 \times \frac{1}{2 \times \pi \sqrt{L_o \times C_o}}
$$
 (27)

Use equation (24), (25) and (26) to calculate C3.

One more capacitor is sometimes added in parallel with C3 and R3. This introduces one more pole which is mainly used to suppress the switching noise.

The additional pole is given by:

$$
F_p = \frac{1}{2 \times \pi \times \frac{C_3 \times C_{POLE}}{C_3 + C_{POLE}}}
$$
(28)

The pole sets to one half of the switching frequency which results in the capacitor  $C_{POLE}$ :

$$
C_{POLE} = \frac{1}{\pi \times R_3 \times F_S - \frac{1}{C_3}} \approx \frac{1}{\pi \times R_3 \times F_S}
$$
 (29)

For a general unconditional stable solution for any type of output capacitors with a wide range of ESR values, we use a local feedback with a type III compensation network. The typically used compensation network for voltage-mode controller is shown in [Figure 36.](#page-34-0)

![](_page_34_Figure_21.jpeg)

<span id="page-34-0"></span>Figure 36: Type III Compensation network and its asymptotic gain plot

Again, the transfer function is given by:

$$
\frac{V_e}{V_{out}} = H(s) = -\frac{Z_f}{Z_{IN}}
$$

By replacing *Zin* and *Z<sup>f</sup>* , according to [Figure 36,](#page-34-0) the transfer function can be expressed as:

$$
H(s) = -\frac{(1 + sR_3C_3)[1 + sC_4(R_4 + R_5)]}{sR_5(C_2 + C_3)\left[1 + sR_3\left(\frac{C_2 \times C_3}{C_2 + C_3}\right)\right](1 + sR_4C_4)}
$$
\n(30)

The compensation network has three poles and two zeros and they are expressed as follows:

$$
F_{p_1} = 0 \tag{31}
$$

$$
F_{P2} = \frac{1}{2\pi \times R_4 \times C_4}
$$
 (32)

$$
F_{p_3} = \frac{1}{2\pi \times R_3 \left(\frac{C_2 \times C_3}{C_2 + C_3}\right)} \approx \frac{1}{2\pi \times R_3 \times C_2}
$$
 (33)

![](_page_35_Picture_0.jpeg)

$$
F_{Z1} = \frac{1}{2\pi \times R_3 \times C_3}
$$
 (34)

$$
F_{Z2} = \frac{1}{2\pi \times C_4 \times (R_4 \times R_5)} \approx \frac{1}{2\pi \times C_4 \times R_5}
$$
 (35)

Cross over frequency is expressed as:

$$
F_o = R_3 \times C_4 \times \beta \times \frac{V_{in}}{V_{ramp}} \times \frac{1}{2\pi \times L_o \times C_o}
$$
 (36)

Based on the frequency of the zero generated by the output capacitor and its ESR, relative to the crossover frequency, the compensation type can be different. Table 3 shows the compensation types for relative locations of the crossover frequency.

Table 3: Different types of compensators

| <b>Compensator</b><br>Type | $F_{ESR}$ vs $F_{O}$                        | <b>Typical Output</b><br><b>Capacitor</b> |
|----------------------------|---------------------------------------------|-------------------------------------------|
| Type II                    | $F_{LC}$ < $F_{ESR}$ < $F_{O}$ <<br>$F_s/2$ | Electrolytic                              |
| Type III                   | $F_{LC}$ < $F_{O}$ < $F_{ESR}$              | SP Cap,<br>Ceramic                        |

The higher the crossover frequency is, the potentially faster the load transient response will be. However, the crossover frequency should be low enough to allow attenuation of switching noise. Typically, the control loop bandwidth or crossover frequency (*Fo*) is selected such that:

$$
F_o \leq (1/5 \sim 1/10)^* F_s
$$

The DC gain should be large enough to provide high DC-regulation accuracy. The phase margin should be greater than 45° for overall stability.

The specifications for designing channel 1:

 $V_{in}$  = 12V  $V_0$  = 1.2V

 $V_{\text{ramp}}$  = 1.8V (This is a function of Vin, pls. see Feed-Forward section)

$$
V_{\text{ref}} = 0.6 V
$$

 $\beta = (RS + - RS<sub>-</sub>) / Vo$  (This assumes the resistor divider placed between Vout and the RSA scales down the output voltage to Vref. If the RSA is not used or Vout is connected directly

## IR3846

to the RSA, β = 1. Please refer to the Remote Sensing Amplifier section)

 $L_0 = 0.250 \mu H$ 

 $C_0 = 6 \times 100 \mu F$ , ESR≈3m $\Omega$  each

It must be noted here that the value of the capacitance used in the compensator design must be the small signal value. For instance, the small signal capacitance of the 100µF capacitor used in this design is 56µF at 1.2 V DC bias and 600 kHz frequency. It is this value that must be used for all computations related to the compensation. The small signal value may be obtained from the manufacturer's datasheets, design tools or SPICE models. Alternatively, they may also be inferred from measuring the power stage transfer function of the converter and measuring the double pole frequency *FLC* and using equation **(20**) to compute the small signal *Co.*

These result to:

 $F_{IC}$  = 17.4 kHz *FESR* = 947 kHz *Fs/2* = 300 kHz Select crossover frequency  $F<sub>0</sub>=100$  kHz

Since  $F_{LC}$ < $F_0$ < $F_s$ / $2$ < $F_{ESR}$ , Type III is selected to place the pole and zeros.

Detailed calculation of compensation Type III:

Desired Phase Margin Θ = 70°

$$
F_{Z2} = F_o \sqrt{\frac{1 - \sin \Theta}{1 + \sin \Theta}} = 14.1 \text{ kHz}
$$

$$
F_{P2} = F_o \sqrt{\frac{1 + \sin \Theta}{1 - \sin \Theta}} = 567.1 \text{ kHz}
$$

Select:

$$
F_{Z1} = 0.5 \times F_{Z2} = 7.05
$$
 kHz and

$$
F_{P3} = 0.5 \times F_s = 300 \text{ kHz}
$$

Select  $C_4 = 2.2nF$ .

Calculate  $R_3$ ,  $C_3$  and  $C_2$ :

![](_page_36_Picture_0.jpeg)

$$
R_{\text{3}} = \frac{2 \times \pi \times F_o \times L_o \times C_o \times V_{ramp}}{C_4 \times V_{in} \times \beta}
$$
; R<sub>3</sub> = 3.60 kΩ,

Select:  $R_3 = 2.7$  kΩ

$$
C_3 = \frac{1}{2 \times \pi \times F_{z1} \times R_3}
$$
; C<sub>3</sub> = 8.49 nF,

Select:  $C_3 = 8.2$  nF

$$
C_2 = \frac{1}{2 \times \pi \times F_{p_3} \times R_3}
$$
; C<sub>2</sub> = 196 pF,

Select:  $C_2 = 160$  pF

Calculate  $R_4$ ,  $R_5$  and  $R_6$ :

$$
R_4 = \frac{1}{2 \times \pi \times C_4 \times F_{P2}}; R_4 = 127.6 \Omega,
$$

Select  $R_4$  = 127  $\Omega$ 

$$
R_{5} = \frac{1}{2 \times \pi \times C_{4} \times F_{Z2}}; R_{5} = 5.13 \text{ k}\Omega,
$$

Select  $R_5 = 4.02$  kΩ

$$
R_{6} = \frac{V_{ref}}{(\beta \times V_{o}) - V_{ref}} \times R_{5}; R_{6} = 4.02 \text{ k}\Omega,
$$

Select  $R_6 = 4.02$  kΩ

If (*β* x *Vo*) equals Vref, R6 is not used.

### **Setting the Power Good Threshold**

In this design IR3846, the PGood outer limits are set at 95% and 120% of VREF. PGood signal is asserted 1.3ms after Vsns voltage reaches 0.95\*0.6V=0.57V (Figure 37)**.** As long as the Vsns voltage is between the threshold ranges, Enable is high, and no fault happens, the PGood remains high.

The following formula can be used to set the PGood threshold.  $V_{out (PGood_TH)}$  can be taken as 95% of Vout. Choose Rsns1=4.02 KΩ.

$$
Rsns2 = \left(\frac{V_{out(PGood\_TH)}}{0.95 \times VREF} - 1\right) \times Rsns1
$$
 (37)

Rsns2 =  $4.02$  kΩ, Select  $4.02$  kΩ.

OVP comparator also uses Vsns signal for Over-Voltage detection. With above values for Rsns2 and Rsns1, OVP trip point (Vout  $_{\text{OVP}}$ ) is

$$
Vout_{\_OVP} = VREF \times 1.2 \times \frac{(Rsns1 + Rsns2)}{Rsns1}
$$
 (38)

Vout $_{\text{OVP}}$  = 1.44 V

### **Selecting Power Good Pull-Up Resistor**

The PGood is an open drain output and require pull up resistors to VCC. The value of the pull-up resistors should limit the current flowing into the PGood pin to less than 5mA. A typical value used is 10kΩ.

![](_page_37_Picture_0.jpeg)

## **TYPICAL APPLICATION INTERNALLY BIASED SINGLE SUPPLY**

![](_page_37_Figure_3.jpeg)

Figure 37: Application circuit for a 12V to 1.2V, 35A Point of Load Converter Using the Internal LDO

Suggested Bill of Material for application circuit 12V to 1.2V

![](_page_37_Picture_547.jpeg)

![](_page_38_Picture_0.jpeg)

## **EXTERNALLY BIASED DUAL SUPPLIES**

![](_page_38_Figure_3.jpeg)

Figure 38: Application circuit for a 12V to 1.2V, 25A Point of Load Converter using external 5V VCC

Suggested Bill of Material for application circuit 12V to 1.2V using external 5V VCC

![](_page_38_Picture_549.jpeg)

![](_page_39_Picture_0.jpeg)

## **EXTERNALLY BIASED SINGLE SUPPLY**

![](_page_39_Figure_3.jpeg)

Suggested bill of material for application circuit 5V to 1.2V

![](_page_39_Picture_539.jpeg)

![](_page_40_Picture_0.jpeg)

Vin=PVin=12V, Vout=1.2V, Iout=0-35A, Fs=600kHz, Room Temperature, No Air Flow

![](_page_40_Figure_4.jpeg)

Figure 40: Startup with full load, Enable Signal **CH1:Vin, CH2:Vout, CH3:PGood, CH4:Enable**

![](_page_40_Figure_6.jpeg)

Figure 42: Vout Startup with Pre-Bias, 1.08V **Ch2:Vout, CH3:PGood**

![](_page_40_Figure_8.jpeg)

![](_page_40_Figure_9.jpeg)

![](_page_40_Figure_10.jpeg)

Figure 43: Recovery from Hiccup **CH2:Vout, CH3:PGood, CH4:Iout**

![](_page_40_Figure_12.jpeg)

**CH2:Vout**

![](_page_41_Picture_0.jpeg)

Vin=PVin=12V, Vout=1.2V, Iout=3.5-14A, Fs=600kHz, Room Temperature, No air flow

![](_page_41_Figure_4.jpeg)

Figure 46: Vout Transient Response, 3.5A to 14.0A step at 2.5A/uSec **CH2:Vout, CH4:Iout**

![](_page_42_Picture_0.jpeg)

Vin=PVin=12V, Vout=1.2V, Iout=24.5-35A, Fs=600kHz, Room Temperature, No air flow

![](_page_42_Figure_4.jpeg)

Figure 47: Vout Transient Response, 24.5A to 35A step at 2.5A/uSec **CH2:Vout, CH4:Iout**

![](_page_43_Picture_0.jpeg)

Vin=PVin=12V, Vout=1.2V, Iout=35A, Fs=600kHz, Room Temperature, No air flow

![](_page_43_Figure_4.jpeg)

![](_page_43_Picture_61.jpeg)

Figure 48: Bode Plot with 35A load: Fo = 100.6 kHz, Phase Margin = 52.5 Degrees

![](_page_44_Picture_0.jpeg)

Vin=PVin=12V, Vout=1.2V, Iout=0-35A, Fs=600kHz, Room Temperature, No air flow

![](_page_44_Figure_4.jpeg)

Figure 49: Efficiency versus load current

![](_page_44_Figure_6.jpeg)

Figure 50: Power Loss versus load current

![](_page_45_Picture_1.jpeg)

## **LAYOUT RECOMMENDATIONS**

The layout is very important when designing high frequency switching converters. Layout will affect noise pickup and can cause a good design to perform with less than expected results.

Make the connections for the power components in the top layer with wide, copper filled areas or polygons. In general, it is desirable to make proper use of power planes and polygons for power distribution and heat dissipation.

The inductor, input capacitors, output capacitors and the IR3846 should be as close to each other as possible. This helps to reduce the EMI radiated by the power traces due to the high switching currents through them. Place the input capacitor directly at the PVin pin of IR3846.

The feedback part of the system should be kept away from the inductor and other noise sources.

The critical bypass components such as capacitors for PVin, Vin and VCC should be close to their respective pins. It is important to place the feedback components including feedback resistors and compensation components close to Fb and Comp pins.

In a multilayer PCB use at least one layer as a power ground plane and have a control circuit ground (analog ground), to which all signals are referenced. The goal is to localize the high current path to a separate loop that does not interfere with the more sensitive analog control function. These two grounds must be connected together on the PC board layout at a single point. It is recommended to place all the compensation parts over the analog ground plane in top layer.

The Power QFN is a thermally enhanced package. Based on thermal performance it is recommended to use at least a 6-layers PCB. To effectively remove heat from the device the exposed pad should be connected to the ground plane using vias. [Figure](#page-45-0)  [51a](#page-45-0)-f illustrates the implementation of the layout guidelines outlined above, on the IRDC3846 6-layer demo board.

![](_page_45_Figure_11.jpeg)

<span id="page-45-0"></span>Figure 51a: IRDC3846 Demo board Layout Considerations – Top Layer

![](_page_46_Picture_0.jpeg)

![](_page_46_Figure_2.jpeg)

[Figure 51b](#page-45-0): IRDC3846 Demo board Layout Considerations – Bottom Layer

![](_page_46_Figure_4.jpeg)

[Figure 51c](#page-45-0): IRDC3846 Demo board Layout Considerations – Mid Layer 1

![](_page_46_Picture_6.jpeg)

[Figure 51d](#page-45-0): IRDC3846 Demo board Layout Considerations – Mid Layer 2

![](_page_47_Picture_0.jpeg)

![](_page_47_Picture_2.jpeg)

[Figure 51e](#page-45-0): IRDC3846 Demo board Layout Considerations – Mid Layer 3

![](_page_47_Picture_4.jpeg)

-Feedback and Vsns traces routing should be kept away from noise sources

Remote Sense Traces

- tap output where voltage value is critical.
- Avoid noisy areas and noise coupling.
- RS+ and RS- lines near each other.
- Minimize trace resistance.

[Figure 51f](#page-45-0): IRDC3846 Demo board Layout Considerations – Mid Layer 4

![](_page_48_Picture_0.jpeg)

## **PCB METAL AND COMPONENT PLACEMENT**

Evaluations have shown that the best overall performance is achieved using the substrate/PCB layout as shown in following figures. PQFN devices should be placed to an accuracy of 0.050mm on both X and Y axes. Self-centering behavior is highly dependent on solders and processes, and

experiments should be run to confirm the limits of selfcentering on specific processes. For further information, please refer to "SupIRBuck® Multi-Chip Module (MCM) Power Quad Flat No-Lead (PQFN) Board Mounting Application Note**." (AN1132)**

### **PAD SIZES PCB SPACING**

![](_page_48_Figure_7.jpeg)

![](_page_48_Figure_8.jpeg)

![](_page_49_Picture_0.jpeg)

![](_page_49_Picture_1.jpeg)

## **SOLDER RESIST**

- IR recommends that the larger Power or Land Area pads are Solder Mask Defined (SMD). This allows the underlying Copper traces to be as large as possible, which helps in terms of current carrying capability and device cooling capability.
- When using SMD pads, the underlying copper traces should be at least 0.05mm larger (on each edge) than the Solder Mask window, in order to accommodate any layer to layer misalignment. (i.e. 0.1mm in X & Y).
- However, for the smaller Signal type leads around the edge of the device, IR recommends that these are Non Solder Mask Defined or Copper Defined.
- When using NSMD pads, the Solder Resist Window should be larger than the Copper Pad by at least 0.025mm on each edge, (i.e. 0.05mm in X & Y), in order to accommodate any layer to layer misalignment.
- Ensure that the solder resist in-between the smaller signal lead areas are at least 0.15mm wide, due to the high x/y aspect ratio of the solder mask strip.

![](_page_49_Figure_8.jpeg)

### **PAD SIZES PAD SPACING**

![](_page_49_Figure_10.jpeg)

![](_page_50_Picture_0.jpeg)

## STENCIL DESIGN

- Stencils for PQFN can be used with thicknesses of 0.100-0.250mm (0.004-0.010"). Stencils thinner than 0.100mm are unsuitable because they deposit insufficient solder paste to make good solder joints with the ground pad; high reductions sometimes create similar problems. Stencils in the range of 0.125mm-0.200mm (0.005-0.008"), with suitable reductions, give the best results.
- Evaluations have shown that the best overall performance is achieved using the stencil design shown in following figure. This design is for a stencil thickness of 0.127mm (0.005"). The reduction should be adjusted for stencils of other thicknesses.

## **SOLDER PASTE STENCIL PAD SIZES**

![](_page_50_Figure_6.jpeg)

![](_page_51_Picture_0.jpeg)

## **SOLDER PASTE STENCIL PAD SPACING (DETAIL 1)**

![](_page_51_Figure_3.jpeg)

## **SOLDER PASTE STENCIL PAD SPACING (DETAIL 2)**

![](_page_51_Figure_5.jpeg)

## **MARKING INFORMATION**

![](_page_51_Figure_7.jpeg)

Figure 52: Marking Information

![](_page_52_Picture_0.jpeg)

IR3846

## **PACKAGING INFORMATION**

![](_page_52_Figure_3.jpeg)

![](_page_52_Picture_394.jpeg)

![](_page_52_Figure_5.jpeg)

![](_page_53_Picture_0.jpeg)

## **ENVIRONMENTAL QUALIFICATIONS**

![](_page_53_Picture_156.jpeg)

## **REVISION HISTORY**

![](_page_53_Picture_157.jpeg)

![](_page_54_Picture_0.jpeg)

**Published by Infineon Technologies AG 81726 München, Germany © Infineon Technologies AG 2016 All Rights Reserved.**

### **IMPORTANT NOTICE**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office [\(www.infineon.com\)](http://www.infineon.com/).

### **WARNINGS**

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.

![](_page_55_Picture_0.jpeg)

单击下面可查看定价,库存,交付和生命周期等信息

[>>Infineon Technologies\(英飞凌\)](https://www.oneyac.com/brand/990.html)