

#### Important notice

Dear Customer,

On 7 February 2017 the former NXP Standard Product business became a new company with the tradename **Nexperia**. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

Instead of <a href="http://www.nxp.com">http://www.nxp.com</a>, <a href="http://www.semiconductors.philips.com/">http://www.nxp.com</a>, <a href="http://www.nexperia.com">http://www.nexperia.com</a>, <a href="http://www.nexperia.com">http://www.nexperia.com</a>)

Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use salesaddresses@nexperia.com (email)

Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below:

- © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved

Should be replaced with:

- © Nexperia B.V. (year). All rights reserved.

If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via **salesaddresses@nexperia.com**). Thank you for your cooperation and understanding,

Kind regards,

Team Nexperia

**Product data sheet** 

# 1. Product profile

## 1.1 General description

PNP low  $V_{CEsat}$  Breakthrough In Small Signal (BISS) transistor and NPN Resistor-Equipped Transistor (RET) in a SOT457 (SC-74) small Surface-Mounted Device (SMD) plastic package.

#### 1.2 Features

- Low V<sub>CEsat</sub> (BISS) and resistor-equipped transistor in one package
- Low threshold voltage (<1 V) compared to MOSFET</p>
- Low drive power required
- Space-saving solution
- Reduction of component count

## 1.3 Applications

- Supply line switches
- Battery charger switches
- High-side switches for LEDs, drivers and backlights
- Portable equipment

### 1.4 Quick reference data

Table 1. Quick reference data

| Symbol             | Parameter                               | Conditions                                             | Mir          | тур Тур | Max | Unit |
|--------------------|-----------------------------------------|--------------------------------------------------------|--------------|---------|-----|------|
| TR1; PNP Id        | ow V <sub>CEsat</sub> transistor        |                                                        |              |         |     |      |
| $V_{CEO}$          | collector-emitter voltage               | open base                                              | -            | -       | -40 | V    |
| I <sub>C</sub>     | collector current                       |                                                        | <u>[1]</u> _ | -       | -1  | Α    |
| R <sub>CEsat</sub> | collector-emitter saturation resistance | $I_{C} = -500 \text{ mA};$<br>$I_{B} = -50 \text{ mA}$ | [2] -        | 240     | 340 | mΩ   |
| TR2; NPN re        | esistor-equipped transistor             |                                                        |              |         |     |      |
| $V_{CEO}$          | collector-emitter voltage               | open base                                              | -            | -       | 50  | V    |
| Io                 | output current                          |                                                        | -            | -       | 100 | mA   |
| R1                 | bias resistor 1 (input)                 |                                                        | 7            | 10      | 13  | kΩ   |
| R2/R1              | bias resistor ratio                     |                                                        | 0.8          | 1       | 1.2 |      |

 $<sup>\</sup>begin{tabular}{ll} [1] & Device mounted on a ceramic Printed-Circuit Board (PCB), Al_2O_3, standard footprint. \end{tabular}$ 



<sup>[2]</sup> Pulse test:  $t_p \le 300 \ \mu s$ ;  $\delta \le 0.02$ .

# 2. Pinning information

Table 2. Pinning

| Iubic 2.        | · ···································· |                    |                 |
|-----------------|----------------------------------------|--------------------|-----------------|
| Pin             | Description                            | Simplified outline | Graphic symbol  |
| 1               | emitter TR1                            | D. D. D.           |                 |
| 2               | base TR1                               | - 6 - 5 - 4        | 6 5 4           |
| 3               | output (collector) TR2                 | 0                  |                 |
| 4               | GND (emitter) TR2                      | 1 2 3              | R1 R2           |
| 5               | input (base) TR2                       |                    | TR1             |
| 6 collector TR1 |                                        |                    |                 |
|                 |                                        |                    |                 |
|                 |                                        |                    | 1 2 3<br>sym036 |

# 3. Ordering information

Table 3. Ordering information

| Type number | Package |                                                  |         |
|-------------|---------|--------------------------------------------------|---------|
|             | Name    | Description                                      | Version |
| PBLS4003D   | SC-74   | plastic surface-mounted package (TSOP6); 6 leads | SOT457  |

## 4. Marking

Table 4. Marking codes

| 3 1 1 1 1   |              |
|-------------|--------------|
| Type number | Marking code |
| PBLS4003D   | R3           |

# 5. Limiting values

Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol          | Parameter                           | Conditions                           | Min          | Max   | Unit |
|-----------------|-------------------------------------|--------------------------------------|--------------|-------|------|
| TR1; PNI        | P low V <sub>CEsat</sub> transistor |                                      |              |       |      |
| $V_{CBO}$       | collector-base voltage              | open emitter                         | -            | -40   | V    |
| $V_{CEO}$       | collector-emitter voltage           | open base                            | -            | -40   | V    |
| $V_{EBO}$       | emitter-base voltage                | open collector                       | -            | -5    | V    |
| I <sub>C</sub>  | collector current                   |                                      | <u>[1]</u> _ | -0.7  | Α    |
|                 |                                     |                                      | [2] -        | -0.85 | Α    |
|                 |                                     |                                      | [3] _        | -1    | А    |
| I <sub>CM</sub> | peak collector current              | single pulse; $t_p \le 1 \text{ ms}$ | -            | -2    | Α    |
| I <sub>B</sub>  | base current                        |                                      | -            | -0.3  | Α    |
| I <sub>BM</sub> | peak base current                   | single pulse; $t_p \le 1$ ms         | -            | -1    | Α    |

PBLS4003D\_3 © NXP B.V. 2009. All rights reserved.

**Table 5.** Limiting values ...continued In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                   | Conditions                   |            | Min | Max  | Unit |
|------------------|-----------------------------|------------------------------|------------|-----|------|------|
| P <sub>tot</sub> | total power dissipation     | $T_{amb} \le 25  ^{\circ}C$  | <u>[1]</u> | -   | 250  | mW   |
|                  |                             |                              | [2]        | -   | 350  | mW   |
|                  |                             |                              | [3]        | -   | 400  | mW   |
| TR2; NPI         | N resistor-equipped transis | tor                          |            |     |      |      |
| $V_{CBO}$        | collector-base voltage      | open emitter                 |            | -   | 50   | V    |
| $V_{CEO}$        | collector-emitter voltage   | open base                    |            | -   | 50   | V    |
| $V_{EBO}$        | emitter-base voltage        | open collector               |            | -   | 10   | V    |
| VI               | input voltage               |                              |            |     |      |      |
|                  | positive                    |                              |            | -   | +40  | V    |
|                  | negative                    |                              |            | -   | -10  | V    |
| I <sub>O</sub>   | output current              |                              |            | -   | 100  | mA   |
| I <sub>CM</sub>  | peak collector current      | single pulse; $t_p \le 1$ ms |            | -   | 100  | mA   |
| P <sub>tot</sub> | total power dissipation     | $T_{amb} \le 25  ^{\circ}C$  |            | -   | 200  | mW   |
| Per devid        | ce                          |                              |            |     |      |      |
| P <sub>tot</sub> | total power dissipation     |                              | <u>[1]</u> | -   | 400  | mW   |
|                  |                             |                              | [2]        | -   | 530  | mW   |
|                  |                             |                              | [3]        | -   | 600  | mW   |
| Tj               | junction temperature        |                              |            | -   | 150  | °C   |
| T <sub>amb</sub> | ambient temperature         |                              |            | -65 | +150 | °C   |
| T <sub>stg</sub> | storage temperature         |                              |            | -65 | +150 | °C   |

<sup>[1]</sup> Device mounted on an FR4 PCB, single-sided copper, tin-plated and standard footprint.

<sup>[2]</sup> Device mounted on an FR4 PCB, single-sided copper, tin-plated, mounting pad for collector 1 cm<sup>2</sup>.

<sup>[3]</sup> Device mounted on a ceramic PCB, Al<sub>2</sub>O<sub>3</sub>, standard footprint.



# 6. Thermal characteristics

Table 6. Thermal characteristics

**Power derating curves** 

| Tubic o.                                                                    | Thormal onaraotoriotico                          |              |       |     |     |      |
|-----------------------------------------------------------------------------|--------------------------------------------------|--------------|-------|-----|-----|------|
| Symbol                                                                      | Parameter                                        | Conditions   | Min   | Тур | Max | Unit |
| Per device                                                                  |                                                  |              |       |     |     |      |
| $R_{\text{th(j-a)}}$ thermal resistance from in free ai junction to ambient | in free air                                      | <u>[1]</u> - | -     | 312 | K/W |      |
|                                                                             | junction to ambient                              |              | [2] _ | -   | 236 | K/W  |
|                                                                             |                                                  |              | [3] _ | -   | 210 | K/W  |
| Per TR1; P                                                                  | NP low V <sub>CEsat</sub> transistor             |              |       |     |     |      |
| $R_{th(j-sp)}$                                                              | thermal resistance from junction to solder point |              | -     | -   | 105 | K/W  |

- [1] Device mounted on an FR4 PCB, single-sided copper, tin-plated and standard footprint.
- [2] Device mounted on an FR4 PCB, single-sided copper, tin-plated, mounting pad for collector 1 cm<sup>2</sup>.
- [3] Device mounted on a ceramic PCB, Al<sub>2</sub>O<sub>3</sub>, standard footprint.

5 of 15

40 V PNP BISS loadswitch



FR4 PCB, standard footprint

Fig 2. TR1 (PNP): Transient thermal impedance from junction to ambient as a function of pulse duration; typical values



FR4 PCB, mounting pad for collector 1 cm<sup>2</sup>

**Product data sheet** 

Fig 3. TR1 (PNP): Transient thermal impedance from junction to ambient as a function of pulse duration; typical values

6 of 15



## 7. Characteristics

Table 7. Characteristics

 $T_{amb}$  = 25 °C unless otherwise specified.

| Symbol             | Parameter                               | Conditions                                                                   | Min            | Тур  | Max       | Unit |
|--------------------|-----------------------------------------|------------------------------------------------------------------------------|----------------|------|-----------|------|
| TR1; PN            | P low V <sub>CEsat</sub> transistor     |                                                                              |                |      |           |      |
| I <sub>CBO</sub>   | collector-base cut-off                  | $V_{CB} = -40 \text{ V}; I_E = 0 \text{ A}$                                  | -              | -    | -0.1      | μΑ   |
|                    | current                                 | $V_{CB} = -40 \text{ V}; I_E = 0 \text{ A};$<br>$T_j = 150 ^{\circ}\text{C}$ | -              | -    | -50       | μΑ   |
| I <sub>CES</sub>   | collector-emitter<br>cut-off current    | $V_{CE} = -30 \text{ V}; V_{BE} = 0 \text{ V}$                               | -              | -    | -0.1      | μΑ   |
| I <sub>EBO</sub>   | emitter-base cut-off current            | $V_{EB} = -5 \text{ V}; I_C = 0 \text{ A}$                                   | -              | -    | -0.1      | μΑ   |
| h <sub>FE</sub>    | DC current gain                         | $V_{CE} = -5 \text{ V}; I_{C} = -1 \text{ mA}$                               | 300            | -    | -         |      |
|                    |                                         | $V_{CE} = -5 \text{ V}; I_{C} = -100 \text{ mA}$                             | 11 300         | -    | 800       |      |
|                    |                                         | $V_{CE} = -5 \text{ V}; I_{C} = -500 \text{ mA}$                             | <u>11</u> 215  | -    | -         |      |
|                    |                                         | $V_{CE} = -5 \text{ V}; I_{C} = -1 \text{ A}$                                | <u>[1]</u> 150 | -    | -         |      |
| V <sub>CEsat</sub> | collector-emitter                       | $I_C = -100 \text{ mA}; I_B = -1 \text{ mA}$                                 | -              | -80  | -140      | mV   |
|                    | saturation voltage                      | $I_C = -500 \text{ mA}; I_B = -50 \text{ mA}$                                | <u>[1]</u> _   | -120 | -170      | mV   |
|                    |                                         | $I_C = -1 A$ ; $I_B = -100 \text{ mA}$                                       | <u>[1]</u> _   | -220 | -310      | mV   |
| R <sub>CEsat</sub> | collector-emitter saturation resistance | $I_C = -500 \text{ mA}; I_B = -50 \text{ mA}$                                | <u>[1]</u> _   | 240  | 340       | mΩ   |
| $V_{BEsat}$        | base-emitter saturation voltage         | $I_C = -1 A; I_B = -50 \text{ mA}$                                           | <u>[1]</u> -   | -    | -1.1      | V    |
| $V_{BEon}$         | base-emitter<br>turn-on voltage         | $V_{CE} = -5 \text{ V}; I_{C} = -1 \text{ A}$                                | [1] -          | -    | <b>–1</b> | V    |

PBLS4003D\_3 © NXP B.V. 2009. All rights reserved.

**Table 7.** Characteristics ... continued  $T_{amb} = 25 \,^{\circ}C$  unless otherwise specified.

| Symbol             | Parameter                                                                       | Conditions                                                     | Min | Тур | Max | Unit      |  |
|--------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------|-----|-----|-----|-----------|--|
| f <sub>T</sub>     | transition frequency                                                            | $I_C = -50 \text{ mA}; V_{CE} = -10 \text{ V};$<br>f = 100 MHz | 150 | -   | -   | MHz       |  |
| C <sub>c</sub>     | collector capacitance                                                           | $V_{CB} = -10 \text{ V}; I_E = i_e = 0 \text{ A};$ f = 1 MHz   | -   | -   | 12  | pF        |  |
| TR2; NPI           | TR2; NPN resistor-equipped transistor                                           |                                                                |     |     |     |           |  |
| I <sub>CBO</sub>   | collector-base cut-off current                                                  | $V_{CB} = 50 \text{ V}; I_E = 0 \text{ A}$                     | -   | -   | 100 | nA        |  |
| I <sub>CEO</sub>   | collector-emitter                                                               | $V_{CE} = 30 \text{ V}; I_{B} = 0 \text{ A}$                   | -   | -   | 1   | μΑ        |  |
| cut-off current    | $V_{CE} = 30 \text{ V}; I_{B} = 0 \text{ A};$<br>$T_{j} = 150 ^{\circ}\text{C}$ | -                                                              | -   | 50  | μΑ  |           |  |
| I <sub>EBO</sub>   | emitter-base cut-off current                                                    | $V_{EB} = 5 \text{ V}; I_{C} = 0 \text{ A}$                    | -   | -   | 400 | μΑ        |  |
| h <sub>FE</sub>    | DC current gain                                                                 | $V_{CE} = 5 \text{ V}; I_{C} = 5 \text{ mA}$                   | 30  | -   | -   |           |  |
| $V_{\text{CEsat}}$ | collector-emitter saturation voltage                                            | $I_C = 10 \text{ mA}; I_B = 0.5 \text{ mA}$                    | -   | -   | 150 | mV        |  |
| $V_{I(off)}$       | off-state input voltage                                                         | $V_{CE} = 5 \text{ V}; I_{C} = 100 \mu\text{A}$                | -   | 1.1 | 8.0 | V         |  |
| $V_{I(on)}$        | on-state input voltage                                                          | $V_{CE} = 0.3 \text{ V}; I_{C} = 10 \text{ mA}$                | 2.5 | 1.8 | -   | V         |  |
| R1                 | bias resistor 1 (input)                                                         |                                                                | 7   | 10  | 13  | $k\Omega$ |  |
| R2/R1              | bias resistor ratio                                                             |                                                                | 8.0 | 1   | 1.2 |           |  |
| C <sub>c</sub>     | collector capacitance                                                           | $V_{CB} = 10 \text{ V}; I_E = i_e = 0 \text{ A};$<br>f = 1 MHz | -   | -   | 2.5 | pF        |  |

<sup>[1]</sup> Pulse test:  $t_p \le 300 \ \mu s; \ \delta \le 0.02.$ 



 $V_{CE} = -5 \text{ V}$ 

(1)  $T_{amb} = 100 \, ^{\circ}C$ 

(2)  $T_{amb} = 25 \,^{\circ}C$ 

(3)  $T_{amb} = -55 \, ^{\circ}C$ 

TR1 (PNP): DC current gain as a function of Fig 5. collector current; typical values



T<sub>amb</sub> = 25 °C

TR1 (PNP): Collector current as a function of Fig 6. collector-emitter voltage; typical values



 $V_{CE} = -5 \text{ V}$ 

(1)  $T_{amb} = -55 \,^{\circ}C$ 

(2)  $T_{amb} = 25 \,^{\circ}C$ 

**Product data sheet** 

(3)  $T_{amb} = 100 \, ^{\circ}C$ 

Fig 7. TR1 (PNP): Base-emitter voltage as a function of collector current; typical values



 $I_C/I_B = 20$ 

(1)  $T_{amb} = -55 \, ^{\circ}C$ 

(2)  $T_{amb} = 25 \, ^{\circ}C$ 

(3)  $T_{amb} = 100 \, ^{\circ}C$ 

TR1 (PNP): Base-emitter saturation voltage as Fig 8. a function of collector current; typical values

8 of 15



 $I_{\rm C}/I_{\rm B}=20$ 

- (1)  $T_{amb} = 100 \, ^{\circ}C$
- (2)  $T_{amb} = 25 \,^{\circ}C$
- (3)  $T_{amb} = -55 \, ^{\circ}C$

TR1 (PNP): Collector-emitter saturation Fig 9. voltage as a function of collector current; typical values



 $T_{amb} = 25 \, ^{\circ}C$ 

- (1)  $I_C/I_B = 100$
- (2)  $I_C/I_B = 50$
- (3)  $I_C/I_B = 10$

Fig 10. TR1 (PNP): Collector-emitter saturation voltage as a function of collector current; typical values



 $I_{\rm C}/I_{\rm B} = 20$ 

- (1)  $T_{amb} = 100 \, ^{\circ}C$
- (2)  $T_{amb} = 25 \, ^{\circ}C$
- (3)  $T_{amb} = -55 \,^{\circ}C$

**Product data sheet** 

Fig 11. TR1 (PNP): Collector-emitter saturation resistance as a function of collector current; typical values



 $T_{amb} = 25 \, ^{\circ}C$ 

- (1)  $I_C/I_B = 100$
- (2)  $I_C/I_B = 50$
- (3)  $I_C/I_B = 10$

Fig 12. TR1 (PNP): Collector-emitter saturation resistance as a function of collector current; typical values

9 of 15



$$V_{CE} = 5 V$$

- (1)  $T_{amb} = 150 \, ^{\circ}C$
- (2)  $T_{amb} = 25 \,^{\circ}C$
- (3)  $T_{amb} = -40 \, ^{\circ}C$

Fig 13. TR2 (NPN): DC current gain as a function of collector current; typical values



$$I_{\rm C}/I_{\rm B} = 20$$

- (1)  $T_{amb} = 100 \, ^{\circ}C$
- (2)  $T_{amb} = 25 \, ^{\circ}C$
- (3)  $T_{amb} = -40 \, ^{\circ}C$

Fig 14. TR2 (NPN): Collector-emitter saturation voltage as a function of collector current; typical values





- (1)  $T_{amb} = -40 \, ^{\circ}C$
- (2)  $T_{amb} = 25 \, ^{\circ}C$
- (3)  $T_{amb} = 100 \, ^{\circ}C$

**Product data sheet** 

Fig 15. TR2 (NPN): On-state input voltage as a function of collector current; typical values



$$V_{CE} = 5 V$$

- (1)  $T_{amb} = -40 \, ^{\circ}C$
- (2)  $T_{amb} = 25 \, ^{\circ}C$
- (3)  $T_{amb} = 100 \, ^{\circ}C$

Fig 16. TR2 (NPN): Off-state input voltage as a function of collector current; typical values

10 of 15

# 8. Package outline



# 9. Packing information

Table 8. Packing methods

The indicated -xxx are the last three digits of the 12NC ordering code.[1]

| Type number | Package | e Description                      |     | Packing quantity |       |
|-------------|---------|------------------------------------|-----|------------------|-------|
|             |         |                                    |     | 3000             | 10000 |
| PBLS4003D   | SOT457  | 4 mm pitch, 8 mm tape and reel; T1 | [2] | -115             | -135  |
|             |         | 4 mm pitch, 8 mm tape and reel; T2 | [3] | -125             | -165  |

[1] For further information and the availability of packing methods, see  $\underline{\text{Section } 13}$ .

[2] T1: normal taping

[3] T2: reverse taping

**PBLS4003D** 

40 V PNP BISS loadswitch

# 10. Soldering





# 11. Revision history

## Table 9. Revision history

| Document ID    | Release date                                                                                                                                | Data sheet status            | Change notice    | Supersedes      |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------|-----------------|
| PBLS4003D_3    | 20090105                                                                                                                                    | Product data sheet           | -                | PBLS4003D_2     |
| Modifications: | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity<br/>guidelines of NXP Semiconductors.</li> </ul> |                              |                  |                 |
|                | <ul> <li>Legal texts h</li> </ul>                                                                                                           | have been adapted to the new | company name whe | re appropriate. |
|                | • Figure 5, 9 a                                                                                                                             | and <u>10</u> : amended      |                  |                 |
|                | <ul><li>Section 12 "</li></ul>                                                                                                              | Legal information": updated  |                  |                 |
| PBLS4003D_2    | 20050704                                                                                                                                    | Product data sheet           | -                | PBLS4003D_1     |
| PBLS4003D_1    | 20041201                                                                                                                                    | Objective data sheet         | -                | -               |
|                |                                                                                                                                             |                              |                  |                 |

## 12. Legal information

#### 12.1 **Data sheet status**

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- The term 'short data sheet' is explained in section "Definitions'
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

### 12.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

#### 12.3 **Disclaimers**

General — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental

damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Quick reference data — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

#### 12.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

14 of 15

## 13. Contact information

Product data sheet

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

PBLS4003D 3 © NXP B.V. 2009. All rights reserved. Rev. 03 — 5 January 2009

Downloaded From Oneyac.com

# **PBLS4003D**

#### 40 V PNP BISS loadswitch

## 14. Contents

| 1    | Product profile         | 1  |
|------|-------------------------|----|
| 1.1  | General description     | 1  |
| 1.2  | Features                | 1  |
| 1.3  | Applications            | 1  |
| 1.4  | Quick reference data    | 1  |
| 2    | Pinning information     | 2  |
| 3    | Ordering information    | 2  |
| 4    | Marking                 | 2  |
| 5    | Limiting values         | 2  |
| 6    | Thermal characteristics | 4  |
| 7    | Characteristics         | 6  |
| 8    | Package outline         | 11 |
| 9    | Packing information     | 11 |
| 10   | Soldering               | 12 |
| 11   | Revision history        | 13 |
| 12   | Legal information       | 14 |
| 12.1 | Data sheet status       | 14 |
| 12.2 | Definitions             | 14 |
| 12.3 | Disclaimers             | 14 |
| 12.4 | Trademarks              | 14 |
| 13   | Contact information     | 14 |
| 14   | Contents                | 15 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.



All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 5 January 2009 Document identifier: PBLS4003D\_3



# 单击下面可查看定价,库存,交付和生命周期等信息

>>Nexperia(安世)