# **HEF4016B**

## Quad single-pole single-throw analog switch

Rev. 6 — 25 July 2024

**Product data sheet** 

### 1. General description

The HEF4016B is a quad single pole, single throw analog switch. Each switch features two input/output terminals (nY and nZ) and an active HIGH enable input (nE). When nE is LOW, the analog switch is turned off. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of  $V_{DD}$ .

#### 2. Features and benefits

- Wide supply voltage range from 3.0 V to 15.0 V
- CMOS low power dissipation
- · High noise immunmity
- · Fully static operation
- 5 V, 10 V, and 15 V parametric ratings
- Standardized symmetrical output characteristics
- Complies with JEDEC standard JESD 13-B
- ESD protection:
  - HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
  - CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
- Specified from -40 °C to +85 °C

## 3. Applications

- · Analog multiplexing and demultiplexing
- Digital multiplexing and demultiplexing
- · Signal gating

## 4. Ordering information

#### **Table 1. Ordering information**

| Type number | Package           |      |                                                            |          |
|-------------|-------------------|------|------------------------------------------------------------|----------|
|             | Temperature range | Name | Description                                                | Version  |
| HEF4016BT   | -40 °C to +85 °C  | SO14 | plastic small outline package; 14 leads; body width 3.9 mm | SOT108-1 |



#### Quad single-pole single-throw analog switch

## 5. Functional diagram



## 6. Pinning information

### 6.1. Pinning



### 6.2. Pin description

Table 2. Pin description

| Symbol          | Pin          | Description                 |
|-----------------|--------------|-----------------------------|
| 1Y, 2Y, 3Y, 4Y  | 1, 4, 8, 11  | independent input or output |
| 1Z, 2Z, 3Z, 4Z  | 2, 3, 9, 10  | independent input or output |
| 1E, 2E, 3E, 4E  | 13, 5, 6, 12 | enable input (active HIGH)  |
| V <sub>SS</sub> | 7            | ground (0 V)                |
| $V_{DD}$        | 14           | supply voltage              |

HEF4016B

#### Quad single-pole single-throw analog switch

## 7. Functional description

#### **Table 3. Function table**

 $H = HIGH \ voltage \ level; \ L = LOW \ voltage \ level.$ 

| Input nE | Switch |
|----------|--------|
| Н        | ON     |
| L        | OFF    |

## 8. Limiting values

#### **Table 4. Limiting values**

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to  $V_{\rm SS}$  = 0 V (ground).

| Symbol           | Parameter               | Conditions                                                  | Min  | Max                   | Unit |
|------------------|-------------------------|-------------------------------------------------------------|------|-----------------------|------|
| $V_{DD}$         | supply voltage          |                                                             | -0.5 | +18                   | V    |
| I <sub>IK</sub>  | input clamping current  | $V_{I} < -0.5 \text{ V or } V_{I} > V_{DD} + 0.5 \text{ V}$ | -    | ±10                   | mA   |
| VI               | input voltage           |                                                             | -0.5 | V <sub>DD</sub> + 0.5 | V    |
| I <sub>I/O</sub> | input/output current    | [1]                                                         | -    | ±10                   | mA   |
| T <sub>stg</sub> | storage temperature     |                                                             | -65  | +150                  | °C   |
| T <sub>amb</sub> | ambient temperature     |                                                             | -40  | +85                   | °C   |
| P <sub>tot</sub> | total power dissipation | T <sub>amb</sub> = -40 °C to +85 °C                         | -    | 500                   | mW   |
| Р                | power dissipation       | per switch                                                  | -    | 100                   | mW   |

<sup>[1]</sup> To avoid drawing V<sub>DD</sub> current out of terminal nZ, when switch current flows into terminals nY, the voltage drop across the bidirectional switch must not exceed 0.4 V. If the switch current flows into terminal nZ, no V<sub>DD</sub> current will flow out of terminals nY, in this case there is no limit for the voltage drop across the switch, but the voltages at nY and nZ may not exceed V<sub>DD</sub> or V<sub>SS</sub>.

## 9. Recommended operating conditions

Table 5. Recommended operating conditions

| Symbol           | Parameter                      | Conditions             | Min | Тур | Max      | Unit |
|------------------|--------------------------------|------------------------|-----|-----|----------|------|
| $V_{DD}$         | supply voltage                 |                        | 3   | -   | 15       | V    |
| VI               | input voltage                  |                        | 0   | -   | $V_{DD}$ | V    |
| T <sub>amb</sub> | ambient temperature            | in free air            | -40 | -   | +85      | °C   |
| Δt/ΔV            | input transition rise and fall | V <sub>DD</sub> = 5 V  | -   | -   | 3.75     | µs/V |
|                  | rate                           | V <sub>DD</sub> = 10 V | -   | -   | 0.5      | μs/V |
|                  |                                | V <sub>DD</sub> = 15 V | -   | -   | 0.08     | μs/V |

#### Quad single-pole single-throw analog switch

## 10. Static characteristics

#### **Table 6. Static characteristics**

 $V_{SS} = 0 \ V$ ;  $V_I = V_{SS}$  or  $V_{DD}$  unless otherwise specified.

| Symbol              | Parameter                    | Conditions              | $V_{DD}$ | T <sub>amb</sub> = | -40 °C | T <sub>amb</sub> = | = 25 °C | T <sub>amb</sub> = | = 85 °C | Unit |
|---------------------|------------------------------|-------------------------|----------|--------------------|--------|--------------------|---------|--------------------|---------|------|
|                     |                              |                         |          | Min                | Max    | Min                | Max     | Min                | Max     |      |
| V <sub>IH</sub>     | HIGH-level input             | I <sub>O</sub>   < 1 μA | 5 V      | 3.5                | -      | 3.5                | -       | 3.5                | -       | V    |
|                     | voltage                      |                         | 10 V     | 7.0                | -      | 7.0                | -       | 7.0                | -       | V    |
|                     |                              |                         | 15 V     | 11.0               | -      | 11.0               | -       | 11.0               | -       | V    |
| V <sub>IL</sub>     | LOW-level input              | I <sub>O</sub>   < 1 μA | 5 V      | -                  | 1.5    | -                  | 1.5     | -                  | 1.5     | V    |
|                     | voltage                      |                         | 10 V     | -                  | 3.0    | -                  | 3.0     | -                  | 3.0     | V    |
|                     |                              |                         | 15 V     | -                  | 4.0    | -                  | 4.0     | -                  | 4.0     | V    |
| I <sub>I</sub>      | input leakage<br>current     |                         | 15 V     | -                  | -      | -                  | ±0.3    | -                  | ±1.0    | μΑ   |
| I <sub>S(OFF)</sub> | OFF-state<br>leakage current | per channel; see Fig. 4 | 15 V     | -                  | -      | -                  | 200     | -                  | -       | nA   |
| I <sub>DD</sub>     | supply current               | all valid input         | 5 V      | -                  | 1.0    | -                  | 1.0     | -                  | 7.5     | μΑ   |
|                     |                              | combinations            | 10 V     | -                  | 2.0    | -                  | 2.0     | -                  | 15.0    | μΑ   |
|                     |                              |                         | 15 V     | -                  | 4.0    | -                  | 4.0     | -                  | 30.0    | μΑ   |
| C <sub>I</sub>      | input<br>capacitance         | nE input                | -        | -                  | -      | -                  | 7.5     | -                  | -       | pF   |

### 10.1. Test circuit



**Product data sheet** 

#### Quad single-pole single-throw analog switch

### 10.2. ON resistance

**Table 7. ON resistance** 

 $T_{amb}$  = 25 °C;  $I_{SW}$  = 100  $\mu A$ ;  $V_{SS}$  = 0 V.

| Symbol                | Parameter              | Conditions                                                                    | $V_{DD}$ | Тур  | Max | Unit |
|-----------------------|------------------------|-------------------------------------------------------------------------------|----------|------|-----|------|
| R <sub>ON(peak)</sub> | ON resistance (peak)   | V <sub>I</sub> = 0 V to V <sub>DD</sub> ; see <u>Fig. 5</u> and <u>Fig. 6</u> | 5 V      | 8000 | -   | Ω    |
|                       |                        |                                                                               | 10 V     | 230  | 690 | Ω    |
|                       |                        |                                                                               | 15 V     | 115  | 350 | Ω    |
| R <sub>ON(rail)</sub> | ON resistance (rail)   | V <sub>I</sub> = 0 V; see <u>Fig. 5</u> and <u>Fig. 6</u>                     | 5 V      | 140  | 425 | Ω    |
|                       |                        |                                                                               | 10 V     | 65   | 195 | Ω    |
|                       |                        |                                                                               | 15 V     | 50   | 145 | Ω    |
|                       |                        | V <sub>I</sub> = V <sub>DD</sub> ; see <u>Fig. 5</u> and <u>Fig. 6</u>        | 5 V      | 170  | 515 | Ω    |
|                       |                        |                                                                               | 10 V     | 95   | 285 | Ω    |
|                       |                        |                                                                               | 15 V     | 75   | 220 | Ω    |
| $\Delta R_{ON}$       | ON resistance mismatch | V <sub>I</sub> = 0 V to V <sub>DD</sub> ; see <u>Fig. 5</u>                   | 5 V      | 200  | -   | Ω    |
|                       | between channels       |                                                                               | 10 V     | 15   | -   | Ω    |
|                       |                        |                                                                               | 15 V     | 10   | -   | Ω    |

#### 10.2.1. ON resistance waveform and test circuit



#### Quad single-pole single-throw analog switch

# 11. Dynamic characteristics

#### **Table 8. Dynamic characteristics**

 $T_{amb}$  = 25 °C;  $V_{SS}$  = 0 V; for test circuit see Fig. 9.

| Symbol           | Parameter                     | Conditions                   | $V_{DD}$ | Тур                                                                                                                                                                                                                                                                                          | Max | Unit |
|------------------|-------------------------------|------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|
| t <sub>PHL</sub> | HIGH to LOW propagation delay | nY, nZ to nZ, nY; see Fig. 7 | 5 V      | 25                                                                                                                                                                                                                                                                                           | 50  | ns   |
|                  |                               |                              | 10 V     | 10                                                                                                                                                                                                                                                                                           | 20  | ns   |
|                  |                               |                              | 15 V     | 25 50 10 20 5 10 20 40 10 20 5 10 90 130 80 110 75 100 85 120 75 100 40 80 20 40 15 30 40 80 20 40                                                                                                                                                                                           | ns  |      |
| t <sub>PLH</sub> | LOW to HIGH propagation delay | nY, nZ to nZ, nY; see Fig. 7 | 5 V      | 20                                                                                                                                                                                                                                                                                           | 40  | ns   |
|                  |                               |                              | 10 V     | 10                                                                                                                                                                                                                                                                                           | 20  | ns   |
|                  |                               |                              | 15 V     | 5                                                                                                                                                                                                                                                                                            | 10  | ns   |
| t <sub>PHZ</sub> | HIGH to OFF-state             | nE to nY, nZ; see Fig. 8     | 5 V      | 90                                                                                                                                                                                                                                                                                           | 130 | ns   |
|                  | propagation delay             |                              | 10 V     | 80 110<br>75 100                                                                                                                                                                                                                                                                             | 110 | ns   |
|                  |                               |                              | 15 V     |                                                                                                                                                                                                                                                                                              | ns  |      |
| t <sub>PLZ</sub> | LOW to OFF-state              | nE to nY, nZ; see Fig. 8     | 5 V      | 85                                                                                                                                                                                                                                                                                           | 120 | ns   |
|                  | propagation delay             |                              | 10 V     | 75                                                                                                                                                                                                                                                                                           | 100 | ns   |
|                  |                               |                              | 15 V     | 10     20       5     10       20     40       10     20       5     10       90     130       80     110       75     100       85     120       75     100       40     80       20     40       15     30       40     80       20     40       15     30       40     80       20     40 | ns  |      |
| t <sub>PZH</sub> | OFF-state to HIGH             | nE to nY, nZ; see Fig. 8     | 5 V      | 40                                                                                                                                                                                                                                                                                           | 80  | ns   |
|                  | propagation delay             |                              | 10 V     | 20                                                                                                                                                                                                                                                                                           | 40  | ns   |
|                  |                               |                              | 15 V     | 15                                                                                                                                                                                                                                                                                           | 30  | ns   |
| t <sub>PZL</sub> | OFF-state to LOW              | nE to nY, nZ; see Fig. 8     | 5 V      | 40                                                                                                                                                                                                                                                                                           | 80  | ns   |
|                  | propagation delay             |                              | 10 V     | 20                                                                                                                                                                                                                                                                                           | 40  | ns   |
|                  |                               |                              | 15 V     | 15                                                                                                                                                                                                                                                                                           | 30  | ns   |

#### Table 9. Dynamic power dissipation P<sub>D</sub>

 $P_D$  can be calculated from the formulas shown;  $V_{SS} = 0$  V;  $t_r = t_f \le 20$  ns;  $T_{amb} = 25$  °C.

| Symbol | Parameter     | $V_{DD}$ | Typical formula for P <sub>D</sub> (μW) | where:                                                                                       |
|--------|---------------|----------|-----------------------------------------|----------------------------------------------------------------------------------------------|
| $P_D$  | dynamic power | 5 V      | . (0 2)                                 | f <sub>i</sub> = input frequency in MHz;                                                     |
|        | dissipation   | 10 V     | ピローノりしひ メ に ナ ノ い。 を しょ ) を Vnn         | f <sub>o</sub> = output frequency in MHz;<br>C <sub>L</sub> = output load capacitance in pF; |
|        |               | 15 V     |                                         | $V_{DD}$ = supply voltage in V;<br>$\Sigma(f_o \times C_L)$ = sum of the outputs.            |

### 11.1. Waveforms and test circuit



HEF4016B

#### Quad single-pole single-throw analog switch



**Table 10. Measurement points** 

| Supply voltage | Input              | Output             |
|----------------|--------------------|--------------------|
| $V_{DD}$       | V <sub>M</sub>     | V <sub>M</sub>     |
| 5 V to 15 V    | 0.5V <sub>DD</sub> | 0.5V <sub>DD</sub> |



Definitions test circuit:

 $R_T$  = Termination resistance should be equal to output impedance  $Z_o$  of the pulse generator;

C<sub>L</sub> = Load capacitance including test jig and probe;

R<sub>L</sub> = Load resistance.

Fig. 9. Test circuit for measuring switching times

Table 11. Test data

| Supply voltage | Input                  |                                 | Load           |                | S1 position                                                                              |                 |                                     |
|----------------|------------------------|---------------------------------|----------------|----------------|------------------------------------------------------------------------------------------|-----------------|-------------------------------------|
| $V_{DD}$       | VI                     | t <sub>r</sub> , t <sub>f</sub> | C <sub>L</sub> | R <sub>L</sub> | t <sub>PHL</sub> , t <sub>PLH</sub> t <sub>PZH</sub> , t <sub>PHZ</sub> t <sub>PZL</sub> |                 | t <sub>PZL</sub> , t <sub>PLZ</sub> |
| 5 V to 15 V    | 0 V or V <sub>DD</sub> | ≤ 20 ns                         | 50 pF          | 10 kΩ          | V <sub>SS</sub>                                                                          | V <sub>SS</sub> | $V_{DD}$                            |

HEF4016B

#### Quad single-pole single-throw analog switch

## 11.2. Additional dynamic parameters

Table 12. Additional dynamic characteristics

 $V_{SS}$  = 0 V;  $T_{amb}$  = 25 °C.

| Symbol              | Parameter                                                   | Conditions                                                                                               | $V_{DD}$ |      | Тур  | Max | Unit |
|---------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------|------|------|-----|------|
| THD                 | total harmonic distortion                                   | see <u>Fig. 10</u> ; $R_L = 10 \text{ k}\Omega$ ; $C_L = 15 \text{ pF}$ ;                                | 5 V      | [1]  | -    | -   | %    |
|                     | channel ON; $V_I = 0.5 V_{DD}$ (p-p); $f_i = 1 \text{ kHz}$ | 10 V                                                                                                     | [1]      | 0.08 | -    | %   |      |
|                     |                                                             | 1 - 1 KHZ                                                                                                | 15 V     | [1]  | 0.04 | -   | %    |
| V <sub>ct</sub>     | crosstalk voltage                                           | nE input to switch; see Fig. 11;<br>$R_L$ = 10 kΩ; $C_L$ = 15 pF;<br>$nE$ = $V_{DD}$ (square-wave)       | 10 V     |      | 50   | -   | mV   |
| Xtalk               | crosstalk                                                   | between switches; see Fig. 12;<br>$f_i$ = 1 MHz; $R_L$ = 1 k $\Omega$ ; $V_I$ = 0.5<br>$V_{DD}$ (p-p)    | 10 V     | [1]  | -50  | -   | dB   |
| $\alpha_{\rm iso}$  | isolation (OFF-state)                                       | see Fig. 13; $f_i$ = 1 MHz; $R_L$ = 1 k $\Omega$ ; $C_L$ = 5 pF; $V_I$ = 0.5 $V_{DD}$ (p-p)              | 10 V     | [1]  | -50  | -   | dB   |
| f <sub>(-3dB)</sub> | -3 dB frequency response                                    | see Fig. 14; $R_L = 1 \text{ k}\Omega$ ; $C_L = 5 \text{ pF}$ ; $V_I = 0.5 \text{ V}_{DD} \text{ (p-p)}$ | 10 V     | [1]  | 90   | -   | MHz  |

[1]  $f_i$  is biased at  $0.5V_{DD}$ .

#### 11.2.1. Test circuits





#### Quad single-pole single-throw analog switch





#### Quad single-pole single-throw analog switch

## 12. Package outline



Fig. 15. Package outline SOT108-1 (SO14)

### Quad single-pole single-throw analog switch

## 13. Abbreviations

#### **Table 13. Abbreviations**

| Acronym | Description                               |
|---------|-------------------------------------------|
| ANSI    | American National Standards Institute     |
| CDM     | Charged Device Model                      |
| CMOS    | Complementary Metal-Oxide Semiconductor   |
| DUT     | Device Under Test                         |
| ESD     | ElectroStatic Discharge                   |
| ESDA    | ElectroStatic Discharge Association       |
| НВМ     | Human Body Model                          |
| JEDEC   | Joint Electron Device Engineering Council |

# 14. Revision history

#### **Table 14. Revision history**

| Document ID      | Release date             | Data sheet status                                                                                                                                                                                                                                     | Change notice | Supersedes       |  |  |
|------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------|--|--|
| HEF4016B v.6     | 20240725                 | Product data sheet                                                                                                                                                                                                                                    | -             | HEF4016B v.5     |  |  |
| Modifications:   |                          | <ul> <li><u>Section 2</u>: ESD specification updated according to the latest JEDEC standard.</li> <li><u>Fig. 15</u>: Aligned SO package outline drawing to JEDEC MS-012</li> </ul>                                                                   |               |                  |  |  |
| HEF4016B v.5     | 20211126                 | Product data sheet                                                                                                                                                                                                                                    | -             | HEF4016B v.4     |  |  |
| Modifications:   | guidelines o Legal texts | <ul> <li>The format of this data sheet has been redesigned to comply with the identity guidelines of Nexperia.</li> <li>Legal texts have been adapted to the new company name where appropriate.</li> <li>Section 1 and Section 2 updated.</li> </ul> |               |                  |  |  |
| HEF4016B v.4     | 20161024                 | Product data sheet                                                                                                                                                                                                                                    | -             | HEF4016B_CNV v.3 |  |  |
| Modifications:   | guidelines o             | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity guidelines of NXP Semiconductors.</li> <li>Legal texts have been adapted to the new company name where appropriate.</li> </ul>                             |               |                  |  |  |
| HEF4016B_CNV v.3 | 19950101                 | Product specification                                                                                                                                                                                                                                 | -             | HEF4016B_CNV v.2 |  |  |
| HEF4016B CNV v.2 | 19950101                 | Product specification                                                                                                                                                                                                                                 | -             | -                |  |  |

### 15. Legal information

#### Data sheet status

| Document status [1][2]         | Product<br>status [3] | Definition                                                                            |
|--------------------------------|-----------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development           | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification         | This document contains data from the preliminary specification.                       |
| Product [short]<br>data sheet  | Production            | This document contains the product specification.                                     |

- Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the internet at <a href="https://www.nexperia.com">https://www.nexperia.com</a>.

#### **Definitions**

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia.

Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — Nexperia products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal

#### Quad single-pole single-throw analog switch

injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nexperia.com/profile/terms">http://www.nexperia.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by sustained.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific Nexperia product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. Nexperia accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without Nexperia's warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond Nexperia's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies Nexperia for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond Nexperia's standard warranty and Nexperia's product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### **Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

HEF4016B

All information provided in this document is subject to legal disclaimers.

© Nexperia B.V. 2024. All rights reserved

### Quad single-pole single-throw analog switch

## **Contents**

| 1. General description                          | 1  |
|-------------------------------------------------|----|
| 2. Features and benefits                        | 1  |
| 3. Applications                                 | 1  |
| 4. Ordering information                         | 1  |
| 5. Functional diagram                           | 2  |
| 6. Pinning information                          | 2  |
| 6.1. Pinning                                    | 2  |
| 6.2. Pin description                            | 2  |
| 7. Functional description                       | 3  |
| 8. Limiting values                              | 3  |
| 9. Recommended operating conditions             | 3  |
| 10. Static characteristics                      | 4  |
| 10.1. Test circuit                              | 4  |
| 10.2. ON resistance                             | 5  |
| 10.2.1. ON resistance waveform and test circuit | 5  |
| 11. Dynamic characteristics                     | 6  |
| 11.1. Waveforms and test circuit                | 6  |
| 11.2. Additional dynamic parameters             | 8  |
| 11.2.1. Test circuits                           | 8  |
| 12. Package outline                             | 10 |
| 13. Abbreviations                               | 11 |
| 14. Revision history                            | 11 |
| 15. Legal information                           | 12 |
|                                                 |    |

For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com Date of release: 25 July 2024

<sup>©</sup> Nexperia B.V. 2024. All rights reserved

# 单击下面可查看定价,库存,交付和生命周期等信息

>>Nexperia(安世)