### **NXP Semiconductors**

Data Sheet: Technical Data

Document Number: MPC5777M Rev. 6, 06/2016



## **MPC5777M**





416 TEPBGA 27mm x 27 mm

512 TEPBGA 25 mm x 25 mm

# MPC5777M Microcontroller Data Sheet

- Three main CPUs, single issue, 32-bit CPU core complexes (e200z7), one of which is a dedicated lockstep core.
  - Power Architecture<sup>®</sup> embedded specification compliance
  - Instruction set enhancement allowing variable length encoding (VLE), encoding a mix of 16-bit and 32-bit instructions, for code size footprint reduction
  - Single-precision floating point operations
  - 16 KB Local instruction RAM and 64 KB local data RAM
  - 16 KB I-Cache and 4 KB D-Cache
- I/O Processor, dual issue, 32-bit CPU core complex (e200z4), with
  - Power Architecture embedded specification compliance
  - Instruction set enhancement allowing variable length encoding (VLE), encoding a mix of 16-bit and 32-bit instructions, for code size footprint reduction
  - Single-precision floating point operations
  - Lightweight Signal Processing Auxiliary Processing Unit (LSP APU) instruction support for digital signal processing (DSP)
  - 16 KB Local instruction RAM and 64 KB local data RAM
  - 8 KB I-Cache
- 8640 KB on-chip flash
  - Supports read during program and erase operations, and multiple blocks allowing EEPROM emulation
- 404 KB on-chip general-purpose SRAM including 64 KB standby RAM (+ 192 KB data RAM included in the CPUs). Of this 404 KB, 64 KB can be powered by a separate supply so the contents of this portion can be preserved when the main MCU is powered down.
- Multichannel direct memory access controllers (eDMA): 2 x 64 channels per eDMA (128 channels total)
- Triple Interrupt controller (INTC)

- Dual phase-locked loops with stable clock domain for peripherals and FM modulation domain for computational shell
- Dual crossbar switch architecture for concurrent access to peripherals, flash, or RAM from multiple bus masters with end-to-end ECC
- Hardware Security Module (HSM) to provide robust integrity checking of flash memory
- System Integration Unit Lite (SIUL)
- Boot Assist Module (BAM) supports factory programming using serial bootload through 'UART Serial Boot Mode Protocol'. Physical interface (PHY) can be:
  - UART/LIN
  - CAN
- GTM104 generic timer module
- Enhanced analog-to-digital converter system with
  - Twelve separate 12-bit SAR analog converters
- Ten separate 16-bit Sigma-Delta analog converters
   Eight deserial serial peripheral interface (DSPI) modules
- Two Peripheral Sensor Interface (PSI5) controllers
- Three LIN and three UART communication interface (LINFlexD) modules (6 total)
  - LINFlexD 0 is a Master/Slave
  - LINFlexD\_1, LINFlexD\_2, LINFlexD\_14,
     LINFlexD\_15, and LINFlexD\_16 are Masters
- Four modular controller area network (MCAN) modules and one time-triggered controller area network (M-TTCAN)
- External Bus Interface (EBI)
  - Dual routing of accesses to EBI
  - Access path determined by access address
  - Access path downstream of PFLASH controller
    - Allows EBI accesses to share buffer and prefetch capabilities of internal flash
    - Allows internal flash accesses to be remapped to memories connected to EBI

NXP reserves the right to change the detail specifications as may be required to permit improvements in the design of its products.



# **Table of Contents**

| 1 Introduction         .4         3.14.2 Power management integration         .7           1.1 Document overview         .4         3.14.3 3.3 V flash supply         .7           1.2 Description         .4         3.14.4 Device voltage monitoring         .7           1.3 Device feature         .4         3.14.5 Power up/down sequencing         .7           1.4 Block diagram         .7         3.15 Flash memory pelectrical characteristics         .8           2 Package pinouts and signal descriptions         .10         .2.2 Pinobal descriptions         .15           2.2.1 Power supply and reference voltage pins/balls         .15         3.15.2 Flash memory program and erase specifications         .8           2.2.1 Power supply and reference voltage pins/balls         .15         3.15.2 Flash memory PERS program and erase specifications         .8           2.2.1 VPDs pins/balls         .17         .17         .18         .18         .18         .18         .18         .18         .18         .18         .18         .18         .18         .18         .18         .18         .18         .18         .18         .18         .18         .18         .18         .18         .18         .18         .18         .18         .18         .18         .18         .18         .18         <                                                                                                                                         |   |       |                                                         |   |      |                                                   |    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|---------------------------------------------------------|---|------|---------------------------------------------------|----|
| 1.2       Description       4       3.14.4 Device voltage monitoring       7         1.3       Device feature       4       3.14.5 Power up/down sequencing       7         1.4       Block diagram       7       3.15 Flash memory electrical characteristics       8         2       Package pinouts and signal descriptions       10       3.15.1 Flash memory program and erase       9         2.2       Pin/ball descriptions       15       3.15.2 Flash memory pergram and erase specifications       8         2.2.1 Power supply and reference voltage pins/balls       16       3.15.3 Flash memory PERS program and erase specifications       8         2.2.2 System pins/balls       16       3.15.3 Flash memory PERS program and erase specifications       8         3.2 LyDs pins/balls       17       Read specifications       8         3.1 Introduction       21       3.15.3 Flash memory PERS program and erase specifications       8         3.2 Absolute maximum ratings       21       3.15.4 Flash memory Mary Integrity and Margin Read specifications       8         3.2 Departing conditions       23       3.15.7 Flash read wait state and address pipeline control settings       8         3.5 DC electrical specifications       27       3.16.1 Debug and calibration interface timing       8         3.6.1 I/O input DC characteristics                                                                                                          | 1 | Intro |                                                         |   |      |                                                   |    |
| 1.3 Device feature                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |       | Document overview4                                      |   |      | 11.2                                              |    |
| 1.4 Block diagram.       7       3.15 Flash memory electrical characteristics.       8         2 Package pinouts and signal descriptions       .10       3.15.1 Flash memory program and erase       8         2.2 Pin/ball descriptions       .15       specifications       8         2.2.1 Power supply and reference voltage pins/balls       .16       3.15.2 Flash memory FERS program and erase specifications       8         2.2.2 System pins/balls       .16       3.15.3 Flash memory Array Integrity and Margin       8         2.2.3 LVDS pins/balls       .17       3.15.4 Flash memory Array Integrity and Margin       Read specifications       8         3.1 Introduction       .21       3.15.5 Plash memory Array Integrity and Margin       Read specifications       8         3.2 Absolute maximum ratings       .21       3.15.5 Plash memory Array Integrity and Margin       8         3.3 Electrostatic discharge (ESD)       .23       3.15.5 Flash memory Array Integrity and Margin       8         3.4 Operating conditions       .23       3.15.5 Plast memory program Array Integrity and Margin       8         3.5 DC electrical specifications       .21       3.15.5 Flash memory Array Integrity and Margin       8         3.6 I/O pad specifications       .23       3.15.5 Flash memory Parray Integrity and Margin       12         3.6 I/O pad specifications                                                                                 |   |       | ·                                                       |   |      |                                                   |    |
| 2 Package pinouts and signal descriptions       .10       3.15.1 Flash memory program and erase specifications       .8         2.1 Package pinouts       .11       specifications       .8         2.2 Pin/ball descriptions       .15       3.15.2 Flash memory FERS program and erase specifications       .8         2.2.1 Power supply and reference voltage pins/balls       .16       3.15.2 Flash memory Array Integrity and Margin erase specifications       .8         2.2.2 System pins/balls       .17       Read specifications       .8         3 Electrical characteristics       .21       3.15.4 Flash memory Array Integrity and Margin erase specifications       .8         3.1 Introduction       .21       3.15.5 Data retention vs program/erase cycles.       .8         3.2 Absolute maximum ratings       .21       3.15.5 Data retention vs program/erase cycles.       .8         3.3 Electrostatic discharge (ESD)       .23       3.15.7 Flash memory Module life specifications.       .8         3.4 Operating conditions       .23       3.15.7 Flash read wait state and address pipeline control settings.       .8         3.5 DC electrical specifications       .27       .3.16 AC specifications.       .8         3.6 I/O pad specifications       .27       .3.16 AC specifications with CMOS and LVDS pads.       .9         3.6 I/O pad current specification       .42                                                                       |   | 1.3   | Device feature4                                         |   |      | 3.14.5 Power up/down sequencing                   | 79 |
| 2.1       Package pinouts.       .11       specifications       .8         2.2       Pin/ball descriptions       .15       3.15.2 Flash memory FERS program and erase specifications       .8         2.2.1       Power supply and reference voltage pins/balls.       .16       3.15.3 Flash memory Array Integrity and Margin Read specifications       .8         3.2       Local Characteristics.       .21       3.15.4 Flash memory module life specifications       .8         3.1       Introduction       .21       3.15.5 Data retention vs program/erase cycles.       .8         3.2       Absolute maximum ratings       .21       3.15.6 Flash memory ACt timing specifications.       .8         3.3       Electrostatic discharge (ESD)       .23       3.15.7 Flash read wait state and address pipeline control settings       .8         3.4       Operating conditions       .23       3.16.1 VO input DC characteristics       .31       3.16.2 DSPI timing with CMOS and LVDS pads       .9         3.6.1 I/O input DC characteristics       .31       3.16.2 DSPI timing with CMOS and LVDS pads       .9       .9         3.7       I/O pad current specification       .42       3.16.4 FlexRay timing       .11         3.9       Oscillator and FMPLL       .48       3.16.2 DSPI timing with CMOS and LVDS pads       .9         3.10 </td <td></td> <td></td> <td></td> <td></td> <td>3.15</td> <td>Flash memory electrical characteristics</td> <td>80</td> |   |       |                                                         |   | 3.15 | Flash memory electrical characteristics           | 80 |
| 2.2. Pin/ball descriptions       .15       3.15.2 Flash memory FERS program and erase specifications       .8         2.2.1 Power supply and reference voltage pins/balls       .16       .15.3 Flash memory Array Integrity and Margin Read specifications       .8         3.2 Electrical characteristics       .21       3.15.4 Flash memory Module life specifications       .8         3.2 Absolute maximum ratings       .21       3.15.5 Data retention vs program/erase yceles       .8         3.4 Operating conditions       .23       3.15.7 Flash memory AC timing specifications       .8         3.5 DC electrical specifications       .23       3.15.7 Flash read wait state and address pipeline control settings       .8         3.5 DC electrical specifications       .27       3.16 AC specifications       .8         3.6 I/O pad specification       .30       3.16.1 Debug and calibration interface timing       .8         3.6.2 I/O output DC characteristics       .35       3.16.2 DSPI timing with CMOS and LVDS pads       .9         3.6.2 I/O output DC characteristics       .35       3.16.4 FlexRay timing       .11         3.7 VO pad current specification       .42       3.16.5 PSI5 timing       .11         3.10 ADC specifications       .53       3.16.2 UST psi5 timing       .11         3.10 ADC specifications       .53       3.16.2 UST psi5 timing                                                                                   | 2 | Pack  | age pinouts and signal descriptions                     |   |      |                                                   |    |
| 2.2.1 Power supply and reference voltage pins/balls         15         erase specifications         8           2.2.2 System pins/balls         16         3.15.3 Flash memory Array Integrity and Margin         8           3.2 Lectrical characteristics         21         3.15.4 Flash memory module life specifications         8           3.1 Introduction         21         3.15.5 Data retention vs program/rease cycles         8           3.2 Absolute maximum ratings         21         3.15.6 Flash memory AC timing specifications         8           3.3 Electrostatic discharge (ESD)         23         3.15.7 Flash read wait state and address pipeline         control settings         8           3.4 Operating conditions         27         3.16 AC specifications         8           3.6.1 I/O input DC characteristics         27         3.16 AD septication         8           3.6.2 I/O output DC characteristics         35         3.16.2 DSPI timing with CMOS and LVDS pads         9           3.6.2 I/O uput DC characteristics         35         3.16.3 FEC timing         11           3.7 I/O pad current specification         42         3.16.4 FlexRay timing         11           3.8 Reset pad (PORST, ESRO) electrical characteristics         45         3.16.5 PSI5 timing         11           3.9 Oscillator and FMPLL         48         3.16.8 UART ti                                                                          |   | 2.1   | Package pinouts                                         |   |      | specifications                                    | 80 |
| 2.2.2       System pins/balls       .16       3.15.3       Flash memory Array Integrity and Margin Read specifications       8         3       Electrical characteristics       .21       3.15.4       Flash memory module life specifications       .8         3.1       Introduction       .21       3.15.5       Data retention vs program/erase cycles       .8         3.2       Absolute maximum ratings       .21       3.15.6       Flash memory AC timing specifications       .8         3.4       Operating conditions       .23       3.15.7       Flash read wait state and address pipeline control settings       .8         3.5       DC electrical specifications       .27       3.16       AC specifications       .8         3.6       I/O pad specification       .30       3.16.1       Debug and calibration interface timing.       .8         3.6.1       I/O input DC characteristics       .35       3.16.2       Debug and calibration interface timing.       .8         3.6.2       I/O output DC characteristics       .35       3.16.3       FEC timing       .11         3.7       I/O pad current specification       .42       3.16.4       FlexRay timing       .11         3.8       Reset pad (PORST, ESRO) electrical characteristics       .45       3.16.5       PSI5 timing                                                                                                                                                                     |   | 2.2   | Pin/ball descriptions                                   |   |      | 3.15.2 Flash memory FERS program and              |    |
| 2.2.3 LVDS pins/balls       .17       Read specifications       .8         3 Electrical characteristics       .21       3.15.4 Flash memory module life specifications       .8         3.1 Introduction       .21       3.15.5 Data retention vs program/erase cycles       .8         3.2 Absolute maximum ratings       .21       3.15.6 Flash memory AC timing specifications       .8         3.3 Electrostatic discharage (ESD)       .23       3.15.7 Flash read wait state and address pipeline control settings       control settings       .8         3.4 Operating conditions       .27       3.16 AC specifications       .8         3.5 DC electrical specification       .30       3.16.1 Debug and calibration interface timing       .8         3.6.1 I/O input DC characteristics       .31       3.16.2 DSPI timing with CMOS and LVDS pads       .9         3.6.2 I/O output DC characteristics       .35       3.16.3 FEC timing       .11         3.7 I/O pad current specification       .42       3.16.4 FlexRay timing       .11         3.8 Reset pad (PORST, ESR0) electrical characteristics       .45       3.16.5 PSI5 timing       .11         3.9 Oscillator and FMPLL       .48       3.16.7 External Bus Interface (EBI) Timing       .11         3.10 S/D ADC electrical specification       .54       3.16.7 External Bus Interface (EBI) Timing       .12<                                                                                           |   |       | 2.2.1 Power supply and reference voltage pins/balls .15 |   |      | erase specifications                              | 82 |
| 2.2.3 LVDS pins/balls       .17       Read specifications       8         3 Electrical characteristics       .21       3.15.4 Flash memory module life specifications       8         3.1 Introduction       .21       3.15.5 Data retention vs program/erase cycles       8         3.2 Absolute maximum ratings       .21       3.15.6 Flash memory AC timing specifications       8         3.3 Electrostatic discharage (ESD)       .23       3.15.7 Flash read wait state and address pipeline       control settings       8         3.4 Operating conditions       .27       3.16 AC specifications       8         3.5 DC electrical specifications       .27       3.16 AC specifications       8         3.6 I/O pad specification       .30       3.16.1 Debug and calibration interface timing.       8         3.6.1 I/O input DC characteristics       .35       3.16.2 DSPI timing with CMOS and LVDS pads       9         3.6.2 I/O output DC characteristics       .35       3.16.3 FEC timing       11         3.7 I/O pad current specification       .42       3.16.4 FlexRay timing       11         3.8 Reset pad (PORST, ESR0) electrical characteristics       .45       3.16.5 PSI5 timing       11         3.9 Oscillator and FMPLL       .48       3.16.7 External Bus Interface (EBI) Timing       11         3.10 S/D ADC electrical spe                                                                                                                     |   |       | 2.2.2 System pins/balls16                               |   |      | 3.15.3 Flash memory Array Integrity and Margin    |    |
| 3 Electrical characteristics       21       3.15.4 Flash memory module life specifications       8         3.1 Introduction       21       3.15.5 Data retention vs program/erase cycles       8         3.2 Absolute maximum ratings       21       3.15.6 Flash memory AC timing specifications       8         3.3 Electrostatic discharge (ESD)       23       3.15.7 Flash read wait state and address pipeline control settings       8         3.4 Operating conditions       23       3.16.1 Debug and calibration interface timing       8         3.6 I/O pad specification       30       3.16.1 Debug and calibration interface timing       8         3.6.1 I/O input DC characteristics       31       3.16.2 DSPI timing with CMOS and LVDS pads       9         3.6.2 I/O output DC characteristics       35       3.16.3 FEC timing       11         3.7 I/O pad current specification       42       3.16.4 FlexRay timing       11         3.8 Reset pad (PORST, ESRO) electrical characteristics       45       3.16.5 PSI5 timing       11         3.10 ADC specifications       53       3.16.6 UART timing       11         3.10.1 ADC input description       53       3.16.8 I2C timing       12         3.10.1 S/D ADC electrical specification       54       3.16.9 GPIO delay timing       12         3.11 Temperature sensor       67 </td <td></td> <td></td> <td></td> <td></td> <td></td> <td>Read specifications</td> <td>83</td>                       |   |       |                                                         |   |      | Read specifications                               | 83 |
| 3.2       Absolute maximum ratings       21       3.15.6 Flash memory AC timing specifications       8         3.3       Electrostatic discharge (ESD)       23       3.15.7 Flash read wait state and address pipeline control settings       8         3.4       Operating conditions       23       control settings       8         3.5       DC electrical specifications       27       3.16 AC specifications       8         3.6       I/O pad specification       30       3.16.1 Debug and calibration interface timing       8         3.6.1       I/O input DC characteristics       35       3.16.3 FEC timing       11         3.7       I/O pad current specification       42       3.16.4 FlexRay timing with CMOS and LVDS pads       9         3.8       I/O pad current specification       42       3.16.5 PSI5 timing       11         3.9       Oscillator and FMPLL       48       3.16.5 PSI5 timing       11         3.10       ADC specifications       53       3.16.7 External Bus Interface (EBI) Timing       11         3.10       ADC specification specification       53       3.16.9 GPIO delay timing       12         3.10       ADC specification specification       58       3.16.9 GPIO delay timing       12         3.10       ADC specification specification <td>3</td> <td>Elect</td> <td></td> <td></td> <td></td> <td>3.15.4 Flash memory module life specifications</td> <td>84</td>                                                    | 3 | Elect |                                                         |   |      | 3.15.4 Flash memory module life specifications    | 84 |
| 3.3       Electrostatic discharge (ESD)       23       3.15.7 Flash read wait state and address pipeline control settings       8         3.4       Operating conditions       23       control settings       8         3.5       DC electrical specifications       27       3.16 AC specifications       8         3.6       I/O pad specification       30       3.16.1 Debug and calibration interface timing       8         3.6.2       I/O output DC characteristics       35       3.16.2 DSPI timing with CMOS and LVDS pads       9         3.6.2       I/O output DC characteristics       35       3.16.3 FEC timing       11         3.7       I/O pad current specification       42       3.16.4 FlexRay timing       11         3.8       Reset pad (PORST, ESR0) electrical characteristics       45       3.16.5 PSI5 timing       11         3.9       Oscillator and FMPLL       48       3.16.6 UART timing       11         3.10       ADC specifications       53       3.16.7 External Bus Interface (EBI) Timing       11         3.10.1       ADC input description       53       3.16.8 I2C timing       12         3.10.2       SAR ADC electrical specification       54       3.16.9 GPIO delay timing       12         3.10       ADC specifications at metal production and                                                                                                                                                                             |   | 3.1   | Introduction                                            |   |      | 3.15.5 Data retention vs program/erase cycles     | 84 |
| 3.3       Electrostatic discharge (ESD)       23       3.15.7 Flash read wait state and address pipeline control settings       8         3.4       Operating conditions       23       control settings       8         3.5       DC electrical specifications       27       3.16 AC specifications       8         3.6       I/O pad specification       30       3.16.1 Debug and calibration interface timing       8         3.6.2       I/O output DC characteristics       35       3.16.2 DSPI timing with CMOS and LVDS pads       9         3.6.2       I/O output DC characteristics       35       3.16.3 FEC timing       11         3.7       I/O pad current specification       42       3.16.4 FlexRay timing       11         3.8       Reset pad (PORST, ESR0) electrical characteristics       45       3.16.5 PSI5 timing       11         3.9       Oscillator and FMPLL       48       3.16.6 UART timing       11         3.10       ADC specifications       53       3.16.7 External Bus Interface (EBI) Timing       11         3.10.1       ADC input description       53       3.16.8 I2C timing       12         3.10.2       SAR ADC electrical specification       54       3.16.9 GPIO delay timing       12         3.10       ADC specifications at metal production and                                                                                                                                                                             |   | 3.2   | Absolute maximum ratings                                |   |      | 3.15.6 Flash memory AC timing specifications      | 8  |
| 3.4         Operating conditions         23         control settings         8           3.5         DC electrical specifications         27         3.16 AC specifications         8           3.6         I/O pad specification         30         3.16.1 Debug and calibration interface timing         8           3.6.1         I/O input DC characteristics         31         3.16.2 DSPI timing with CMOS and LVDS pads         9           3.6.2         I/O output DC characteristics         35         3.16.3 FEC timing         11           3.7         I/O pad current specification         42         3.16.4 FlexRay timing         11           3.8         Reset pad (PORST, ESR0) electrical characteristics         45         3.16.5 PSI5 timing         11           3.9         Oscillator and FMPLL         48         3.16.6 UART timing         11           3.10         ADC specifications         53         3.16.7 External Bus Interface (EBI) Timing         11           3.10         ADC input description         53         3.16.8 I2C timing         12           3.10.2 SAR ADC electrical specification         54         3.16.9 GPIO delay timing         12           3.10.3 S/D ADC electrical specification         58         3.16.10Package characteristics         12           3.11                                                                                                                                                      |   | 3.3   |                                                         |   |      | 3.15.7 Flash read wait state and address pipeline |    |
| 3.5       DC electrical specifications       27         3.6       I/O pad specification       30         3.6.1       I/O input DC characteristics       31         3.6.2       I/O output DC characteristics       35         3.7       I/O pad current specification       42         3.8       Reset pad (PORST, ESR0) electrical characteristics       45         3.9       Oscillator and FMPLL       48         3.10.1       ADC specifications       53         3.10.1       ADC input description       53         3.10.2       SAR ADC electrical specification       54         3.10.3       S/D ADC electrical specification       54         3.10.3       3.16.9       GPIO delay timing       12         3.10.9       3.16.9       GPIO delay timing       12         3.10.2       SAR ADC electrical specification       54       3.16.9       GPIO delay timing       12         3.10.3       S/D ADC electrical specification       58       3.16.9       GPIO delay timing       12         3.11       Temperature sensor       67       3.17       416 TEPBGA (production) case drawing       12         3.12.1       LFAST interface timing diagrams       68       3.20.1 feneral notes for specifications at<                                                                                                                                                                                                                                                         |   | 3.4   |                                                         |   |      | control settings                                  | 8  |
| 3.6       I/O pad specification       30       3.16.1 Debug and calibration interface timing       8         3.6.1       I/O input DC characteristics       31       3.16.2 DSPI timing with CMOS and LVDS pads       9         3.6.2       I/O output DC characteristics       35       3.16.3 FEC timing       11         3.7       I/O pad current specification       42       3.16.4 FlexRay timing       11         3.8       Reset pad (PORST, ESR0) electrical characteristics       45       3.16.5 PSI5 timing       11         3.9       Oscillator and FMPLL       48       3.16.6 UART timing       11         3.10       ADC specifications       53       3.16.7 External Bus Interface (EBI) Timing       11         3.10.1 ADC input description       53       3.16.8 UART timing       11         3.10.2 SAR ADC electrical specification       54       3.16.9 GPIO delay timing       12         3.10.3 S/D ADC electrical specification       58       3.16.10Package characteristics       12         3.11 Temperature sensor       67       3.17 416 TEPBGA (production) case drawing       12         3.12.1 LFAST interface timing diagrams       68       3.19 512 TEPBGA case drawing       13         3.12.2 LFAST and MSC/DSPI LVDS interface       3.20.1 General notes for specifications at maximum junction temperature </td <td></td> <td>3.5</td> <td></td> <td></td> <td>3.16</td> <td>AC specifications</td> <td>86</td>                            |   | 3.5   |                                                         |   | 3.16 | AC specifications                                 | 86 |
| 3.6.1 I/O input DC characteristics       .31       3.16.2 DSPI timing with CMOS and LVDS pads       .9         3.6.2 I/O output DC characteristics       .35       3.16.3 FEC timing       .11         3.7 I/O pad current specification       .42       3.16.4 FlexRay timing       .11         3.8 Reset pad (PORST, ESR0) electrical characteristics       .45       3.16.5 PSI5 timing       .11         3.9 Oscillator and FMPLL       .48       3.16.6 UART timing       .11         3.10 ADC specifications       .53       3.16.7 External Bus Interface (EBI) Timing       .11         3.10.1 ADC input description       .53       3.16.8 I2C timing       .12         3.10.2 SAR ADC electrical specification       .54       3.16.9 GPIO delay timing       .12         3.10.3 S/D ADC electrical specification       .58       3.16.10Package characteristics       .12         3.11 Temperature sensor       .67       3.17 416 TEPBGA (production) case drawing       .12         3.12 LVDS Fast Asynchronous Serial Transmission       .67       3.19 512 TEPBGA case drawing       .13         3.12.1 LFAST interface timing diagrams       .68       3.20 Thermal characteristics       .13         3.12.3 LFAST PLL electrical characteristics       .69       3.20 Thermal characteristics       .13         3.13 Aurora LVDS electrical characteristics </td <td></td> <td>3.6</td> <td></td> <td></td> <td></td> <td></td> <td></td>                                |   | 3.6   |                                                         |   |      |                                                   |    |
| 3.6.2       I/O output DC characteristics.       .35       3.16.3 FEC timing.       .11         3.7       I/O pad current specification.       .42       3.16.4 FlexRay timing.       .11         3.8       Reset pad (PORST, ESR0) electrical characteristics .45       3.16.5 PSI5 timing.       .11         3.9       Oscillator and FMPLL       .48       3.16.6 UART timing.       .11         3.10       ADC specifications       .53       3.16.7 External Bus Interface (EBI) Timing.       .11         3.10.1       ADC input description       .53       3.16.8 I2C timing.       .12         3.10.2       SAR ADC electrical specification       .54       3.16.9 GPIO delay timing.       .12         3.10.3       S/D ADC electrical specification       .58       3.16.10Package characteristics.       .12         3.11       Temperature sensor       .67       3.17       416 TEPBGA (production) case drawing.       .12         3.12       LVDS Fast Asynchronous Serial Transmission       3.18       416 TEPBGA (emulation) case drawing.       .12         3.12.1       LFAST interface timing diagrams       .68       3.20       Thermal characteristics       .13         3.12.2       LFAST and MSC/DSPI LVDS interface       .69       3.20.1 General notes for specifications at maximum junction temperature                                                                                                                                                 |   |       |                                                         |   |      |                                                   |    |
| 3.7       I/O pad current specification       .42       3.16.4 FlexRay timing       11         3.8       Reset pad (PORST, ESR0) electrical characteristics       .45       3.16.5 PSI5 timing       .11         3.9       Oscillator and FMPLL       .48       3.16.6 UART timing       .11         3.10       ADC specifications       .53       3.16.7 External Bus Interface (EBI) Timing       .11         3.10.1 ADC input description       .53       3.16.8 I2C timing       .12         3.10.2 SAR ADC electrical specification       .54       3.16.9 GPIO delay timing       .12         3.10.3 S/D ADC electrical specification       .58       3.16.10Package characteristics       .12         3.11       Temperature sensor       .67       3.17 416 TEPBGA (production) case drawing       .12         3.12 LVDS Fast Asynchronous Serial Transmission       3.18 416 TEPBGA (emulation) case drawing       .12         (LFAST) pad electrical characteristics       .67       3.19 512 TEPBGA case drawing       .13         3.12.1 LFAST interface timing diagrams       .68       3.20 Thermal characteristics       .13         3.12.2 LFAST and MSC/DSPI LVDS interface       3.20.1 General notes for specifications at maximum junction temperature       .13         3.13 Aurora LVDS electrical characteristics       .72       4 Ordering information                                                                                                           |   |       |                                                         |   |      | ·                                                 |    |
| 3.8 Reset pad (PORST, ESR0) electrical characteristics .45       3.16.5 PSI5 timing.       11         3.9 Oscillator and FMPLL .48       3.16.6 UART timing.       11         3.10 ADC specifications .53       3.16.7 External Bus Interface (EBI) Timing.       11         3.10.1 ADC input description .53       3.16.8 I2C timing.       12         3.10.2 SAR ADC electrical specification .54       3.16.9 GPIO delay timing.       12         3.10.3 S/D ADC electrical specification .58       3.16.10Package characteristics.       12         3.11 Temperature sensor .67       3.17 416 TEPBGA (production) case drawing.       12         3.12 LVDS Fast Asynchronous Serial Transmission (LFAST) pad electrical characteristics .67       3.18 416 TEPBGA (emulation) case drawing.       12         3.12.1 LFAST interface timing diagrams .68 alectrical characteristics .69 alectrical characteristics .69 alectrical characteristics .69 alectrical characteristics .72 alectrical characteristics .72 alectrical characteristics .73 alectrical characteristics .73 alectrical characteristics .73 bocument revision history .75       13         3.13 Aurora LVDS electrical characteristics .75 Power management: PMC, POR/LVD, sequencing .75       5       Document revision history .75                                                                                                                                                                            |   | 3.7   |                                                         |   |      | 3.16.4 FlexRay timing                             | 11 |
| 3.9 Oscillator and FMPLL       .48       3.16.6 UART timing       11         3.10 ADC specifications       .53       3.16.7 External Bus Interface (EBI) Timing       11         3.10.1 ADC input description       .53       3.16.8 I2C timing       12         3.10.2 SAR ADC electrical specification       .54       3.16.9 GPIO delay timing       12         3.10.3 S/D ADC electrical specification       .58       3.16.10Package characteristics       12         3.11 Temperature sensor       .67       3.17 416 TEPBGA (production) case drawing       12         3.12 LVDS Fast Asynchronous Serial Transmission       3.18 416 TEPBGA (emulation) case drawing       12         (LFAST) pad electrical characteristics       .67       3.19 512 TEPBGA case drawing       13         3.12.1 LFAST interface timing diagrams       .68       3.20 Thermal characteristics       13         3.12.2 LFAST and MSC/DSPI LVDS interface       3.20.1 General notes for specifications at maximum junction temperature       13         3.13 Aurora LVDS electrical characteristics       .72       4       Ordering information       13         3.14 Power management: PMC, POR/LVD, sequencing       .75       Document revision history       13                                                                                                                                                                                                                              |   | 3.8   |                                                         |   |      |                                                   |    |
| 3.10 ADC specifications       .53       3.16.7 External Bus Interface (EBI) Timing       11         3.10.1 ADC input description       .53       3.16.8 I2C timing       12         3.10.2 SAR ADC electrical specification       .54       3.16.9 GPIO delay timing       12         3.10.3 S/D ADC electrical specification       .58       3.16.10Package characteristics       12         3.11 Temperature sensor       .67       3.17 416 TEPBGA (production) case drawing       12         3.12 LVDS Fast Asynchronous Serial Transmission       3.18 416 TEPBGA (emulation) case drawing       12         (LFAST) pad electrical characteristics       .67       3.19 512 TEPBGA case drawing       13         3.12.1 LFAST interface timing diagrams       .68       3.20 Thermal characteristics       13         3.12.2 LFAST and MSC/DSPI LVDS interface       3.20.1 General notes for specifications at maximum junction temperature       13         3.12.3 LFAST PLL electrical characteristics       .72       4       Ordering information       13         3.13 Aurora LVDS electrical characteristics       .73       5       Document revision history       13         3.14 Power management: PMC, POR/LVD, sequencing       .75       3       Document revision history       13                                                                                                                                                                                    |   | 3.9   |                                                         |   |      |                                                   |    |
| 3.10.1 ADC input description       .53       3.16.8 I2C timing       12         3.10.2 SAR ADC electrical specification       .54       3.16.9 GPIO delay timing       12         3.10.3 S/D ADC electrical specification       .58       3.16.10Package characteristics       12         3.11 Temperature sensor       .67       3.17 416 TEPBGA (production) case drawing       12         3.12 LVDS Fast Asynchronous Serial Transmission       3.18 416 TEPBGA (emulation) case drawing       12         (LFAST) pad electrical characteristics       .67       3.19 512 TEPBGA case drawing       13         3.12.1 LFAST interface timing diagrams       .68       3.20 Thermal characteristics       13         3.12.2 LFAST and MSC/DSPI LVDS interface       3.20.1 General notes for specifications at maximum junction temperature       13         3.12.3 LFAST PLL electrical characteristics       .72       4 Ordering information       13         3.13 Aurora LVDS electrical characteristics       .73       5 Document revision history       13         3.14 Power management: PMC, POR/LVD, sequencing       .75                                                                                                                                                                                                                                                                                                                                                     |   | 3.10  | ADC specifications                                      |   |      |                                                   |    |
| 3.10.2 SAR ADC electrical specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |   |       |                                                         |   |      |                                                   |    |
| 3.10.3 S/D ADC electrical specification58 3.16.10Package characteristics12 3.11 Temperature sensor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |       | ·                                                       |   |      |                                                   |    |
| 3.11 Temperature sensor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |   |       |                                                         |   |      |                                                   |    |
| 3.12 LVDS Fast Asynchronous Serial Transmission (LFAST) pad electrical characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |   | 3.11  | ·                                                       |   | 3.17 | · · · · · · · · · · · · · · · · · · ·             |    |
| (LFAST) pad electrical characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |   |       |                                                         |   |      | , ,                                               |    |
| 3.12.1 LFAST interface timing diagrams                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |   |       |                                                         |   |      | ,                                                 |    |
| 3.12.2 LFAST and MSC/DSPI LVDS interface electrical characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |       |                                                         |   |      | •                                                 |    |
| electrical characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |       |                                                         |   | 0.20 |                                                   | -  |
| 3.12.3 LFAST PLL electrical characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |       |                                                         |   |      | •                                                 | 3: |
| 3.13 Aurora LVDS electrical characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |       |                                                         | 4 | Orde |                                                   |    |
| 3.14 Power management: PMC, POR/LVD, sequencing75                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   | 3.13  |                                                         |   |      | •                                                 |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |   |       |                                                         |   |      |                                                   |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |   | 5.14  |                                                         |   |      |                                                   |    |

- Access path via dedicated AXBS slave port
  - Avoids contention with other memory accesses
- Two Dual-channel FlexRay controllers
- Nexus development interface (NDI) per IEEE-ISTO 5001-2003 standard, with some support for 2010 standard
- Device and board test support per Joint Test Action Group (JTAG) (IEEE 1149.1)
- Self-test capability

### 1 Introduction

### 1.1 Document overview

This document provides electrical specifications, pin assignments, and package diagrams for the MPC5777M series of microcontroller units (MCUs). For functional characteristics, see the MPC5777M Microcontroller Reference Manual.

### 1.2 Description

This family of MCUs is targeted at automotive powertrain controller and chassis control applications from single cylinder motorcycles at the very bottom end; through 4 to 8 cylinder gasoline and diesel engines; transmission control; steering and breaking applications; to high end hybrid and advanced combustion systems at the top end.

Many of the applications are considered to be functionally safe and the family is designed to achieve ISO26262 ASIL-D compliance.

### 1.3 Device feature

Table 1. MPC5777M feature

|                         | Feature                         | MPC5777M                        |
|-------------------------|---------------------------------|---------------------------------|
| Process                 |                                 | 55 nm                           |
| Main processor          | Core                            | e200z7                          |
|                         | Number of main cores            | 2                               |
|                         | Number of checker cores         | 1                               |
|                         | Local RAM (per main core)       | 16 KB Instruction<br>64 KB Data |
|                         | Single precision floating point | Yes                             |
|                         | LSP                             | No                              |
|                         | VLE                             | Yes                             |
|                         | Cache                           | 16 KB Instruction<br>4 KB Data  |
| I/O processor           | Core                            | e200z4                          |
|                         | Local RAM                       | 16 KB instruction<br>64 KB Data |
|                         | Single precision floating point | Yes                             |
|                         | LSP                             | Yes                             |
|                         | VLE                             | Yes                             |
|                         | Cache                           | 8 KB instruction                |
| Main processor fre      | quency                          | 300 MHz <sup>1</sup>            |
| I/O processor frequency |                                 | 200 MHz                         |
| MMU entries             |                                 | 0                               |
| MPU                     |                                 | Yes                             |
| Semaphores              |                                 | Yes                             |

MPC5777M Microcontroller Data Sheet, Rev. 6

Table 1. MPC5777M feature (continued)

| Feature                                                                                  | MPC5777M                                                     |
|------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| CRC channels                                                                             | 2                                                            |
| Software watchdog timer<br>(Task SWT/Safety SWT)                                         | 4 (3/1)                                                      |
| Core Nexus class                                                                         | 3+                                                           |
| Sequence processing unit (SPU)                                                           | Yes                                                          |
| Debug and calibration interface (DCI) / run control module                               | Yes                                                          |
| System SRAM                                                                              | 404 KB                                                       |
| Flash memory                                                                             | 8640 KB                                                      |
| Flash memory fetch accelerator                                                           | 4 × 256 bit                                                  |
| Data flash memory (EEPROM)                                                               | 8 × 64 KB<br>+ 2 × 16 KB                                     |
| Flash memory overlay RAM                                                                 | 16 KB                                                        |
| External bus                                                                             | 32 bit                                                       |
| Calibration interface                                                                    | 64-bit IPS Slave                                             |
| DMA channels                                                                             | 2 × 64                                                       |
| DMA Nexus Class                                                                          | 3+                                                           |
| LINFlex (UART/MSC)                                                                       | 6 (3/3)                                                      |
| MCAN/TTCAN                                                                               | 4/1                                                          |
| DSPI<br>(SPI/MSC/sync SCI)                                                               | 8 (4/3/1)                                                    |
| Microsecond bus downlink                                                                 | Yes                                                          |
| SENT bus                                                                                 | 15                                                           |
| I <sup>2</sup> C                                                                         | 2                                                            |
| PSI5 bus                                                                                 | 5                                                            |
| PSI5-S UART-to-PSI5 interface                                                            | Yes                                                          |
| FlexRay                                                                                  | 2 × dual channel                                             |
| Ethernet                                                                                 | MII / RMII                                                   |
| Zipwire <sup>®</sup> (SIPI / LFAST <sup>2</sup> ) Interprocessor Communication Interface | High speed                                                   |
| System timers                                                                            | 8 PIT channels<br>3 AUTOSAR <sup>®</sup> (STM)<br>64-bit PIT |
| BOSCH® GTM Timer <sup>3</sup>                                                            | Yes                                                          |
| GTM RAM                                                                                  | 58 KB                                                        |
| Interrupt controller                                                                     | 727 sources                                                  |
| ADC (SAR)                                                                                | 12                                                           |

Table 1. MPC5777M feature (continued)

| Feature                             | MPC5777M                                               |
|-------------------------------------|--------------------------------------------------------|
| ADC (SD)                            | 10                                                     |
| Temperature sensor                  | Yes                                                    |
| Self test controller                | Yes                                                    |
| PLL                                 | Dual PLL with FM                                       |
| Integrated linear voltage regulator | None                                                   |
| External power supplies             | 5 V<br>3.3 V <sup>7</sup><br>1.2 V                     |
| Low-power modes                     | Stop mode<br>Slow mode                                 |
| Packages                            | • 416 TEPBGA <sup>4</sup><br>• 512 TEPBGA <sup>5</sup> |

Includes four user-programmable CPU cores and one safety core. The main computational shell consists of dual e200z7 CPUs operating at 300 MHz with a third identical core running as a safety checker core in delayed lockstep mode with one of the dual e200z7 cores. The I/O subsystem includes a CPU targeted at managing the peripherals. This is an e200z4 CPU running at 200 MHz. The fifth CPU is an e200z0 running at 100 MHz and is embedded in the Hardware Security Module. All CPUs are compatible with the Power Architecture.

<sup>&</sup>lt;sup>2</sup> LVDS Fast Asynchronous Serial Transmission

<sup>&</sup>lt;sup>3</sup> BOSCH<sup>®</sup> is a registered trademark of Robert Bosch GmbH.

<sup>&</sup>lt;sup>4</sup> 416 TEPBGA package supports development and production applications with the same package footprint.

<sup>&</sup>lt;sup>5</sup> 512 TEPBGA package supports development and production applications with the same package footprint.

Introduction

MPC5777M Microcontroller Data Sheet, Rev. 6

# 1.4 Block diagram

The figures below show the top-level block diagrams.

MPC5777M Microcontroller

Data

Sheet,

Rev.

6



Figure 1. Block diagram



Figure 2. Periphery allocation

# 2 Package pinouts and signal descriptions

See the MPC5777M Microcontroller Reference Manual for signal information.

MPC5777M Microcontroller Data Sheet, Rev. 6

### 2.1 Package pinouts

The BGA ballmap package pinouts for the 416 and 512 production and emulation devices are shown in the following figures.



Figure 3. 416-ball BGA production device pinout (top view)



Figure 4. 416-ball BGA emulation device pinout (top view)



Figure 5. 512-ball BGA production device pinout (top view)



Figure 6. 512-ball BGA emulation device pinout (top view)

## 2.2 Pin/ball descriptions

The following sections provide signal descriptions and related information about device functionality and configuration.

### 2.2.1 Power supply and reference voltage pins/balls

Table 2 contains information on power supply and reference pin functions for the devices.

#### NOTE

All ground supplies must be tied to ground. They can NOT float.

Table 2. Power supply and reference pins

|                                  | Sup    | ply                                                                               |                                                                                                              | BGA                                                                                                                                                   | ball                                                                                                                            |                                                                                                              |
|----------------------------------|--------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| Symbol                           | Туре   | Description                                                                       | 416PD                                                                                                        | 416ED                                                                                                                                                 | 512PD                                                                                                                           | 512ED                                                                                                        |
| V <sub>SS_HV</sub>               | Ground | High voltage ground                                                               | R23, T4, W                                                                                                   | J4, L23,                                                                                                                                              | F25, G7, G24, H29,                                                                                                              |                                                                                                              |
| V <sub>SS_LV</sub>               | Ground | Low voltage ground                                                                | L14, L15,<br>M10, M1<br>M13, M2<br>M16, M17,<br>N12, N1<br>N15,N 16,<br>P12, P13,<br>P16, R 11,<br>R14, R15, | K16, K17,<br>L12, L13,<br>L16, L17,<br>11, M12,<br>14, M15,<br>N10, N11,<br>I3, N14,<br>N17, P11,<br>P14, P15,<br>R12, R13,<br>R16, T10,<br>T13, T14, | M14, M1<br>M17, N2<br>N16, N17,<br>P15, P16,<br>R13, R1<br>R16, R1<br>T13,T14,<br>T17, T18,<br>U 15, U2<br>U19, V14,<br>V17, W2 | 14, N15,<br>P12, P13,<br>P18, P19,<br>14, R15,<br>17, R18,<br>T15, T16,<br>U12, U13,<br>16, U18,<br>V15 V16, |
| V <sub>DD_LV</sub>               | Power  | Low voltage power supply for production device (PLL is also powered by this pin.) | E23, H4,                                                                                                     | , D9, D24,<br>P23, V23,<br>AC20                                                                                                                       | M18, N <sup>2</sup><br>V19, W <sup>2</sup>                                                                                      |                                                                                                              |
| V <sub>DD_LV_BD</sub>            | Power  | Low voltage power supply for buddy die                                            | _                                                                                                            | R1, R4                                                                                                                                                | _                                                                                                                               | M13,<br>N12                                                                                                  |
| V <sub>DD_HV_PMC</sub>           | Power  | High voltage power supply for internal power management unit                      | D                                                                                                            | 14                                                                                                                                                    | _                                                                                                                               | _                                                                                                            |
| V <sub>DD_HV_IO_MAIN</sub> Power |        | High voltage power supply for I/O                                                 | for I/O A25, B24, C23,<br>K4, AC16, AE<br>AE16, AF1                                                          |                                                                                                                                                       | A2, A29,<br>F7, F24,<br>AC24, AD                                                                                                | G8, G23,<br>25, AH29,                                                                                        |
| V <sub>DD_HV_IO_BD</sub>         | Power  | High voltage power supply for buddy die I/O                                       | _                                                                                                            | P17                                                                                                                                                   | _                                                                                                                               | R19                                                                                                          |
| V <sub>SS_HV_OSC</sub>           | Ground | Oscillator ground supply                                                          | F2                                                                                                           | 25                                                                                                                                                    | T25                                                                                                                             |                                                                                                              |
| V <sub>DD_HV_JTAG</sub>          | Power  | JTAG/Oscillator power supply                                                      | E                                                                                                            | 26                                                                                                                                                    | V2                                                                                                                              | 25                                                                                                           |

MPC5777M Microcontroller Data Sheet, Rev. 6

Table 2. Power supply and reference pins (continued)

|                             | Sup       |                                                    | BGA     | ball                             |             |           |
|-----------------------------|-----------|----------------------------------------------------|---------|----------------------------------|-------------|-----------|
| Symbol Type                 |           | Description                                        | 416PD   | 416ED                            | 512PD       | 512ED     |
| V <sub>DD_HV_IO_FLEX</sub>  | Power     | FlexRay/Ethernet 3.3 V I/O supply                  | D       | D7                               |             | 0         |
| V <sub>DD_HV_IO_FLEXE</sub> | Power     | FLexRay/Ethernet/EBI I/O<br>Segment Voltage Supply | AC18,   | C18, AC22 AJ11, AK11, AK<br>AK29 |             |           |
| V <sub>DD_HV_IO_EBI</sub>   | Power     | EBI Address/Control I/O Segment<br>Voltage Supply  | M23,T   | 23,Y23                           | J29, J30, \ | /30, AH30 |
| V <sub>DD_HV_FLA</sub>      | Power     | Decoupling supply pin for flash                    | A18,    | B18                              | J21, K20    |           |
| V <sub>SS_HV_ADV_S</sub>    | Ground    | Ground supply for ADC SAR                          | Al      | <del>-</del> 9                   | AE9,        | AJ8       |
| V <sub>DD_HV_ADV_S</sub>    | Power     | Voltage supply for ADC SAR                         | Al      | Ξ9                               | AE10, AJ9   |           |
| V <sub>SS_HV_ADV_D</sub>    | Ground    | Ground supply for ADC SD                           | Al      | <del>-</del> 5                   | Ah          | (8        |
| $V_{DD\_HV\_ADV\_D}$        | Power     | Voltage supply for ADC SD                          | Al      | <b>Ξ</b> 5                       | Ah          | (9        |
| V <sub>SS_HV_ADR_S</sub>    | Reference | Ground reference for ADC SAR                       | Al      | ≣8                               | AE          | 12        |
| V <sub>DD_HV_ADR_S</sub>    | Reference | Voltage reference for ADC SAR                      | Al      | <del>-</del> 8                   | AE          | 11        |
| V <sub>SS_HV_ADR_D</sub>    | Reference | Ground reference for ADC SD                        | Y4, AC6 |                                  | AA          | 7         |
| V <sub>DD_HV_ADR_D</sub>    | Reference | Voltage reference for ADC SD                       | W4, AD6 |                                  | AA6         |           |
| V <sub>DDSTBY</sub>         | Power     | Standby RAM supply                                 | ΑI      | <b>D</b> 9                       | AA          | 16        |

# 2.2.2 System pins/balls

Table 3 contains information on system pin functions for the devices.

Table 3. System pins

| Cumbal   | Description                                                                                                                                                                                                                                                                                                                                                                 | Direction     | BGA ball |         |       |       |  |  |  |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------|---------|-------|-------|--|--|--|
| Symbol   | Description                                                                                                                                                                                                                                                                                                                                                                 | Direction     | 416PD    | 416ED   | 512PD | 512ED |  |  |  |
| PORST    | Power on reset with Schmitt trigger characteristics and noise filter. PORST is active low                                                                                                                                                                                                                                                                                   | Bidirectional | B        | 22      | M22   |       |  |  |  |
| ESR0     | External functional reset with Schmitt trigger characteristics and noise filter. ESR0 is active low                                                                                                                                                                                                                                                                         | Bidirectional | A:       | A23 L21 |       | 21    |  |  |  |
| TESTMODE | Pin for testing purpose only. TESTMODE pull-down is implemented to prevent the device from entering TESTMODE. It is recommended to connect the TESTMODE pin to VSS_HV_IO on the board. The value of the TESTMODE pin is latched at the negation of reset and has no affect afterward.  Note: The device will not exit reset with the TESTMODE pin asserted during power-up. | Input only    | B        | 23      | N:    | 24    |  |  |  |

MPC5777M Microcontroller Data Sheet, Rev. 6

Table 3. System pins (continued)

| Symbol | Description                                                                                                                                                   | Direction | BGA ball |       |       |       |  |  |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------|-------|-------|-------|--|--|
| Symbol | Description                                                                                                                                                   | Direction | 416PD    | 416ED | 512PD | 512ED |  |  |
| XTAL   | Analog output of the oscillator amplifier circuit needs to be grounded if oscillator is used in bypass mode.                                                  | Output    | G        | 25    | U24   |       |  |  |
| EXTAL  | Analog input of the oscillator amplifier circuit when oscillator is not in bypass mode Analog input for the clock generator when oscillator is in bypass mode | Input     | G        | 26    | U:    | 25    |  |  |

# 2.2.3 LVDS pins/balls

The following table contains information on LVDS pin functions for the devices.

Table 4. LVDS pin descriptions

| Functional block            | Port pin | Signal    | Signal description                                              | Direction | BGA ball<br>(416 PD,<br>416 ED) | BGA ball<br>(512 PD,<br>512 ED) |
|-----------------------------|----------|-----------|-----------------------------------------------------------------|-----------|---------------------------------|---------------------------------|
| SIPI / LFAST <sup>1</sup>   | PA[14]   | SIPI_TXP  | Interprocessor Bus LFAST,<br>LVDS Transmit Positive<br>Terminal | 0         | C26                             | P25                             |
|                             | PD[6]    | SIPI_TXN  | Interprocessor Bus LFAST,<br>LVDS Transmit Negative<br>Terminal | 0         | D26                             | R25                             |
|                             | PD[7]    | SIPI_RXP  | Interprocessor Bus LFAST,<br>LVDS Receive Positive<br>Terminal  | I         | G23                             | P24                             |
|                             | PF[13]   | SIPI_RXN  | Interprocessor Bus LFAST,<br>LVDS Receive Negative<br>Terminal  | Ι         | H23                             | R24                             |
| High-Speed<br>Debug (HSD) / | PA[7]    | DEBUG_TXP | Debug LFAST, LVDS<br>Transmit Positive Terminal                 | 0         | F24                             | R21                             |
| LFAST <sup>1,2</sup>        | PA[8]    | DEBUG_TXN | Debug LFAST, LVDS<br>Transmit Negative Terminal                 | 0         | E25                             | N22                             |
|                             | PA[9]    | DEBUG_RXP | Debug LFAST, LVDS Receive<br>Positive Terminal                  | Į         | D25                             | N21                             |
|                             | PA[5]    | DEBUG_RXN | Debug LFAST, LVDS Receive<br>Negative Terminal                  | I         | F23                             | T24                             |

MPC5777M Microcontroller Data Sheet, Rev. 6

### Package pinouts and signal descriptions

Table 4. LVDS pin descriptions (continued)

| Functional block          | Port pin | Signal | Signal description                                                | Direction | BGA ball<br>(416 PD,<br>416 ED) | BGA ball<br>(512 PD,<br>512 ED) |
|---------------------------|----------|--------|-------------------------------------------------------------------|-----------|---------------------------------|---------------------------------|
| DSPI 4<br>Microsecond Bus | PD[2]    | SCK_P  | DSPI 4 Microsecond Bus<br>Serial Clock, LVDS Positive<br>Terminal | 0         | C18                             | F17                             |
|                           | PD[3]    | SCK_N  | DSPI 4 Microsecond Bus<br>Serial Clock, LVDS Negative<br>Terminal | 0         | C17                             | G17                             |
|                           | PD[0]    | SOUT_P | DSPI 4 Microsecond Bus<br>Serial Data, LVDS Positive<br>Terminal  | 0         | C16                             | F16                             |
|                           | PD[1]    | SOUT_N | DSPI 4 Microsecond Bus<br>Serial Data, LVDS Negative<br>Terminal  | 0         | D17                             | G16                             |
| DSPI 5<br>Microsecond Bus | PF[10]   | SCK_P  | DSPI 5 Microsecond Bus<br>Serial Clock, LVDS Positive<br>Terminal | 0         | J24                             | W24                             |
|                           | PF[9]    | SCK_N  | DSPI 5 Microsecond Bus<br>Serial Clock, LVDS Negative<br>Terminal | 0         | K23                             | W25                             |
|                           | PF[12]   | SOUT_P | DSPI 5 Microsecond Bus<br>Serial Data, LVDS Positive<br>Terminal  | 0         | J26                             | Y24                             |
|                           | PF[11]   | SOUT_N | DSPI 5 Microsecond Bus<br>Serial Data, LVDS Negative<br>Terminal  | 0         | J25                             | Y25                             |
| DSPI 6<br>Microsecond Bus | PQ[9]    | SCK_P  | DSPI 6Microsecond Bus<br>Serial Clock, LVDS Positive<br>Terminal  | 0         | A17                             | A16                             |
|                           | PQ[8]    | SCK_N  | DSPI 6 Microsecond Bus<br>Serial Clock, LVDS Negative<br>Terminal | 0         | B17                             | B16                             |
|                           | PQ[11]   | SOUT_P | DSPI 6 Microsecond Bus<br>Serial Data, LVDS Positive<br>Terminal  | 0         | B16                             | A15                             |
|                           | PQ[10]   | SOUT_N | DSPI 6 Microsecond Bus<br>Serial Data, LVDS Negative<br>Terminal  | 0         | A16                             | B15                             |

#### Package pinouts and signal descriptions

Table 4. LVDS pin descriptions (continued)

| Functional block       | Port pin | Signal | Signal description                                              | Direction | BGA ball<br>(416 PD,<br>416 ED) | BGA ball<br>(512 PD,<br>512 ED) |
|------------------------|----------|--------|-----------------------------------------------------------------|-----------|---------------------------------|---------------------------------|
| Differential DSPI<br>2 | PD[2]    | SCK_P  | Differential DSPI 2 Clock,<br>LVDS Positive Terminal            | 0         | C18                             | F17                             |
|                        | PD[3]    | SCK_N  | Differential DSPI 2 Clock,<br>LVDS Negative Terminal            | 0         | C17                             | G17                             |
|                        | PD[0]    | SOUT_P | Differential DSPI 2 Serial<br>Output, LVDS Positive<br>Terminal | 0         | C16                             | F16                             |
|                        | PD[1]    | SOUT_N | Differential DSPI 2 Serial<br>Output, LVDS Negative<br>Terminal | 0         | D17                             | G16                             |
|                        | PD[7]    | SIN_P  | Differential DSPI 2 Serial Input, LVDS Positive Terminal        | I         | G23                             | P24                             |
|                        | PF[13]   | SIN_N  | Differential DSPI 2 Serial<br>Input, LVDS Negative<br>Terminal  | I         | H23                             | R24                             |
| Differential DSPI<br>5 | PF[10]   | SCK_P  | Differential DSPI 5 Clock,<br>LVDS Positive Terminal            | 0         | J24                             | W24                             |
|                        | PF[9]    | SCK_N  | Differential DSPI 5 Clock,<br>LVDS Negative Terminal            | 0         | K23                             | W25                             |
|                        | PF[12]   | SOUT_P | Differential DSPI 5 Serial<br>Output, LVDS Positive<br>Terminal | 0         | J26                             | Y24                             |
|                        | PF[11]   | SOUT_N | Differential DSPI 5 Serial<br>Output, LVDS Negative<br>Terminal | 0         | J25                             | Y25                             |
|                        | PD[7]    | SIN_P  | Differential DSPI 5 Serial<br>Input, LVDS Positive Terminal     | I         | G23                             | P24                             |
|                        | PF[13]   | SIN_N  | Differential DSPI 5 Serial<br>Input, LVDS Negative<br>Terminal  | I         | H23                             | R24                             |
|                        | PI[15]   | SIN_P  | Differential DSPI 5 Serial<br>Input, LVDS Positive Terminal     | I         | G24                             | P22                             |
|                        | PI[14]   | SIN_N  | Differential DSPI 5 Serial<br>Input, LVDS Negative<br>Terminal  | I         | J23                             | R22                             |

DRCLK and TCK/DRCLK usage for SIPI LFAST and Debug LFAST are described in the MPC5777M Microcontroller Reference Manual SIPI LFAST and Debug LFAST chapters.

MPC5777M Microcontroller Data Sheet, Rev. 6

 $<sup>^{2}\,\,</sup>$  Pads use special enable signal form DCI block: DCI driven enable for Debug LFAST pads is transparent to user.

Table 5. Aurora pin descriptions

| Functional                          | PAD                                 | Signal                    | ınal Signal Description                                            |           |       | ВС    | <b>SA</b> |       |
|-------------------------------------|-------------------------------------|---------------------------|--------------------------------------------------------------------|-----------|-------|-------|-----------|-------|
| Block                               | Block TAD Signal Signal Description |                           | Signal Description                                                 | Direction | 416PD | 416ED | 512PD     | 512ED |
| Nexus Aurora<br>High Speed<br>Trace | _                                   | TX0P                      | Nexus Aurora High Speed<br>Trace Lane 0, LVDS Positive<br>Terminal | 0         | _     | U15   | _         | AB19  |
|                                     | _                                   | TX0N                      | Nexus Aurora High Speed<br>Trace Lane 0, LVDS Negative<br>Terminal | 0         | _     | U14   | _         | AB18  |
|                                     | _                                   | TX1P                      | Nexus Aurora High Speed<br>Trace Lane 1, LVDS Positive<br>Terminal | 0         | _     | U13   | _         | AB17  |
|                                     | _                                   | TX1N                      | Nexus Aurora High Speed<br>Trace Lane 1, LVDS Negative<br>Terminal | 0         | _     | U12   | _         | AB16  |
|                                     | _                                   | TX2P                      | Nexus Aurora High Speed<br>Trace Lane 2, LVDS Positive<br>Terminal | 0         | _     | U11   | _         | W16   |
|                                     | _                                   | TX2N                      | Nexus Aurora High Speed<br>Trace Lane 2, LVDS Negative<br>Terminal | 0         | _     | U10   | _         | W15   |
|                                     | _                                   | TX3P                      | Nexus Aurora High Speed<br>Trace Lane 3, LVDS Positive<br>Terminal | 0         | _     | P10   | _         | R12   |
|                                     | _                                   | TX3N                      | Nexus Aurora High Speed<br>Trace Lane 3, LVDS Negative<br>Terminal | 0         | _     | R10   | _         | T12   |
|                                     | _                                   | CLKP<br>(BD-AGB<br>TCLKP) | Nexus Aurora High Speed<br>Trace Clock, LVDS Positive<br>Terminal  | I         | _     | U17   | _         | AB21  |
|                                     | _                                   | CLKN<br>(BD-AGB<br>TCLKN) | Nexus Aurora High Speed<br>Trace Clock, LVDS Negative<br>Terminal  | I         | _     | U16   | _         | AB20  |

### 3 Electrical characteristics

### 3.1 Introduction

This section contains detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications.

In the tables where the device logic provides signals with their respective timing characteristics, the symbol "CC" (Controller Characteristics) is included in the "Symbol" column.

In the tables where the external system must provide signals with their respective timing characteristics to the device, the symbol "SR" (System Requirement) is included in the "Symbol" column.

#### NOTE

Within this document,  $V_{DD\_HV\_IO}$  refers to supply pins  $V_{DD\_HV\_IO\_MAIN}$ ,  $V_{DD\_HV\_IO\_JTAG}$ ,  $V_{DD\_HV\_IO\_FLEX}$ ,  $V_{DD\_HV\_IO\_FLEX}$ ,  $V_{DD\_HV\_IO\_EBI}$ , and  $V_{DD\_HV\_FLA}$ .  $V_{DD\_HV\_ADV}$  refers to ADC supply pins  $V_{DD\_HV\_ADV\_S}$  and  $V_{DD\_HV\_ADV\_D}$ .  $V_{DD\_HV\_ADR}$  refers to ADC reference pins  $V_{DD\_HV\_ADR\_S}$  and  $V_{DD\_HV\_ADR\_D}$ .  $V_{SS\_HV\_ADV}$  refers to ADC ground pins  $V_{SS\_HV\_ADV\_S}$  and  $V_{SS\_HV\_ADV\_D}$ .  $V_{SS\_HV\_ADR}$  refers to ADC reference pins  $V_{SS\_HV\_ADR\_S}$  and  $V_{SS\_HV\_ADR\_D}$ .  $V_{SS\_HV\_ADR\_S}$  and  $V_{SS\_HV\_ADR\_D}$ .

### 3.2 Absolute maximum ratings

Table 6 describes the maximum ratings of the device.

Table 6. Absolute maximum ratings<sup>1</sup>

| Symbol                               |    | Parameter Conditions                                       |                                                   | Value |        | Unit  |
|--------------------------------------|----|------------------------------------------------------------|---------------------------------------------------|-------|--------|-------|
| Symbol                               |    | raiailietei                                                | Conditions                                        | Min   | Max    | Oilit |
| Cycle                                | SR | Lifetime power cycles                                      | _                                                 | _     | 1000 k | _     |
| $V_{DD\_LV}$                         | SR | 1.2 V core supply voltage <sup>2,3,4</sup>                 | _                                                 | -0.3  | 1.5    | V     |
| $V_{DD\_LV\_BD}$                     | SR | Emulation module voltage <sup>2,3,4</sup>                  | _                                                 | -0.3  | 1.5    | V     |
| V <sub>DD_HV_IO</sub>                | SR | I/O supply voltage <sup>5,6</sup>                          | _                                                 | -0.3  | 6.0    | V     |
| V <sub>DD_HV_PMC</sub>               | SR | Power Management Controller supply voltage <sup>5</sup>    | _                                                 | -0.3  | 6.0    | V     |
| V <sub>DD_HV_FLA</sub>               | SR | Flash core voltage <sup>7</sup>                            | _                                                 | -0.3  | 4.5    | V     |
| V <sub>DDSTBY</sub>                  | SR | RAM standby supply voltage <sup>5</sup>                    | _                                                 | -0.3  | 6.0    | V     |
| V <sub>SS_HV_ADV</sub> <sup>8</sup>  | SR | SAR and S/D ADC ground voltage                             | Reference to V <sub>SS_HV</sub>                   | -0.3  | 0.3    | V     |
| V <sub>DD_HV_ADV</sub> 9             | SR | SAR and S/D ADC supply voltage                             | Reference to corresponding V <sub>SS_HV_ADV</sub> | -0.3  | 6.0    | V     |
| V <sub>SS_HV_ADR</sub> <sup>10</sup> | SR | SAR and S/D ADC low reference                              | Reference to V <sub>SS_HV</sub>                   | -0.3  | 0.3    | V     |
| V <sub>DD_HV_ADR</sub> <sup>11</sup> | SR | SAR and S/D ADC high reference                             | Reference to corresponding V <sub>SS_HV_ADR</sub> | -0.3  | 6.0    | V     |
| V <sub>DD_HV_IO_JTAG</sub>           | SR | Crystal oscillator, FEC MDIO/MDC, LFAST, JTAG <sup>5</sup> | Reference to V <sub>SS_HV</sub>                   | -0.3  | 6.0    | V     |

MPC5777M Microcontroller Data Sheet, Rev. 6

Table 6. Absolute maximum ratings<sup>1</sup> (continued)

| Symbol                        |    | Doromotor                                                 | Parameter Conditions                                          |                | lue | Unit  |
|-------------------------------|----|-----------------------------------------------------------|---------------------------------------------------------------|----------------|-----|-------|
| Symbol                        |    | Parameter                                                 | Conditions                                                    | Min            | Max | Unit  |
| V <sub>DD_HV_IO_EBI</sub>     | SR | External Bus Interface supply voltage                     | _                                                             | -0.3           | 6.0 | V     |
| $V_{DD\_LV\_BD} - V_{DD\_LV}$ | SR | Emulation module supply differential to 1.2 V core supply | _                                                             | -0.3           | 1.5 | V     |
| V <sub>IN</sub>               | SR | I/O input voltage range <sup>12</sup>                     | _                                                             | -0.3           | 6.0 | V     |
|                               |    |                                                           | Relative to V <sub>SS_HV_IO</sub> <sup>13,14</sup>            | -0.3           | _   |       |
|                               |    |                                                           | Relative to V <sub>DD_HV_IO</sub> <sup>13,14</sup>            | _              | 0.3 |       |
| l <sub>INJD</sub>             | SR | Maximum DC injection current for digital pad              | Per pin, applies to all digital pins                          | <del>-</del> 5 | 5   | mA    |
| I <sub>INJA</sub>             | SR | Maximum DC injection current for analog pad               | Per pin, applies to all analog pins                           | <del>-</del> 5 | 5   | mA    |
| I <sub>MAXD</sub>             | SR | Maximum output DC current when                            | Medium                                                        | -7             | 8   | mA    |
|                               |    | driven                                                    | Strong                                                        | -10            | 10  |       |
|                               |    |                                                           | Very strong                                                   | -11            | 11  |       |
| I <sub>MAXSEG</sub>           | SR | Maximum current per power segment <sup>15</sup>           | _                                                             | -90            | 90  | mA    |
| T <sub>STG</sub>              | SR | Storage temperature range and non-operating times         | _                                                             | <b>–</b> 55    | 175 | °C    |
| STORAGE                       | SR | Maximum storage time, assembled part programmed in ECU    | No supply; storage<br>temperature in range –40 °C<br>to 60 °C | _              | 20  | years |
| T <sub>SDR</sub>              | SR | Maximum solder temperature <sup>16</sup> Pb-free package  | _                                                             | _              | 260 | °C    |
| MSL                           | SR | Moisture sensitivity level <sup>17</sup>                  | _                                                             | _              | 3   | _     |
| t <sub>XRAY</sub>             | SR | X-ray screen time <sup>18</sup>                           | At 160 KeV at max 5 mm                                        | _              | 3   | min   |

Functional operating conditions are given in the DC electrical specifications. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maxima may affect device reliability or cause permanent damage to the device.

<sup>&</sup>lt;sup>2</sup> Allowed 1.45 – 1.5 V for 60 seconds cumulative time at maximum  $T_J$  = 150 °C, remaining time as defined in note 3 and note 4

<sup>&</sup>lt;sup>3</sup> Allowed 1.38–1.45 V– for 10 hours cumulative time at maximum  $T_J = 150$  °C, remaining time as defined in note 4

 $<sup>^4</sup>$  1.32 – 1.38 V range allowed periodically for supply with sinusoidal shape and average supply value below 1.326 V at maximum T<sub>J</sub> = 150 °C.

<sup>&</sup>lt;sup>5</sup> Allowed 5.5–6.0 V for 60 seconds cumulative time with no restrictions, for 10 hours cumulative time device in reset,  $T_J = 150$  °C, remaining time at or below 5.5 V.

VDD\_HV\_IO applies to VDD\_HV\_IO\_MAIN, VDD\_HV\_IO\_FLEX, VDD\_HV\_IO\_FLEXE, VDD\_HV\_IO\_JTAG, and VDD\_HV\_IO\_EBI I/O power supplies.

Allowed 3.6–4.5 V for 60 seconds cumulative time with no restrictions, for 10 hours cumulative time device in reset,  $T_J = 150$  °C, remaining time at or below 3.6 V.

 $<sup>^{8}</sup>$  Includes ADC grounds  $\rm V_{SS\_HV\_ADV\_S~and}~V_{SS\_HV\_ADV\_D}.$ 

#### **Electrical characteristics**

- Includes ADC supplies V<sub>DD\_HV\_ADV\_S</sub> and V<sub>DD\_HV\_ADV\_D</sub>. V<sub>DD\_HV\_ADV\_S</sub> is also the supply for the device temperature sensor, RCOSC, and bandgap reference.
- $^{10}$  Includes ADC low references V\_SS  $_{\rm HV}$   $_{\rm ADR}$   $_{\rm S}$  and V\_SS\_HV\_ADR\_D.
- $^{11}$  Includes ADC high references  $\rm V_{DD\_HV\_ADR\_S}$  and  $\rm V_{DD\_HV\_ADR\_D}.$
- <sup>12</sup> The maximum input voltage on an I/O pin tracks with the associated I/O supply maximum. For the injection current condition on a pin, the voltage equals the supply plus the voltage drop across the internal ESD diode from I/O pin to supply. The diode voltage varies significantly across process and temperature, but a value of 0.3V can be used for nominal calculations.
- <sup>13</sup> V<sub>DD\_HV\_IO</sub>/V<sub>SS\_HV\_IO</sub> refers to supply pins and corresponding grounds: V<sub>DD\_HV\_IO\_MAIN</sub>, V<sub>DD\_HV\_IO\_FLEX</sub>, V<sub>DD\_HV\_IO\_JTAG</sub>, V<sub>DD\_HV\_OSC</sub>, V<sub>DD\_HV\_FLA</sub>.
- <sup>14</sup> Relative value can be exceeded if design measures are taken to ensure injection current limitation (parameters I<sub>INJD</sub> and I<sub>IN,IA</sub>).
- <sup>15</sup> Sum of all controller pins (including both digital and analog) must not exceed 200 mA. A V<sub>DD\_HV\_IO</sub> power segment is defined as one or more GPIO pins located between two V<sub>DD\_HV\_IO</sub> supply pins.
- <sup>16</sup> Solder profile per IPC/JEDEC J-STD-020D
- <sup>17</sup> Moisture sensitivity per JEDEC test method A112
- <sup>18</sup> Three Screen done, 1 minute each. No change in device parameters during characterization of at least 10 devices at 30 minutes exposure of 150 KeV at maximum 5 mm.

### 3.3 Electrostatic discharge (ESD)

The following table describes the ESD ratings of the device.

Table 7. ESD ratings<sup>1,2</sup>

| Parameter                                                     | Conditions | Value | Unit |
|---------------------------------------------------------------|------------|-------|------|
| ESD for Human Body Model (HBM) <sup>3</sup>                   | All pins   | 2000  | V    |
| ESD for field induced Charged Device Model (CDM) <sup>4</sup> | All pins   | 500   | V    |

All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits.

### 3.4 Operating conditions

The following table describes the operating conditions for the device for which all specifications in the data sheet are valid, except where explicitly noted.

The device operating conditions must not be exceeded or the functionality of the device is not guaranteed.

Table 8. Device operating conditions<sup>1</sup>

| Symbol | Parameter                               | Conditions                                                      | Value |     |          |      |
|--------|-----------------------------------------|-----------------------------------------------------------------|-------|-----|----------|------|
| Symbol | raiametei                               | Conditions                                                      | Min   | Тур | Max      | Unit |
|        |                                         | Frequency                                                       |       |     | <u> </u> | 1    |
| fsys   | Device operating frequency <sup>2</sup> | $T_J = -40  ^{\circ}\text{C} \text{ to } 150  ^{\circ}\text{C}$ | _     | _   | 300      | MHz  |

#### MPC5777M Microcontroller Data Sheet, Rev. 6

Device failure is defined as: "If after exposure to ESD pulses, the device does not meet the device specification requirements, which includes the complete DC parametric and functional testing at room temperature and hot temperature. Maximum DC parametrics variation within 10% of maximum specification"

<sup>&</sup>lt;sup>3</sup> This parameter tested in conformity with ANSI/ESD STM5.1-2007 Electrostatic Discharge Sensitivity Testing

<sup>&</sup>lt;sup>4</sup> This parameter tested in conformity with ANSI/ESD STM5.3-1990 Charged Device Model - Component Level

Table 8. Device operating conditions<sup>1</sup> (continued)

| O. walani                                          |    | Bananatan                                              | O a malistia ma                                            |                      | Value |                   | 11!(   |
|----------------------------------------------------|----|--------------------------------------------------------|------------------------------------------------------------|----------------------|-------|-------------------|--------|
| Symbol                                             |    | Parameter                                              | Conditions                                                 | Min                  | Тур   | Max               | _ Unit |
|                                                    |    |                                                        | Temperature                                                | <u>l</u>             |       |                   |        |
| TJ                                                 | SR | Operating temperature range - junction                 | _                                                          | -40.0                | _     | 150.0             | °C     |
| T <sub>A</sub> (T <sub>L</sub> to T <sub>H</sub> ) | SR | Ambient operating temperature range                    | _                                                          | -40.0                | _     | 125.0             | °C     |
|                                                    |    |                                                        | Voltage                                                    |                      |       | •                 |        |
| V <sub>DD_LV</sub>                                 | SR | External core supply                                   | LVD/HVD enabled                                            | 1.24                 | _     | 1.38 <sup>5</sup> | V      |
|                                                    |    | voltage <sup>3,4</sup>                                 | LVD/HVD<br>disabled <sup>6,7,8,9</sup>                     | 1.19                 | _     | 1.38 <sup>5</sup> |        |
| V <sub>DD_HV_IO_MAIN</sub> <sup>10,11</sup>        | SR | I/O supply voltage                                     | LVD400/HVD600<br>enabled <sup>18</sup>                     | 4.5                  | _     | 5.5 <sup>12</sup> | V      |
|                                                    |    |                                                        | LVD400/HVD600<br>disabled <sup>6,13,14,15,18</sup>         | 4.2                  | _     | 5.5               |        |
|                                                    |    |                                                        | LVD360/HVD600<br>disabled <sup>6,13,14,16,17,18</sup>      | 3.0                  | _     | 5.5               |        |
| V <sub>DD_HV_IO_JTAG</sub>                         | SR | JTAG I/O supply                                        | 5 V range                                                  | 4.5                  | _     | 5.5               | V      |
|                                                    |    | voltage <sup>6,19</sup>                                | 3.3 V range                                                | 3.0                  | _     | 3.6               |        |
| V <sub>DD_HV_IO_FLEX</sub>                         | SR | FlexRay I/O supply                                     | 5 V range                                                  | 4.5                  | _     | 5.5               | V      |
|                                                    |    | voltage                                                | 3.3 V range                                                | 3.0                  | _     | 3.6               |        |
| V <sub>DD_HV_IO_FLEXE</sub>                        | SR | FlexRay/EBI I/O supply                                 | 5 V range                                                  | 4.5                  | _     | 5.5               | V      |
|                                                    |    | voltage                                                | 3.3 V range                                                | 3.0                  | _     | 3.6               |        |
| V <sub>DD_HV_IO_EBI</sub>                          | SR | External Bus Interface                                 | 5 V range                                                  | 4.5                  | _     | 5.5               | V      |
|                                                    |    | supply voltage                                         | 3.3 V range                                                | 3.0                  | _     | 3.6               |        |
| V <sub>DD_HV_OSC</sub>                             | SR | Oscillator supply                                      | 5 V range                                                  | 4.5                  | _     | 5.5               | V      |
|                                                    |    | voltage <sup>6,20</sup>                                | 3.3 V range                                                | 3.0                  | _     | 3.6               |        |
| V <sub>DD_HV_PMC</sub> <sup>21</sup>               | SR | Power Management                                       | Full functionality <sup>22,23</sup>                        | 3.5 <sup>24,25</sup> | _     | 5.5               | V      |
|                                                    |    | Controller (PMC)<br>supply voltage                     | Reduced internal regulator output capability <sup>26</sup> | 3.15                 | _     | 3.5               |        |
|                                                    |    |                                                        | Supply monitoring activity only (LVD/HVD)                  | 3.0                  | _     | 3.15              |        |
| V <sub>DDSTBY</sub>                                | SR | RAM standby supply voltage <sup>27,28,29</sup>         | _                                                          | 1.1                  | _     | 5.5               | V      |
| V <sub>DD_HV_ADV</sub>                             | SR | SARADC, SDADC,                                         | LVD400 enabled                                             | 4.5                  | _     | 5.5               | V      |
|                                                    |    | Temperature Sensor,<br>and Bandgap<br>Reference supply | LVD400<br>disabled <sup>30,31,34</sup>                     | 4.0                  | _     | 5.5 <sup>32</sup> |        |
|                                                    |    | voltage                                                | LVD300<br>disabled <sup>6,30,31,33,34</sup>                | 3.7                  |       | 5.5 <sup>32</sup> |        |

#### **Electrical characteristics**

Table 8. Device operating conditions<sup>1</sup> (continued)

| Symbol                                                 |    | Davamatar                                          | Conditions                   |      | Value                    |                   | Unit   |
|--------------------------------------------------------|----|----------------------------------------------------|------------------------------|------|--------------------------|-------------------|--------|
| Symbol                                                 |    | Parameter                                          | Conditions                   | Min  | Тур                      | Max               | - Onit |
| V <sub>DD_HV_ADR_D</sub>                               | SR | SD ADC supply                                      | Reduced SNR                  | 3.0  | $V_{DD\_HV\_ADV\_D}$     | 4.5               | V      |
|                                                        |    | reference voltage                                  | Full SNR                     | 4.5  | 1                        | 5.5 <sup>32</sup> |        |
| V <sub>DD_HV_ADR_D</sub> -<br>V <sub>DD_HV_ADV_D</sub> | SR | SD ADC reference differential voltage              | _                            | _    | _                        | 25                | mV     |
| V <sub>SS_HV_ADR_D</sub>                               | SR | SD ADC ground reference voltage                    | _                            |      | V <sub>SS_HV_ADV_D</sub> |                   | V      |
| V <sub>SS_HV_ADR_D</sub> -<br>V <sub>SS_HV_ADV_D</sub> | SR | V <sub>SS_HV_ADR_D</sub><br>differential voltage   | _                            | -25  | _                        | 25                | mV     |
| V <sub>DD_HV_ADR_S</sub> <sup>35</sup>                 | SR | SARADC reference                                   | _                            | 2.0  | V <sub>DD_HV_ADV_S</sub> | 4.0               | V      |
|                                                        |    |                                                    |                              | 4.0  |                          | 5.5 <sup>32</sup> |        |
| V <sub>SS_HV_ADR_S</sub>                               | SR | SAR ADC ground reference voltage                   | _                            |      | V <sub>SS_HV_ADV_S</sub> |                   | V      |
| V <sub>DD_HV_ADR_S</sub> - V <sub>DD_HV_ADV_S</sub>    | SR | SARADC reference differential voltage              | _                            | _    | _                        | 25                | mV     |
| V <sub>SS_HV_ADR_S</sub> -<br>V <sub>SS_HV_ADV_S</sub> | SR | V <sub>SS_HV_ADR_S</sub><br>differential voltage   | _                            | -25  | _                        | 25                | mV     |
| V <sub>SS_HV_ADV</sub> - V <sub>SS</sub>               | SR | V <sub>SS_HV_ADV</sub> differential voltage        | _                            | -25  | _                        | 25                | mV     |
| $V_{RAMP\_LV}$                                         | SR | Slew rate on core power supply pins                | _                            | _    | _                        | 100               | V/ms   |
| V <sub>RAMP_HV</sub>                                   | SR | Slew rate on HV power supply pins                  | _                            | _    | _                        | 100               | V/ms   |
| V <sub>por_rel</sub>                                   | СС | POR release trip point                             | -40 °C < Tj < 150 °C         | 3.10 | _                        | 4.26              | V      |
| V <sub>por_hys</sub>                                   | СС | POR hysteresis                                     | -40 °C < Tj < 150 °C         | 150  | _                        | 300               | mV     |
| V <sub>IN</sub>                                        | SR | I/O input voltage range                            | _                            | 0    | _                        | 5.5               | V      |
|                                                        |    |                                                    | Injection current            |      |                          |                   | _      |
| I <sub>IC</sub>                                        | SR | DC injection current (per pin) <sup>36,37,38</sup> | Digital pins and analog pins | -3.0 | _                        | 3.0               | mA     |
| I <sub>MAXSEG</sub>                                    | SR | Maximum current per power segment <sup>39</sup>    | _                            | -80  | _                        | 80                | mA     |

<sup>1</sup> The ranges in this table are design targets and actual data may vary in the given range.

MPC5777M Microcontroller Data Sheet, Rev. 6

<sup>&</sup>lt;sup>2</sup> Maximum operating frequency is applicable to the computational cores and platform for the device. See the Clocking chapter in the MPC5777M Microcontroller Reference Manual for more information on the clock limitations for the various IP blocks on the device.

<sup>&</sup>lt;sup>3</sup> Core voltage as measured on device pin to guarantee published silicon performance.

During power ramp, voltage measured on silicon might be lower. maximum performance is not guaranteed, but correct silicon operation is guaranteed. Refer to the Power Management and Reset Generation Module chapters in the MPC5777M Microcontroller Reference Manual for further information.

- Although the maximum V<sub>DD\_LV</sub> operating voltage is 1.38 V, reset is not entered at that voltage. An external voltage monitor is needed or the HVD140\_C can be monitored (via an interrupt or by polling the HVD140\_C flag bit). Performance above 1.38 V is not guaranteed, and allowed operation above 1.38 V is defined in Absolute maximum ratings.
- 6 In the LVD/HVD disabled case, it is necessary for the system to be within a higher voltage range during destructive reset events.
- <sup>7</sup> Maximum core voltage is not permitted for entire product life. See Absolute maximum rating.
- <sup>8</sup> When internal LVD/HVDs are disabled, external monitoring is required to guarantee correct device operation.
- <sup>9</sup> Vdd\_lv should be above 1.24 V during destructive resets or POR events.
- <sup>10</sup> VDD HV IO MAIN range limited to 4.75–5.25 V when FERS = 1 to enable the fast erase time of the flash memory.
- During power up operation, the minimum required voltage to come out of reset state is determined by the V<sub>PORUP\_HV</sub> monitor, which is defined in the voltage monitor electrical characteristics table. Note that the V<sub>PORUP\_HV</sub> monitor is connected to the V<sub>DD\_HV\_IO\_MAINO</sub> physical I/O segment.
- <sup>12</sup> When the LVD/HVDs are enabled, the V<sub>DD HV IO MAIN</sub> must be less than 5.412 V to exit from a destructive reset.
- <sup>13</sup> Maximum voltage is not permitted for entire product life. See *Absolute maximum rating*.
- <sup>14</sup> When internal LVD/HVDs are disabled, external monitoring is required to guarantee device operation. Failure to monitor externally supply voltage may result in erroneous operation of the device.
- $^{15}$  When these LVD/HVDs are disabled, the V<sub>DD\_HV\_IO\_MAIN</sub> supply must be between 3.182 V and 5.412 V.
- <sup>16</sup> Reduced output capabilities below 4.2 V. See performance derating values in I/O pad electrical characteristics.
- <sup>17</sup> When the LVD/HVDs are disabled, the VDD\_HV\_IO\_MAIN must be between 3.024 V and 5.412 V.
- <sup>18</sup> The PMC supply voltage (V<sub>DD, HV, PMC</sub>) must be within the correct range (see the V<sub>DD, HV, PMC</sub> specification).
- $^{19}$  When the LVD/HVDs are disabled, the HV I/O JTAG supply (V<sub>DD HV IO JTAG</sub>) must be above 3.024 V.
- $^{20}$  When the LVD/HVDs are disabled, the HV OSC supply (V<sub>DD HV OSC</sub>) must be above 3.024 V.
- <sup>21</sup> Flash read operation is supported for a minimum  $V_{DD\_HV\_PMC}$  value of 3.15 V. Flash read, program, and erase operations are supported for a minimum  $V_{DD\_HV\_PMC}$  value of 3.5 V.
- <sup>22</sup> When the LVD/HVDs are disabled, the V<sub>DD HV PMC</sub> must be below 5.412 V during destructive reset events.
- <sup>23</sup> A minimum of 4.5 V is required to guarantee correct user logic BIST operation.
- <sup>24</sup> During power up operation, the minimum required voltage to come out of reset state is determined by the  $V_{PORUP\_HV}$  monitor, which is defined in the voltage monitor electrical characteristics table. Note that the  $V_{PORUP\_HV}$  monitor is connected to the  $V_{DD\_HV\_IO\_MAIN0}$  physical I/O segment.
- $^{25}$  Above Ta = 25°C, the minimum V<sub>DD HV PMC</sub> voltage is 3.6 V.
- <sup>26</sup> With the reduced internal regulator output capability, erases and writes to the device flash cannot be guaranteed for a single event and multiple erases and writes may be necessary. User logic BIST is not supported with reduced capability.
- <sup>27</sup> RAM data retention is guaranteed at a voltage that is always below the maximum brownout flag trip point voltage (see the DC Electrical Specification table). The minimum V<sub>DDSTBY</sub> voltage at the pin is larger in order to account for on-chip IR drop and noise. There is no effect on RAM operation when V<sub>DDSTBY</sub> is below 1.1 V, and V<sub>DD\_LV</sub> is above the minimum operating value.
- <sup>28</sup> Non-regulated supplies can be used on the VDDSTBY pin if the absolute maximum and operating condition voltage limits are met. There is no static clamp to a supply rail for the VDDSTBY pin, only dynamic protection for ESD events.
- <sup>29</sup> The VDDSTBY pin should be connected to ground in the application when the standby RAM feature is not used.
- <sup>30</sup> V<sub>DD HV ADV S</sub> is required to be between 4.5 V and 5.5 V to read the internal Temperature Sensor and Bandgap Reference.
- <sup>31</sup> SAR ADC only. SDADC minimum is 4.5 V.
- <sup>32</sup> The ADC is functional up to 5.9V with no reliability issues, but performance is not guaranteed.
- $^{33}$  When the LVD/HVDs are disabled, the HV ADC supply (V<sub>DD HV ADV</sub>) must be above 3.182 V.
- <sup>34</sup> For supply voltages between 3.0 V and 4.0 V there is no guaranteed precision of ADC (accuracy/linearity). ADCs recover to a fully functional state when the voltage rises above 4.0 V.
- $^{35}$  V<sub>DD HV ADR S</sub> must be between 4.5 V and 5.5 V for accurate reading of the device Temperature Sensor.
- <sup>36</sup> Full device lifetime without performance degradation
- <sup>37</sup> I/O and analog input specifications are only valid if the injection current on adjacent pins is within these limits. See the *Absolute maximum ratings* table for maximum input current for reliability requirements.

#### **Electrical characteristics**

Table 9. Emulation (buddy) device operating conditions<sup>1</sup>

| Symbol                   |    | Parameter                                   | Conditions |       | Value |       | Unit |
|--------------------------|----|---------------------------------------------|------------|-------|-------|-------|------|
| Symbol                   |    | ratatiletei                                 | Conditions | Min   | Тур   | Max   | Onit |
|                          |    | Frequency                                   |            |       |       |       |      |
| _                        | SR | Standard JTAG 1149.1/1149.7 frequency       | _          | _     | _     | 50    | MHz  |
| _                        | SR | High-speed debug frequency                  | _          | _     | _     | 320   | MHz  |
| _                        | SR | Data trace frequency                        | _          | _     |       | 1250  | MHz  |
| Temperature              |    |                                             |            |       |       |       |      |
| T <sub>J_BD</sub>        | SR | Device junction operating temperature range |            | -40.0 | _     | 150.0 | °C   |
| T <sub>A _BD</sub>       | SR | Ambient operating temperature range         | _          | -40.0 | _     | 125.0 | °C   |
|                          |    | Voltage                                     |            |       |       |       |      |
| V <sub>DD_LV_BD</sub>    | SR | Buddy core supply voltage                   | _          | 1.2   | _     | 1.365 | V    |
| V <sub>DD_HV_IO_BD</sub> | SR | Buddy I/O supply voltage                    | _          | 3.0   | _     | 5.5   | V    |
| V <sub>RAMP_LV_BD</sub>  | SR | Buddy slew rate on core power supply pins   | _          | _     | _     | 100   | V/ms |
| V <sub>RAMP_HV_BD</sub>  | SR | Buddy slew rate on HV power supply pins     | _          | _     | _     | 100   | V/ms |

The ranges in this table are design targets and actual data may vary in the given range.

# 3.5 DC electrical specifications

The following table describes the DC electrical specifications.

Table 10. DC electrical specifications<sup>1</sup>

| Symbol                |    | Parameter Conditions                                                             |                                                                                          | Value |     |      | Unit |
|-----------------------|----|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|-----|------|------|
| - Cymbei              |    | i di dilictoi                                                                    | Conditions                                                                               | Min   | Тур | Max  |      |
| I <sub>DD_LV</sub>    | СС | Maximum operating current on the V <sub>DD_LV</sub> supply <sup>2</sup>          | $T_J = 150  {}^{\circ}\text{C}$<br>$V_{DD\_LV} = 1.325  {}^{\circ}\text{V}$<br>$f_{MAX}$ | _     | _   | 1140 | mA   |
| I <sub>DDAPP_LV</sub> |    | Application use case operating current on the $V_{DD\_LV}$ supply <sup>3</sup>   | $T_J = 150 ^{\circ}\text{C}$<br>$V_{DD\_LV} = 1.325 ^{\circ}\text{V}$<br>$f_{MAX}$       | _     | _   | 950  | mA   |
| I <sub>DD_LV_PE</sub> |    | Operating current on<br>the V <sub>DD_LV</sub> supply for<br>flash program/erase | T <sub>J</sub> = 150 °C                                                                  | _     | _   | 40   | mA   |

MPC5777M Microcontroller Data Sheet, Rev. 6

<sup>&</sup>lt;sup>38</sup> The I/O pins on the device are clamped to the I/O supply rails for ESD protection. When the voltage of the input pin is above the supply rail, current is injected through the clamp diode to the supply rail. For external RC network calculation, assume typical 0.3 V drop across the active diode. The diode voltage drop varies with temperature.

<sup>&</sup>lt;sup>39</sup> Sum of all controller pins (including both digital and analog) must not exceed 200 mA. A V<sub>DD\_HV\_IO</sub> power segment is defined as one or more GPIO pins located between two V<sub>DD\_HV\_IO</sub> supply pins.

Table 10. DC electrical specifications<sup>1</sup> (continued)

| Symbol                                    |    | Parameter                                                                                | Conditions                                                          |     | Value |                 | Unit  |
|-------------------------------------------|----|------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----|-------|-----------------|-------|
| Symbol                                    |    | Farameter                                                                                | Conditions                                                          | Min | Тур   | Max             | Oille |
| I <sub>DD_HV_PMC</sub>                    | CC | Operating current on                                                                     | Flash read                                                          | _   | _     | 10              | mA    |
|                                           |    | the V <sub>DD_HV_PMC</sub> supply <sup>4,5</sup>                                         | Flash P/E                                                           |     | _     | 40              |       |
|                                           |    |                                                                                          | PMC only                                                            | _   | _     | 25 <sup>6</sup> |       |
| I <sub>DD_MAIN_CORE_AC</sub> <sup>7</sup> | CC | Main Core 0/1 dynamic operating current                                                  | 300 MHz                                                             | _   | _     | 115             | mA    |
| I <sub>DD_CHKR_CORE_AC</sub>              | CC | Checker Core 0<br>dynamic operating<br>current                                           | 300 MHz                                                             | _   | _     | 80              | mA    |
| I <sub>DD_HSM_AC</sub>                    | CC | HSM platform dynamic operating current                                                   | 100 MHz                                                             | _   | _     | 20              | mA    |
| I <sub>DDSTBY_RAM</sub>                   | CC | 64 KB RAM Standby<br>Leakage Current<br>(RAM not<br>operational) <sup>8,9,10,11</sup>    | V <sub>DDSTBY @</sub> 1.1 V<br>to 5.5 V, T <sub>J</sub> =<br>150 °C | _   | _     | 350             | μA    |
|                                           | CC | operational) <sup>9,9,19,11</sup>                                                        | V <sub>DDSTBY @</sub> 1.1 V<br>to 5.5 V, T <sub>A</sub> =<br>40 °C  | _   | _     | 60              |       |
|                                           | CC | -                                                                                        | V <sub>DDSTBY @</sub> 1.1 V<br>to 5.5 V, T <sub>A</sub> =<br>85 °C  | _   | _     | 100             |       |
| I <sub>DDSTBY_REG</sub>                   | CC | 64 KB RAM Standby<br>Leakage Current <sup>12</sup>                                       | V <sub>DDSTBY @</sub> 1.3 V<br>to 5.5 V, T <sub>A</sub> =<br>125 °C | _   | _     | 50              | μА    |
| I <sub>DD_LV_BD</sub>                     | CC | BD Debug/Emulation<br>low voltage supply<br>operating current <sup>13</sup>              | T <sub>J</sub> = 150 °C<br>V <sub>DD_LV_BD</sub> =<br>1.32 V        | _   | _     | 290             | mA    |
| I <sub>DD_HV</sub> _IO_BD                 | CC | Debug/Emulation high<br>voltage supply<br>operating current<br>(Aurora +<br>JTAGM/LFAST) | T <sub>J</sub> = 150 °C                                             | _   | _     | 130             | mA    |
| I <sub>DD_BD_STBY</sub>                   | CC | BD Debug/Emulation<br>low voltage supply<br>standby current <sup>14,15</sup>             | V <sub>DD_LV_BD</sub> =<br>1.32 V,<br>T <sub>J</sub> = 150 °C       | _   | _     | 230             | mA    |
|                                           | CC |                                                                                          | V <sub>DD_LV_BD</sub> =<br>1.32 V,<br>T <sub>J</sub> = 55 °C        | _   | _     | 5               |       |
| I <sub>SPIKE</sub>                        | CC | Maximum short term current spike <sup>16</sup>                                           | < 20 µs<br>observation<br>window                                    | _   | _     | 90              | mA    |
| dI                                        | CC | Current difference ratio to average current (dl/avg(I)) <sup>17</sup>                    | 20 µs<br>observation<br>window                                      | _   | _     | 20              | %     |

Table 10. DC electrical specifications<sup>1</sup> (continued)

| Symbol                        |    | Parameter                                                    | Conditions                                                                                            |       | Value |                   | Unit  |  |
|-------------------------------|----|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------|-------|-------------------|-------|--|
|                               |    | Parameter                                                    | Conditions                                                                                            | Min   | Тур   | Max               |       |  |
| I <sub>SR</sub> <sup>18</sup> | CC | Current variation during power up/down                       | See footnote <sup>19</sup>                                                                            | _     | _     | 90                | mA    |  |
| I <sub>BG</sub>               | CC | Bandgap reference current consumption                        |                                                                                                       | _     | _     | 600               | μA    |  |
| I <sub>DDOFF</sub>            | СС | Power-off current on high voltage supply rails <sup>20</sup> | V <sub>DD_HV</sub> = 2.5 V                                                                            | 100   | _     | _                 | μA    |  |
| V <sub>STBY_BO</sub>          | CC | Standby RAM brownout flag trip point voltage                 | _                                                                                                     | _     | _     | 0.9 <sup>21</sup> | V     |  |
| V <sub>DD_LV_STBY_SW</sub>    | СС | Standby RAM switch VDD_LV voltage threshold                  | _                                                                                                     | 0.93  | _     | _                 | V     |  |
| V <sub>REF_BG_</sub> T        | СС | Bandgap trimmed reference voltage                            | $T_J = -40 ^{\circ}\text{C} \text{ to}$<br>150 $^{\circ}\text{C}$<br>$V_{DD\_HV\_ADV} =$<br>5 V ± 10% | 1.200 | _     | 1.237             | V     |  |
| V <sub>REF_BG_TC</sub>        | CC | Bandgap temperature coefficient <sup>22</sup>                | $T_J = -40$ °C to<br>150 °C<br>$V_{DD\_HV\_ADV} =$<br>5 V                                             | _     | _     | 50                | ppm/° |  |
| V <sub>REF_BG_LR</sub>        | CC | Bandgap line regulation <sup>22</sup>                        | $T_J = -40 ^{\circ}\text{C}$<br>$V_{DD\_HV\_ADV} =$<br>$5 ^{\circ}\text{V} \pm 10\%$                  | _     | _     | 8000              | ppm/V |  |
|                               |    |                                                              | T <sub>J</sub> = 150 °C<br>V <sub>DD_HV_ADV</sub> =<br>5 V ± 10%                                      | _     | _     | 4000              |       |  |

All parameters in this data sheet are valid for operation within an operating range of -40° C ≤ T<sub>J</sub>≤ 150 °C except where otherwise noted

f<sub>MAX</sub> as specified per IP. Excludes flash P/E and HSM dynamic current. Measured on an application specific pattern. Calculation of total current for the device, all rails, is done by adding the applicable dynamic currents to the I<sub>DD\_LV</sub> value for the core supply, and summing the currents based on use case for the 5 V blocks, for which current consumption values are defined in later sections of the DC electrical specification.

<sup>&</sup>lt;sup>3</sup> f<sub>MAX</sub> as specified per IP. Excludes flash P/E and HSM dynamic current. Measured on an application specific pattern.

V<sub>DD\_HV\_PMC</sub> only available in the 416 BGA package. PMC supply is shorted to V<sub>DD\_HV\_IO\_MAIN</sub> in the 512 BGA, with an external bypass capacitor connected to the V<sub>DD\_HV\_PMC\_BYP</sub> ball. The flash read and P/E current, and PMC current apply to V<sub>DD\_HV\_IO\_MAIN</sub> for the 512 BGA.

<sup>&</sup>lt;sup>5</sup> The flash read and flash P/E currents are mutually exclusive, and are not cumulative.

<sup>&</sup>lt;sup>6</sup> This includes PMC consumption, LFAST PLL regulator current, and Nwell bias regulator current. If the V<sub>DD\_LV</sub> auxiliary regulator is enabled, the PMC supply may see short term (10 μs) spikes of up to 150 mA depending on transient current conditions from use case of the device. The auxiliary regulator can be disabled at power-up in the user DCF clients in the flash memory.

There is an additional 25 mA when FERS = 1 to enable the fast erase time of the flash memory.

Data is retained for full T<sub>J</sub> range of -40 °C to 150 °C. RAM supply switch to the standby regulator occurs when the V<sub>DD\_LV</sub> supply falls below 0.95V.

- V<sub>DDSTBY</sub> may be supplied with a non-regulated power supply, but the absolute maximum voltage on VDDSTBY given in the absolute maximum ratings table must be observed.
- <sup>10</sup> Standby current is reduced by a factor of two from T<sub>J</sub>=150 °C, for approximately every ~20 °C drop in operating temperature.
- <sup>11</sup> The maximum value for I<sub>DDSTBY\_ON</sub> is also valid when switching from the core supply to the standby supply, and when powering up the device and switching the RAM supply back to V<sub>DD\_LV</sub>.
- <sup>12</sup> The standby RAM regulator current is present on the VDDSTBY pin whenever a voltage is applied to the pin. This also applies to normal operation where the RAM is powered by the VDD\_LV supply. Connecting the VDDSTBY pin to ground when not using the standby RAM feature will remove the leakage current on the VDDSTBY pin.
- $^{13}$  If Aurora and JTAGM/LFAST not used, V<sub>DD LV BD</sub> current is reduced by ~20mA.
- <sup>14</sup> Applies to 2MB calibration RAM in the BD.
- <sup>15</sup> Buddy device leakage dependency on temperature can be estimated by dividing the 150 °C leakage by two for each temperature drop of ~20 °C.
- <sup>16</sup> Current spike may occur during normal operation that are above average current, valid for I<sub>DDAPP</sub> and its conditions given in Table 10 (DC electrical specifications). Internal schemes must be used (eg frequency ramping, feature enable) to ensure that incremental demands are made on the external power supply. An internal fast regulator providing ~40mA peak current within 1us to filter any core power supply droops is available on the device. Assumption is minimum 13.3 μF (20 μF typical) capacitance on the core supply.]
- <sup>17</sup> Moving window, valid for I<sub>DDAPP</sub> and its conditions given in Table 10 (DC electrical specifications), with a maximum of 90 mA for the worst case application
- <sup>18</sup> This specification is the maximum value and is a boundary for the dl specification.
- <sup>19</sup> Condition1: For power on period from 0 V up to normal operation with reset asserted. Condition 2: From reset asserted until PLL running free. Condition 3: Increasing PLL from free frequency to full frequency. Condition 4: reverse order for power down to 0 V.
- <sup>20</sup> I<sub>DDOFF</sub> is the minimum guaranteed consumption of the device during power-up. It can be used to correctly size power-off ballast in case of current injection during power-off state. Power up/down current transients can be limited by controlling the clock ramp rates with the Progressive Clock Frequency Switching block on the device.
- <sup>21</sup> V<sub>STBY\_BO</sub> is the maximum voltage that sets the standby RAM brown-out flag in the device logic. The minimum voltage for RAM data retention is guaranteed to always be less than the V<sub>STBY\_BO</sub> maximum value.
- <sup>22</sup> The temperature coefficient and line regulation specifications are used to calculate the reference voltage drift at an operating point within the specified voltage and temperature operating conditions.

## 3.6 I/O pad specification

The following table describes the different pad type configurations.

Table 11. I/O pad specification descriptions

| Pad type                  | Description                                                                                                                                                                                                                                                                      |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Weak configuration        | Provides a good compromise between transition time and low electromagnetic emission. Pad impedance is centered around 800 $\Omega$ .                                                                                                                                             |
| Medium configuration      | Provides transition fast enough for the serial communication channels with controlled current to reduce electromagnetic emission. Pad impedance is centered around 200 $\Omega$ .                                                                                                |
| Strong configuration      | Provides fast transition speed; used for fast interface. Pad impedance is centered around 50 $\Omega$ .                                                                                                                                                                          |
| Very strong configuration | Provides maximum speed and controlled symmetric behavior for rise and fall transition. Used for fast interface including Ethernet, FlexRay, and the EBI data bus interfaces requiring fine control of rising/falling edge jitter. Pad impedance is centered around 40 $\Omega$ . |
| EBI configuration         | Provides necessary speed for fast external memory interfaces on the EBI address and control signals. Drive strength is matched to four selectable loads.                                                                                                                         |

#### MPC5777M Microcontroller Data Sheet, Rev. 6

Table 11. I/O pad specification descriptions (continued)

| Pad type                   | Description                                                                                                   |
|----------------------------|---------------------------------------------------------------------------------------------------------------|
| Differential configuration | A few pads provide differential capability providing very fast interface together with good EMC performances. |
| Input only pads            | These low input leakage pads are associated with the ADC channels.                                            |

#### **NOTE**

Each I/O pin on the device supports specific drive configurations. See the signal description table in the device reference manual for the available drive configurations for each I/O pin.

The device supports both 3.3 V and 5 V nominal I/O voltages. In order to use 3.3 V on the  $V_{DD\_HV\_IO\_MAIN0}$  physical I/O segment, the HV supply low voltage monitor ( $V_{LVD400}$ ) must be disabled by DCF client. All other physical I/O segments are unaffected by the LVD400.

### 3.6.1 I/O input DC characteristics

Table 12 provides input DC electrical characteristics as described in Figure 7.



Figure 7. I/O input DC electrical characteristics definition

Table 12. I/O input DC electrical characteristics

| Symbol              |    | Parameter            | Conditions <sup>1</sup>                                   |       | Value |                                | Unit  |
|---------------------|----|----------------------|-----------------------------------------------------------|-------|-------|--------------------------------|-------|
| Symbol              |    | raiametei            | Conditions                                                | Min   | Тур   | Max                            | Oilit |
| TTL                 |    |                      |                                                           |       |       | 1                              | ı     |
| V <sub>IHTTL</sub>  | SR | Input high level TTL | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V <sup>6</sup>        | 2     | _     | V <sub>DD_HV_IO</sub><br>+ 0.3 | V     |
| V <sub>ILTTL</sub>  | SR | Input low level TTL  | $4.5 \text{ V} < \text{V}_{DD\_HV\_IO} < 5.5 \text{ V}^6$ | -0.3  | _     | 0.8                            |       |
| V <sub>HYSTTL</sub> | _  | Input hysteresis TTL | $4.5 \text{ V} < \text{V}_{DD\_HV\_IO} < 5.5 \text{ V}^6$ | 0.275 | _     | _                              |       |

#### MPC5777M Microcontroller Data Sheet, Rev. 6

Table 12. I/O input DC electrical characteristics (continued)

| C) l= - !                          |     | Davagestar                                                   | Conditions <sup>1</sup>                                                                                                                                                  |                       | Value                 |                                 | Unit |
|------------------------------------|-----|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|---------------------------------|------|
| Symbol                             |     | Parameter                                                    | Conditions                                                                                                                                                               | Min                   | Тур                   | Max                             | Unit |
| V <sub>DRFTTTL</sub>               | _   | Input V <sub>IL</sub> /V <sub>IH</sub> temperature drift TTL | _                                                                                                                                                                        | _                     | _                     | 100                             | mV   |
| AUTOMOTI                           | VE  |                                                              |                                                                                                                                                                          | 1                     |                       | 1                               | ı    |
| V <sub>IHAUT</sub> <sup>2</sup>    | SR  | Input high level<br>AUTOMOTIVE                               | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                                                                                                                                    | 3.8                   | _                     | V <sub>DD_HV_IO</sub><br>+ 0.3  | V    |
| V <sub>ILAUT</sub> <sup>3</sup>    | SR  | Input low level<br>AUTOMOTIVE                                | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                                                                                                                                    | -0.3                  | _                     | 2.2                             | V    |
| V <sub>HYSAUT</sub> <sup>4</sup>   | _   | Input hysteresis<br>AUTOMOTIVE                               | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                                                                                                                                    | 0.4                   | _                     | _                               | V    |
| V <sub>DRFTAUT</sub>               | _   | Input V <sub>IL</sub> /V <sub>IH</sub> temperature drift     | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                                                                                                                                    | _                     | _                     | 100 <sup>5</sup>                | mV   |
| CMOS/EBI                           | I   |                                                              |                                                                                                                                                                          | 1                     |                       | 1                               | ı    |
| V <sub>IHCMOS_H</sub>              | SR  | Input high level CMOS                                        | 3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V                                                                                                                                    | 0.70 *                | _                     | V <sub>DD_HV_IO</sub>           | V    |
| 6                                  |     | (with hysteresis)                                            | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                                                                                                                                    | V <sub>DD_HV_IO</sub> |                       | + 0.3                           |      |
| V <sub>IHCMOS</sub> <sup>6</sup>   | SR  | Input high level CMOS                                        | 3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V                                                                                                                                    | 0.6 *                 | _                     | V <sub>DD_HV_IO</sub>           | V    |
|                                    |     | (without hysteresis)                                         | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                                                                                                                                    | V <sub>DD_HV_IO</sub> |                       | + 0.3                           |      |
| V <sub>ILCMOS_H</sub> <sup>6</sup> | SR  | Input low level CMOS                                         | 3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V                                                                                                                                    | -0.3                  | _                     | 0.35 *<br>V <sub>DD_HV_IO</sub> | V    |
|                                    |     | (with hysteresis)                                            | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                                                                                                                                    |                       |                       |                                 |      |
| V <sub>ILCMOS</sub> <sup>6</sup>   | SR  | Input low level CMOS                                         | 3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V                                                                                                                                    | -0.3                  | _                     | 0.4 *                           | V    |
|                                    |     | (without hysteresis)                                         | 4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                                                                                                                                    |                       | V <sub>DD_HV_IO</sub> |                                 |      |
| V <sub>HYSCMOS</sub>               | _   | Input hysteresis CMOS                                        | 3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V                                                                                                                                    | 0.1 *                 | _                     | _                               | V    |
|                                    |     |                                                              | $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}^7$                                                                                                         | V <sub>DD_HV_IO</sub> |                       |                                 |      |
| V <sub>DRFTCMOS</sub>              | _   | Input V <sub>IL</sub> /V <sub>IH</sub> temperature           | 3.0 V < VDD_HV_IO < 3.6 V                                                                                                                                                | _                     | _                     | 100 <sup>5</sup>                | mV   |
|                                    |     | drift CMOS                                                   | 4.5 V < VDD_HV_IO < 5.5 V                                                                                                                                                |                       |                       |                                 |      |
| INPUT CHA                          | RAC | CTERISTICS <sup>8</sup>                                      |                                                                                                                                                                          |                       |                       |                                 |      |
| I <sub>LKG</sub>                   | CC  | Digital input leakage                                        | $4.5 \text{ V} < \text{V}_{\text{DD\_HV}} < 5.5 \text{ V}$<br>$\text{V}_{\text{SS\_HV}} < \text{V}_{\text{IN}} < \text{V}_{\text{DD\_HV}}$<br>TJ = 150  °C               | _                     | _                     | 750                             | nA   |
| I <sub>LKG_EBI</sub>               | CC  | Digital input leakage for EBI pad                            | $4.5 \text{ V} < \text{V}_{\text{DD\_HV}} < 5.5 \text{ V}$<br>$\text{V}_{\text{SS\_HV}} < \text{V}_{\text{IN}} < \text{V}_{\text{DD\_HV}}$<br>$\text{TJ} = 150 ^{\circ}$ | _                     | _                     | 750                             | nA   |
| C <sub>IN</sub>                    | СС  | Digital input capacitance                                    | GPIO input pins                                                                                                                                                          | _                     | _                     | 7                               | pF   |
|                                    |     |                                                              | EBI input pins                                                                                                                                                           | _                     | _                     | 7                               |      |

During power up operation, the minimum required voltage to come out of reset state is determined by the V<sub>PORUP\_HV</sub> monitor, which is defined in the voltage monitor electrical characteristics table. Note that the V<sub>PORUP\_HV</sub> monitor is connected to the V<sub>DD\_HV\_IO\_MAINO</sub> physical I/O segment.

#### **Electrical characteristics**

- <sup>2</sup> A good approximation for the variation of the minimum value with supply is given by formula  $V_{IHAUT} = 0.69 \times V_{DD\ HV\ IO.}$
- $^3$  A good approximation for the variation of the maximum value with supply is given by formula  $V_{ILAUT} = 0.49 \times V_{DD\ HV\ IO.}$
- <sup>4</sup> A good approximation of the variation of the minimum value with supply is given by formula  $V_{HYSAUT} = 0.11 \times V_{DD\_HV\_IO}$ .
- In a 1 ms period, assuming stable voltage and a temperature variation of ±30 °C, V<sub>IL</sub>/V<sub>IH</sub> shift is within ±50 mV. For SENT requirement refer to NOTE on page 41.
- Only for  $V_{DD\_HV\_IO\_JTAG}$  and  $V_{DD\_HV\_IO\_FLEX}$  power segment. The TTL threshold are controlled by the VSIO bit.  $VSIO[VSIO\_xx] = 0$  in the range 3.0  $V < V_{DD\_HV\_IO} < 4.0 V$ ,  $VSIO[VSIO\_xx] = 1$  in the range 4.5  $V < V_{DD\_HV\_IO} < 5.5 V$ .
- $^7$  Only for  $\rm V_{DD\_HV\_IO\_JTAG}$  and  $\rm V_{DD\_HV\_IO\_FLEX}$  power segment.
- <sup>8</sup> For LFAST, microsecond bus and LVDS input characteristics, refer to dedicated communication module chapters.

Table 13 provides weak pull figures. Both pull-up and pull-down current specifications are provided.

Table 13. I/O pull-up/pull-down DC electrical characteristics

| Symbo            | al. | Parameter                                        | Conditions <sup>1</sup>                                                            | Value                            |     |     | Unit |
|------------------|-----|--------------------------------------------------|------------------------------------------------------------------------------------|----------------------------------|-----|-----|------|
| Symbo            | J1  | raiametei                                        | Conditions                                                                         | Min                              | Тур | Max | Oint |
| I <sub>WPU</sub> | CC  | Weak pull-up current absolute value <sup>2</sup> | $V_{IN} = 0 V$<br>$V_{DD\_POR}^3 < V_{DD\_HV\_IO} < 3.0 V^{4,5}$                   | 10.6 * V <sub>DD_HV</sub> – 10.6 | _   | _   | μΑ   |
|                  |     |                                                  | V <sub>IN</sub> > V <sub>IL</sub> = 1.1 V (TTL)<br>4.5 V < V <sub>DD</sub> < 5.5 V | _                                | _   | 130 |      |
|                  |     |                                                  | $V_{IN} = 0.75*V_{DD\_HV\_IO} (AUTO)$<br>3.0 V < $V_{DD\_HV\_IO} < 3.6 V$          | 10                               | _   | _   |      |
|                  |     |                                                  | $V_{IN} = 0.35^* V_{DD\_HV\_IO} (AUTO)$<br>3.0 V < $V_{DD\_HV\_IO} < 3.6 V$        | _                                | _   | 70  |      |
|                  |     |                                                  | $V_{IN} = 0.35^* V_{DD\_HV\_IO} (CMOS)$<br>3.0 V < $V_{DD\_HV\_IO} < 3.6 V$        | 25                               | _   | 80  |      |
|                  |     |                                                  | $V_{IN} = 0.69^* V_{DD\_HV\_IO} (AUTO)$<br>4.5 V < $V_{DD\_HV\_IO} < 5.5 V$        | 23                               | _   | _   |      |
|                  |     |                                                  | $V_{IN} = 0.49^* V_{DD\_HV\_IO} (AUTO)$<br>4.5 V < $V_{DD\_HV\_IO} < 5.5 V$        | _                                | _   | 82  |      |
|                  |     |                                                  | $V_{IN} = 0.35^* V_{DD\_HV\_IO} (CMOS)$<br>4.5 V < $V_{DD\_HV\_IO} < 5.5 V$        | 40                               | _   | 120 |      |
| R <sub>WPU</sub> | CC  | Weak pull-up resistance                          | _                                                                                  | 34                               |     | 62  | kΩ   |

Table 13. I/O pull-up/pull-down DC electrical characteristics (continued)

| Symbol           |    | Parameter                             | Conditions <sup>1</sup>                                                            | Value | •   |     | Unit |
|------------------|----|---------------------------------------|------------------------------------------------------------------------------------|-------|-----|-----|------|
| Зушь             | JI | r arameter Conditions                 |                                                                                    | Min   | Тур | Max | Onic |
| I <sub>WPD</sub> | СС | Weak pull-down current absolute value | V <sub>IN</sub> < V <sub>IL</sub> = 0.9 V (TTL)<br>4.5 V < V <sub>DD</sub> < 5.5 V | 16    | _   | _   | μA   |
|                  |    |                                       | $V_{IN} = 0.75^* V_{DD\_HV\_IO} (AUTO)$<br>3.0 V < $V_{DD\_HV\_IO} < 3.6 V$        | _     | _   | 92  |      |
|                  |    |                                       | $V_{IN} = 0.35^* V_{DD\_HV\_IO} (AUTO)$<br>3.0 V < $V_{DD\_HV\_IO} < 3.6 V$        | 19    | _   | _   |      |
|                  |    |                                       | $V_{IN} = 0.65^* V_{DD\_HV\_IO} (CMOS)$<br>3.0 V < $V_{DD\_HV\_IO} < 3.6 V$        | 25    | _   | 80  |      |
|                  |    |                                       | $V_{IN} = 0.69^* V_{DD\_HV\_IO} (AUTO)$<br>4.5 V < $V_{DD\_HV\_IO} < 5.5 V$        | _     | _   | 130 |      |
|                  |    |                                       | $V_{IN} = 0.49^* V_{DD\_HV\_IO} (AUTO)$<br>4.5 V < $V_{DD\_HV\_IO} < 5.5 V$        | 40    | _   | _   |      |
|                  |    |                                       | $V_{IN} = 0.65^* V_{DD\_HV\_IO} (CMOS)$<br>4.5 V < $V_{DD\_HV\_IO} < 5.5 V$        | 40    | _   | 120 |      |
| R <sub>WPD</sub> | СС | Weak pull-down resistance             | _                                                                                  | 30    | _   | 55  | kΩ   |

During power up operation, the minimum required voltage to come out of reset state is determined by the V<sub>PORUP\_HV</sub> monitor, which is defined in the voltage monitor electrical characteristics table. Note that the V<sub>PORUP\_HV</sub> monitor is connected to the V<sub>DD\_HV\_IO\_MAINO</sub> physical I/O segment.

Weak pull-up/down is enabled within t<sub>WK\_PU</sub> = 1 μs after internal/external reset has been asserted. Output voltage will depend on the amount of capacitance connected to the pin.

V<sub>DD\_POR</sub> is the minimum V<sub>DD\_HV\_IO</sub> supply voltage for the activation of the device pull-up/down, and is given in the Reset electrical characteristics table of Section Reset pad (PORST, ESR0) electrical characteristics in this Data Sheet

VDD\_POR is defined in the Reset electrical characteristics table of Section Reset pad (PORST, ESR0) electrical characteristics in this Data Sheet.

<sup>&</sup>lt;sup>5</sup> Weak pull-up behavior during power-up. Operational with V<sub>DD\_HV\_IO</sub> > V<sub>DD\_POR</sub>.

#### **Electrical characteristics**



Figure 8. Weak pull-up electrical characteristics definition

# 3.6.2 I/O output DC characteristics

The figure below provides description of output DC electrical characteristics.



Figure 9. I/O output DC electrical characteristics definition

The following tables provide DC characteristics for bidirectional pads:

- Table 14 provides output driver characteristics for I/O pads when in WEAK configuration.
- Table 15 provides output driver characteristics for I/O pads when in MEDIUM configuration.
- Table 16 provides output driver characteristics for I/O pads when in STRONG configuration.
- Table 17 provides output driver characteristics for I/O pads when in VERY STRONG configuration.
- Table 18 provides output driver characteristics for the EBI pads.

#### **NOTE**

Driver configuration is controlled by SIUL2\_MSCR*n* registers. It is available within two PBRIDGEA\_CLK clock cycles after the associated SIUL2\_MSCR*n* bits have been written.

Table 14 shows the WEAK configuration output buffer electrical characteristics.

Table 14. WEAK configuration output buffer electrical characteristics

| Symbol            |    | Parameter                                | Conditions <sup>1,2</sup>                                                                                                    |     | Value |      | Unit  |
|-------------------|----|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|-------|------|-------|
|                   |    | i arameter                               | Conditions                                                                                                                   | Min | Тур   | Max  | Oilit |
| R <sub>OH_W</sub> | СС | PMOS output impedance weak configuration | $4.5~\mathrm{V} < \mathrm{V}_{\mathrm{DD\_HV\_IO}} < 5.5~\mathrm{V}$ Push pull, $\mathrm{I}_{\mathrm{OH}} < 0.5~\mathrm{mA}$ | 520 | 800   | 1052 | Ω     |
| R <sub>OL_W</sub> | СС | NMOS output impedance weak configuration | $4.5~\mathrm{V} < \mathrm{V}_{\mathrm{DD\_HV\_IO}} < 5.5~\mathrm{V}$ Push pull, $\mathrm{I}_{\mathrm{OL}} < 0.5~\mathrm{mA}$ | 520 | 800   | 1052 | Ω     |

MPC5777M Microcontroller Data Sheet, Rev. 6

Table 14. WEAK configuration output buffer electrical characteristics (continued)

| Symbo                | ı  | Parameter                                                                          | Conditions <sup>1,2</sup>                                                      |     | Value            |                         | Unit |   |   |     |                                                                      |     |   |
|----------------------|----|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----|------------------|-------------------------|------|---|---|-----|----------------------------------------------------------------------|-----|---|
| Symbo                | '1 | raiametei                                                                          | Conditions                                                                     | Min | Тур              | Max                     |      |   |   |     |                                                                      |     |   |
| f <sub>MAX_W</sub>   | CC | СС                                                                                 | СС                                                                             | CC  | Output frequency | $C_L = 25 \text{ pF}^3$ | _    | _ | 2 | MHz |                                                                      |     |   |
|                      |    | weak configuration                                                                 | $C_L = 50 \text{ pF}^3$                                                        | _   | _                | 1                       |      |   |   |     |                                                                      |     |   |
|                      |    |                                                                                    | $C_L = 200 \text{ pF}^3$                                                       | _   | _                | 0.25                    |      |   |   |     |                                                                      |     |   |
| t <sub>TR_W</sub>    | СС | Transition time output pin weak configuration <sup>4</sup>                         | C <sub>L</sub> = 25 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V               | 40  | _                | 120                     | ns   |   |   |     |                                                                      |     |   |
|                      |    |                                                                                    | C <sub>L</sub> = 50 pF,<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V               | 80  | _                | 240                     |      |   |   |     |                                                                      |     |   |
|                      |    | $C_L = 200 \text{ pF},$<br>$4.5 \text{ V} < \text{V}_{DD\_HV\_IO} < 5.5 \text{ V}$ | _                                                                              | 820 |                  |                         |      |   |   |     |                                                                      |     |   |
|                      |    |                                                                                    | $C_L = 25 \text{ pF},$<br>3.0 V < $V_{DD\_HV\_IO} < 3.6 \text{ V}^5$           | 50  | _                | 150                     |      |   |   |     |                                                                      |     |   |
|                      |    |                                                                                    |                                                                                |     |                  |                         |      |   |   |     | $C_L = 50 \text{ pF},$<br>3.0 V < $V_{DD\_HV\_IO} < 3.6 \text{ V}^5$ | 100 | _ |
|                      |    |                                                                                    | C <sub>L</sub> = 200 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V <sup>5</sup> | 350 | _                | 1050                    |      |   |   |     |                                                                      |     |   |
| t <sub>SKEW_W</sub>  | СС | Difference between rise and fall time                                              | _                                                                              | _   | _                | 25                      | %    |   |   |     |                                                                      |     |   |
| I <sub>DCMAX_W</sub> | CC | Maximum DC current                                                                 | _                                                                              | _   | _                | 4                       | mA   |   |   |     |                                                                      |     |   |

All VDD\_HV\_IO conditions for 4.5V to 5.5V are valid for VSIO[VSIO\_xx] = 1, and all specifications for 3.0V to 3.6V are valid for VSIO[VSIO\_xx] = 0

$$\begin{array}{ll} \text{0 pF} < \text{C}_{\text{L}} < \text{50 pF} & \text{t}_{\text{TR\_W}}(\text{ns}) = 22 \text{ ns} + \text{C}_{\text{L}}(\text{pF}) \times 4.4 \text{ ns/pF} \\ \text{50 pF} < \text{C}_{\text{L}} < 200 \text{ pF} & \text{t}_{\text{TR} \text{ W}}(\text{ns}) = 50 \text{ ns} + \text{C}_{\text{L}}(\text{pF}) \times 3.85 \text{ ns/pF} \\ \end{array}$$

Table 15 shows the MEDIUM configuration output buffer electrical characteristics.

Table 15. MEDIUM configuration output buffer electrical characteristics

| Symbol            |  | Parameter                                     | Conditions <sup>1,2</sup>                                                                                                  |     | Value |     | Unit |
|-------------------|--|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------|
|                   |  | Tarameter                                     | Conditions                                                                                                                 | Min | Тур   | Max | Ome  |
| R <sub>OH_M</sub> |  | PMOS output impedance<br>MEDIUM configuration | $4.5~\mathrm{V} < \mathrm{V}_{\mathrm{DD\_HV\_IO}} < 5.5~\mathrm{V}$ Push pull, $\mathrm{I}_{\mathrm{OH}} < 2~\mathrm{mA}$ | 135 | 200   | 260 | Ω    |
| R <sub>OL_M</sub> |  |                                               | $4.5~\mathrm{V} < \mathrm{V}_{\mathrm{DD\_HV\_IO}} < 5.5~\mathrm{V}$ Push pull, $\mathrm{I}_{\mathrm{OL}} < 2~\mathrm{mA}$ | 135 | 200   | 260 | Ω    |

<sup>&</sup>lt;sup>2</sup> During power up operation, the minimum required voltage to come out of reset state is determined by the  $V_{PORUP\_HV}$  monitor, which is defined in the voltage monitor electrical characteristics table. Note that the  $V_{PORUP\_HV}$  monitor is connected to the  $V_{DD\_HV\_IO\_MAINO}$  physical I/O segment.

<sup>&</sup>lt;sup>3</sup>  $C_L$  is the sum of external capacitance. Device and package capacitances ( $C_{IN}$ , defined in Table 12) are to be added to calculate total signal capacitance ( $C_{TOT} = C_L + C_{IN}$ ).

<sup>&</sup>lt;sup>4</sup> Transition time maximum value is approximated by the following formula:

<sup>&</sup>lt;sup>5</sup> Only for  $V_{DD\_HV\_IO\_JTAG}$  segment when  $VSIO[VSIO\_IJ] = 0$  or  $V_{DD\_HV\_IO\_FLEX}$  segment when  $VSIO[VSIO\_IF] = 0$ .

Table 15. MEDIUM configuration output buffer electrical characteristics (continued)

| Comple -                |    | Downwater                                                    | Conditions <sup>1,2</sup>                                                      |     | Value |       | l lm? |
|-------------------------|----|--------------------------------------------------------------|--------------------------------------------------------------------------------|-----|-------|-------|-------|
| Symbo                   | ı  | Parameter                                                    | Conditions                                                                     | Min | Тур   | Max   | Unit  |
| f <sub>MAX_M</sub>      | СС | Output frequency                                             | $C_L = 25 \text{ pF}^3$                                                        | _   | _     | 12    | MHz   |
|                         |    | MEDIUM configuration                                         | $C_L = 50 \text{ pF}^3$                                                        | _   | _     | 6     |       |
|                         |    |                                                              | $C_L = 200 \text{ pF}^3$                                                       | _   | _     | 1.5   |       |
| t <sub>TPD50-50</sub> 4 | СС | 50-50 % Output pad propagation delay time                    | $V_{DD\_HV\_IO} = 5 \text{ V +/- } 10 \text{ %, C}_L$<br>= 25 pF               | _   | _     | 21/17 | ns    |
|                         |    |                                                              | $V_{DD\_HV\_IO} = 5.0 \text{ V +/- } 10 \text{ %},$ $C_L = 50 \text{ pF}$      | _   | _     | 35/27 | ns    |
| t <sub>TR_M</sub>       | СС | Transition time output pin MEDIUM configuration <sup>5</sup> | C <sub>L</sub> = 25 pF<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                | 10  | _     | 30    | ns    |
|                         |    |                                                              | C <sub>L</sub> = 50 pF<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                | 20  | _     | 60    |       |
|                         |    |                                                              | C <sub>L</sub> = 200 pF<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V               | 60  | _     | 200   |       |
|                         |    |                                                              | $C_L = 25 \text{ pF},$<br>3.0 V < $V_{DD\_HV\_IO} < 3.6 \text{ V}^6$           | 12  | _     | 42    |       |
|                         |    |                                                              | C <sub>L</sub> = 50 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V <sup>6</sup>  | 24  | _     | 86    |       |
|                         |    |                                                              | C <sub>L</sub> = 200 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V <sup>6</sup> | 70  | _     | 300   |       |
| t <sub>SKEW_M</sub>     | СС | Difference between rise and fall time                        | _                                                                              | _   | _     | 25    | %     |
| I <sub>DCMAX_M</sub>    | СС | Maximum DC current                                           | _                                                                              | _   | _     | 4     | mA    |

All VDD\_HV\_IO conditions for 4.5V to 5.5V are valid for VSIO[VSIO\_xx] = 1, and all specifications for 3.0V to 3.6V are valid for VSIO[VSIO\_xx] = 0

0 pF < 
$$C_L$$
 < 50 pF  $t_{TR\_M}$ (ns) = 5.6 ns +  $C_L$ (pF) × 1.11 ns/pF 50 pF <  $C_L$  < 200 pF  $t_{TR\_M}$ (ns) = 13 ns +  $C_L$ (pF) × 0.96 ns/pF

Table 16 shows the STRONG configuration output buffer electrical characteristics.

MPC5777M Microcontroller Data Sheet, Rev. 6

During power up operation, the minimum required voltage to come out of reset state is determined by the  $V_{PORUP\_HV}$  monitor, which is defined in the voltage monitor electrical characteristics table. Note that the  $V_{PORUP\_HV}$  monitor is connected to the  $V_{DD\_HV\_IO\_MAINO}$  physical I/O segment.

<sup>&</sup>lt;sup>3</sup>  $C_L$  is the sum of external capacitance. Device and package capacitances ( $C_{IN}$ , defined in Table 12) are to be added to calculate total signal capacitance ( $C_{TOT} = C_L + C_{IN}$ ).

<sup>4</sup> If two values are given for propagation delay, the first value is for rising edge signals and the second for falling edge signals.

<sup>&</sup>lt;sup>5</sup> Transition time maximum value is approximated by the following formula:

<sup>&</sup>lt;sup>6</sup> Only for  $V_{DD\ HV\ IO\ JTAG}$  segment when  $VSIO[VSIO\_IJ] = 0$  or  $V_{DD\_HV\_IO\_FLEX}$  segment when  $VSIO[VSIO\_IF] = 0$ 

Table 16. STRONG configuration output buffer electrical characteristics

| Cumaha                  |     | Davamatar                                                    | Conditions <sup>1,2</sup>                                                                                                  |     | Value |      | 11:4 |
|-------------------------|-----|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----|-------|------|------|
| Symbo                   | ) [ | Parameter                                                    | Conditions                                                                                                                 | Min | Тур   | Max  | Unit |
| R <sub>OH_S</sub>       | СС  | PMOS output impedance<br>STRONG configuration                | $4.5~\mathrm{V} < \mathrm{V}_{\mathrm{DD\_HV\_IO}} < 5.5~\mathrm{V}$ Push pull, $\mathrm{I}_{\mathrm{OH}} < 8~\mathrm{mA}$ | 30  | 50    | 77   | Ω    |
| R <sub>OL_S</sub>       | СС  | NMOS output impedance<br>STRONG configuration                | $4.5~\mathrm{V} < \mathrm{V}_{\mathrm{DD\_HV\_IO}} < 5.5~\mathrm{V}$ Push pull, $\mathrm{I}_{\mathrm{OL}} < 8~\mathrm{mA}$ | 30  | 50    | 77   | Ω    |
| f <sub>MAX_S</sub>      | СС  | Output frequency                                             | $C_L = 25 \text{ pF}^3$                                                                                                    | _   | _     | 40   | MHz  |
|                         |     | STRONG configuration                                         | $C_L = 50 \text{ pF}^3$                                                                                                    | _   | _     | 20   |      |
|                         |     |                                                              | $C_L = 200 \text{ pF}^3$                                                                                                   | _   | _     | 5    |      |
| t <sub>TPD50-50</sub> 4 | СС  | 50-50 % Output pad propagation delay time                    | $V_{DD\_HV\_IO} = 5 \text{ V +/- } 10 \text{ %, C}_L$<br>= 25 pF                                                           | _   | _     | 8/7  | ns   |
|                         |     |                                                              | $V_{DD\_HV\_IO} = 5.0 \text{ V +/- } 10 \text{ %},$<br>$C_L = 50 \text{ pF}$                                               | _   | _     | 11/9 | ns   |
| t <sub>TR_S</sub>       | СС  | Transition time output pin STRONG configuration <sup>5</sup> | C <sub>L</sub> = 25 pF<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                                                            | 3   | _     | 10   | ns   |
|                         |     |                                                              | C <sub>L</sub> = 50 pF<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                                                            | 5   | _     | 16   |      |
|                         |     |                                                              | C <sub>L</sub> = 200 pF<br>4.5 V < V <sub>DD_HV_IO</sub> < 5.5 V                                                           | 17  | _     | 50   |      |
|                         |     |                                                              | C <sub>L</sub> = 25 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V <sup>6</sup>                                              | 4   | _     | 15   |      |
|                         |     |                                                              | C <sub>L</sub> = 50 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V <sup>6</sup>                                              | 6   | _     | 27   |      |
|                         |     |                                                              | C <sub>L</sub> = 200 pF,<br>3.0 V < V <sub>DD_HV_IO</sub> < 3.6 V <sup>6</sup>                                             | 20  | _     | 83   |      |
| t <sub>SKEW_S</sub>     | СС  | Difference between rise and fall time                        | _                                                                                                                          | _   | _     | 25   | %    |
| I <sub>DCMAX_S</sub>    | CC  | Maximum DC current                                           | _                                                                                                                          | _   | _     | 10   | mA   |

All VDD\_HV\_IO conditions for 4.5V to 5.5V are valid for VSIO[VSIO\_xx] = 1, and all specifications for 3.0V to 3.6V are valid for VSIO[VSIO\_xx] = 0

Table 17 shows the VERY STRONG configuration output buffer electrical characteristics.

#### MPC5777M Microcontroller Data Sheet, Rev. 6

During power up operation, the minimum required voltage to come out of reset state is determined by the  $V_{PORUP\_HV}$  monitor, which is defined in the voltage monitor electrical characteristics table. Note that the  $V_{PORUP\_HV}$  monitor is connected to the  $V_{DD\_HV\_IO\_MAIN0}$  physical I/O segment.

<sup>&</sup>lt;sup>3</sup>  $C_L$  is the sum of external capacitance. Device and package capacitances ( $C_{IN}$ , defined in Table 12) are to be added to calculate total signal capacitance ( $C_{TOT} = C_L + C_{IN}$ ).

<sup>4</sup> If two values are given for propagation delay, the first value is for rising edge signals and the second for falling edge signals.

<sup>&</sup>lt;sup>5</sup> Transition time maximum value is approximated by the following formula:  $t_{TR\_S}(ns) = 4.5 \text{ ns} + C_L(pF) \times 0.23 \text{ ns/pF}.$ 

 $<sup>^{6} \</sup>hspace{0.1cm} \textbf{Only for V}_{DD\_HV\_IO\_JTAG} \hspace{0.1cm} \textbf{segment when VSIO[VSIO\_IJ]} = 0 \hspace{0.1cm} \textbf{or V}_{DD\_HV\_IO\_FLEX} \hspace{0.1cm} \textbf{segment when VSIO[VSIO\_IF]} = 0 \hspace{0.1cm} \textbf{or V}_{DD\_HV\_IO\_FLEX} \hspace{0.1cm} \textbf{segment when VSIO[VSIO\_IF]} = 0 \hspace{0.1cm} \textbf{or V}_{DD\_HV\_IO\_FLEX} \hspace{0.1cm} \textbf{segment when VSIO[VSIO\_IF]} = 0 \hspace{0.1cm} \textbf{or V}_{DD\_HV\_IO\_FLEX} \hspace{0.1cm} \textbf{segment when VSIO[VSIO\_IF]} = 0 \hspace{0.1cm} \textbf{or V}_{DD\_HV\_IO\_FLEX} \hspace{0.1cm} \textbf{segment when VSIO[VSIO\_IF]} = 0 \hspace{0.1cm} \textbf{or V}_{DD\_HV\_IO\_FLEX} \hspace{0.1cm} \textbf{segment when VSIO[VSIO\_IF]} = 0 \hspace{0.1cm} \textbf{or V}_{DD\_HV\_IO\_FLEX} \hspace{0.1cm} \textbf{segment when VSIO[VSIO\_IF]} = 0 \hspace{0.1cm} \textbf{or V}_{DD\_HV\_IO\_FLEX} \hspace{0.1cm} \textbf{segment when VSIO[VSIO\_IF]} = 0 \hspace{0.1cm} \textbf{or V}_{DD\_HV\_IO\_FLEX} \hspace{0.1cm} \textbf{segment when VSIO[VSIO\_IF]} = 0 \hspace{0.1cm} \textbf{or V}_{DD\_HV\_IO\_FLEX} \hspace{0.1cm} \textbf{segment when VSIO[VSIO\_IF]} = 0 \hspace{0.1cm} \textbf{or V}_{DD\_HV\_IO\_FLEX} \hspace{0.1cm} \textbf{segment when VSIO[VSIO\_IF]} = 0 \hspace{0.1cm} \textbf{or V}_{DD\_HV\_IO\_FLEX} \hspace{0.1cm} \textbf{segment when VSIO[VSIO\_IF]} = 0 \hspace{0.1cm} \textbf{or V}_{DD\_HV\_IO\_FLEX} \hspace{0.1cm} \textbf{segment when VSIO[VSIO\_IF]} = 0 \hspace{0.1cm} \textbf{or V}_{DD\_HV\_IO\_FLEX} \hspace{0.1cm} \textbf{segment when VSIO[VSIO\_IF]} = 0 \hspace{0.1cm} \textbf{or V}_{DD\_HV\_IO\_IF} \hspace{0.1cm} \textbf{or V}_{DD\_HV\_I$ 

Table 17. VERY STRONG configuration output buffer electrical characteristics<sup>1</sup>

| Coursels a              |    | Davamatar                                                                              | Conditions <sup>2,3</sup>                                                                                              |     | Value |         | l lm!t |
|-------------------------|----|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----|-------|---------|--------|
| Symbo                   | ı  | Parameter                                                                              | Conditions                                                                                                             | Min | Тур   | Max     | Unit   |
| R <sub>OH_V</sub>       | CC | PMOS output impedance<br>VERY STRONG configuration                                     | $\begin{split} &V_{DD\_HV\_IO} = 5.0 \text{ V} \pm 10\%, \\ &VSIO[VSIO\_xx] = 1 \\ &I_{OH} = 8 \text{ mA} \end{split}$ | 20  | 40    | 72      | Ω      |
|                         |    |                                                                                        | $V_{DD\_HV\_IO} = 3.3 \text{ V} \pm 10\%,$<br>$VSIO[VSIO\_xx] = 0,$<br>$I_{OH} = 7 \text{ mA}^4$                       | 30  | 50    | 90      |        |
| R <sub>OL_V</sub>       | CC | NMOS output impedance<br>VERY STRONG configuration                                     | $\begin{split} &V_{DD\_HV\_IO} = 5.0 \text{ V} \pm 10\%, \\ &VSIO[VSIO\_xx] = 1 \\ &I_{OL} = 8 \text{ mA} \end{split}$ | 20  | 40    | 72      | Ω      |
|                         |    |                                                                                        | $V_{DD\_HV\_IO} = 3.3 \text{ V} \pm 10\%,$<br>$VSIO[VSIO\_xx] = 0,$<br>$I_{OL} = 7 \text{ mA}^4$                       | 30  | 50    | 90      |        |
| f <sub>MAX_V</sub>      | СС | Output frequency<br>VERY STRONG configuration                                          | $V_{DD\_HV\_IO} = 5.0 \text{ V} \pm 10\%,$<br>$C_L = 25 \text{ pF}^5$                                                  | _   | _     | 50      | MHz    |
|                         |    |                                                                                        | $\begin{aligned} & \text{VSIO[VSIO\_xx]} = 1, \\ & \text{C}_{\text{L}} = 15 \text{ pF}^{4,5} \end{aligned}$            | _   | _     | 50      |        |
| t <sub>TPD50-50</sub> 6 | СС | 50-50 % Output pad propagation delay time                                              | $V_{DD\_HV\_IO} = 5 \text{ V +/- } 10 \text{ %, } C_L = 25 \text{ pF}$                                                 | _   | _     | 5.5     | ns     |
|                         |    |                                                                                        | $V_{DDHVIO} = 5.0 \text{ V +/- } 10 \text{ %, } C_L = 50 \text{ pF}$                                                   | _   | _     | 6.5     | ns     |
|                         |    |                                                                                        | $V_{DD\_HV\_IO} = 3.3 \text{ V +/- } 10 \text{ %, } C_L$<br>= 15 pF                                                    | _   | _     | 7.3/7.6 | ns     |
| t <sub>TR_V</sub>       | СС | 10–90% threshold transition time output pin VERY                                       | $V_{DDHVIO} = 5.0 \text{ V} \pm 10\%,$<br>$C_L = 25 \text{ pF}^5$                                                      | 1   | _     | 5.3     | ns     |
|                         |    | STRONG configuration                                                                   | $V_{DDHVIO} = 5.0 \text{ V} \pm 10\%,$<br>$C_L = 50 \text{ pF}^5$                                                      | 3   | _     | 12      |        |
|                         |    |                                                                                        | $V_{DDHVIO} = 5.0 \text{ V} \pm 10\%,$<br>$C_L = 200 \text{ pF}^5$                                                     | 14  | _     | 45      |        |
| t <sub>TR20-80</sub>    | СС | 20–80% threshold transition time <sup>7</sup> output pin VERY                          | $V_{DD\_HV\_IO} = 5.0 \text{ V} \pm 10\%,$<br>$C_L = 25 \text{ pF}^5$                                                  | 0.8 | _     | 4       | ns     |
|                         |    | STRONG configuration                                                                   | $V_{DD\_HV\_IO} = 3.3 \text{ V} \pm 10\%,$<br>$C_L = 15 \text{ pF}^5$                                                  | 1   | _     | 5       |        |
| t <sub>TRTTL</sub>      | СС | TTL threshold transition time <sup>8</sup> for output pin in VERY STRONG configuration | $V_{DD\_HV\_IO} = 3.3 \text{ V} \pm 10\%,$<br>$C_L = 25 \text{ pF}^5$                                                  | 1   | _     | 5       | ns     |
| Σt <sub>TR20-80</sub>   | СС | Sum of transition time<br>20–80% output pin VERY                                       | $V_{DD\_HV\_IO} = 5.0 \text{ V} \pm 10\%,$<br>$C_L = 25 \text{ pF}$                                                    | _   | _     | 9       | ns     |
|                         |    | STRONG configuration <sup>9</sup>                                                      | $V_{DD\_HV\_IO} = 3.3 \text{ V} \pm 10\%,$<br>$C_L = 15 \text{ pF}^5$                                                  | _   | _     | 9       |        |
| t <sub>SKEW_V</sub>     | СС | Difference between rise and fall time at 20–80%                                        | $V_{DD\_HV\_IO} = 5.0 \text{ V} \pm 10\%,$<br>$C_L = 25 \text{ pF}^5$                                                  | 0   | _     | 1       | ns     |

Table 17. VERY STRONG configuration output buffer electrical characteristics<sup>1</sup> (continued)

| Ī | Symbol                |    | Parameter          | Conditions <sup>2,3</sup> |     | Unit |     |      |
|---|-----------------------|----|--------------------|---------------------------|-----|------|-----|------|
|   | Cymbol                |    | i didilictei       | Conditions                | Min | Тур  | Max | Oint |
| Î | I <sub>DCMAX_VS</sub> | СС | Maximum DC current | _                         |     |      | 10  | mA   |

<sup>&</sup>lt;sup>1</sup> Refer to FlexRay section for parameter dedicated to this interface.

- <sup>7</sup> 20–80% transition time as per FlexRay standard.
- <sup>8</sup> TTL transition time as for Ethernet standard.
- For specification per Electrical Physical Layer Specification 3.0.1, see the dCCTxD<sub>RISE25</sub>+dCCTxD<sub>FALL25</sub> (Sum of Rise and Fall time of TxD signal at the output pin) specification in *TxD output characteristics* table in Section *TxD* of this Data Sheet.

Table 18 shows the EBI pad electrical specification.

Table 18. EBI pad output electrical specification

| Symbo                      |      | Parameter                                                         | Conditions                     |     | Value |      | Unit |
|----------------------------|------|-------------------------------------------------------------------|--------------------------------|-----|-------|------|------|
| Symbo                      | )1   | Parameter                                                         | Conditions                     | Min | Тур   | Max  | Unit |
| EBI Mode                   | Outp | out Specifications <sup>1</sup>                                   |                                |     |       |      | -1   |
| C <sub>DRV</sub>           | СС   | External Bus Load Capacitance                                     | MSCR[OERC] = b101              | _   | _     | 10   | pF   |
|                            |      |                                                                   | MSCR[OERC] = b110              | _   | _     | 20   |      |
|                            |      |                                                                   | MSCR[OERC] = b111              | _   | _     | 30   |      |
| f <sub>MAX_EBI</sub>       | СС   | External Bus Maximum Operating Frequency                          | C <sub>DRV</sub> = 10/20/30 pF | _   | _     | 66.7 | MHz  |
| t <sub>TR_EBI</sub>        | СС   | 10%–90% threshold transition time External Bus output pins        | C <sub>DRV</sub> = 10/20/30 pF | 0.9 | _     | 3.0  | ns   |
| t <sub>PD_EBI</sub>        | СС   | 50%–50% threshold propagation delay time External Bus output pins | C <sub>DRV</sub> = 10/20/30 pF | 1.9 | _     | 4.0  | ns   |
| t <sub>SKEW_EB</sub>       | СС   | Difference between rise and fall time                             | _                              | _   | _     | 25   | %    |
| I <sub>DCMAX_E</sub><br>BI | СС   | Maximum DC current                                                | _                              | _   | _     | 12   | mA   |
| GPIO Mod                   | le O | utput Specifications - MSCR[OEF                                   | RC] = b100                     | •   |       |      | •    |

#### MPC5777M Microcontroller Data Sheet, Rev. 6

<sup>&</sup>lt;sup>2</sup> All VDD\_HV\_IO conditions for 4.5V to 5.5V are valid for VSIO[VSIO\_xx] = 1, and all specifications for 3.0V to 3.6V are valid for VSIO[VSIO\_xx] = 0.

<sup>&</sup>lt;sup>3</sup> During power up operation, the minimum required voltage to come out of reset state is determined by the  $V_{PORUP\_HV}$  monitor, which is defined in the voltage monitor electrical characteristics table. Note that the  $V_{PORUP\_HV}$  monitor is connected to the  $V_{DD\_HV\_IO\_MAINO}$  physical I/O segment.

 $<sup>^4</sup>$  Only available on the V\_DD\_HV\_IO\_JTAG V\_DD\_HV\_IO\_FLEXE, and V\_DD\_HV\_IO\_FLEX segments.

<sup>&</sup>lt;sup>5</sup> C<sub>L</sub> is the sum of external capacitance. Add device and package capacitances (C<sub>IN</sub>, defined in the I/O input DC electrical characteristics table in this Data Sheet) to calculate total signal capacitance (C<sub>TOT</sub> = C<sub>L</sub> + C<sub>IN</sub>).

<sup>&</sup>lt;sup>6</sup> If two values are given for propagation delay, the first value is for rising edge signals and the second for falling edge signals.

| 0                            | O-maked Brown of the |                       | 0                                                                                                             |     | Unit |     |      |
|------------------------------|----------------------|-----------------------|---------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Symbo                        | ) [                  | Parameter             | Conditions                                                                                                    | Min | Тур  | Max | Unit |
| R <sub>OH_EBI_</sub><br>GPIO | CC                   | PMOS output impedance | $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO\_EBI}} < 5.5 \text{ V}$ Push pull, $I_{\text{OH}} < 2 \text{ mA}$ | 100 | 225  | 400 | Ω    |
| R <sub>OL_EBI_</sub><br>GPIO | CC                   | NMOS output impedance | $4.5 \text{ V} < \text{V}_{\text{DD\_HV\_IO\_EBI}} < 5.5 \text{ V}$ Push pull, $I_{\text{OH}} < 2 \text{ mA}$ | 100 | 200  | 400 | Ω    |
| f <sub>MAX_EBI_</sub>        | СС                   | Output frequency      | $C_L = 25 \text{ pF}^2$                                                                                       | _   | _    | 12  | MHz  |
| GPIO                         |                      |                       | C <sub>L</sub> = 50 pF                                                                                        | _   | _    | 6   |      |
|                              |                      |                       | C <sub>L</sub> = 200 pF                                                                                       | _   | _    | 1.5 |      |
| I <sub>DCMAX_E</sub>         | СС                   | Maximum DC current    | _                                                                                                             | _   | _    | 4   | mA   |

Table 18. EBI pad output electrical specification (continued)

# 3.7 I/O pad current specification

The I/O pads are distributed across the I/O supply segment. Each I/O supply segment is associated to a  $V_{DD}/V_{SS}$  supply pair. Table 19 provides I/O consumption figures.

In order to ensure device reliability, the average current of the I/O on a single segment remain below the  $I_{MAXSEG}$  value given in the Table 6 (Absolute maximum ratings). Use the RMS current consumption values to calculate total segment current.

In order to ensure device functionality, the sum of the dynamic and static currents of the I/O on a single segment should remain below the  $I_{MAXSEG}$  value given in the Table 8 (Device operating conditions). Use the dynamic current consumption values to calculate total segment current.

Pad mapping on each segment can be optimized using the pad usage information provided in the I/O Signal Description table. The sum of all pad usage ratios within a segment should remain below 100%.

#### NOTE

In order to maintain the required input thresholds for the SENT interface, the sum of all I/O pad output percent IR drop as defined in the I/O Signal Description table, must be below 50 %. See the I/O Signal Description attachment.

#### NOTE

The MPC5777M I/O Signal Description and Input Multiplexing Tables are contained in a Microsoft Excel<sup>®</sup> workbook file attached to this document. Locate the paperclip symbol on the left side of the PDF window, and click it. Double-click on the Excel file to open it and select the I/O Signal Description Table tab.

MPC5777M Microcontroller Data Sheet, Rev. 6

<sup>&</sup>lt;sup>1</sup> All EBI mode specifications are valid for  $V_{DD\_HV\_IO\_EBI} = 3.3V +/- 10\%$ .

<sup>&</sup>lt;sup>2</sup> C<sub>L</sub> is the sum of the capacitance loading external to the device.

Table 19. I/O consumption<sup>1</sup>

| Currele e            |    | Dovometer                                     | Conditions <sup>2</sup>                                                                                   |     | Value |     | 11   |
|----------------------|----|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----|-------|-----|------|
| Symbo                | ı  | Parameter                                     | Conditions                                                                                                | Min | Тур   | Max | Unit |
| I <sub>RMS_W</sub>   | CC | RMS I/O current for WEAK configuration        | $C_L = 25 \text{ pF}, 2 \text{ MHz}$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$                                 | _   | _     | 1.1 | mA   |
|                      |    |                                               | $C_L = 50 \text{ pF}, 1 \text{ MHz}$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$                                 | _   | _     | 1.1 |      |
|                      |    |                                               | $C_L$ = 25 pF, 2 MHz<br>$V_{DD}$ = 3.3 V ± 10%                                                            | _   | _     | 0.6 |      |
|                      |    |                                               | $C_L = 50 \text{ pF, 1 MHz}$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$                                         | _   | _     | 0.6 |      |
| I <sub>RMS_M</sub>   | CC | RMS I/O current for MEDIUM configuration      | $C_L = 25 \text{ pF}, 12 \text{ MHz}$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$                                | _   | _     | 4.7 | mA   |
|                      |    |                                               | $C_L = 50 \text{ pF, } 6 \text{ MHz}$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$                                | _   | _     | 4.8 |      |
|                      |    |                                               | $C_L = 25 \text{ pF}, 12 \text{ MHz}$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$                                |     | _     | 2.6 |      |
|                      |    |                                               | $C_L = 50 \text{ pF, } 6 \text{ MHz}$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$                                | _   | _     | 2.7 |      |
| I <sub>RMS_S</sub>   | СС | RMS I/O current for STRONG configuration      | $C_L = 25 \text{ pF}, 50 \text{ MHz}$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$                                |     | _     | 19  | mA   |
|                      |    |                                               | $C_L = 50 \text{ pF}, 25 \text{ MHz}$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$                                |     | _     | 19  |      |
|                      |    |                                               | $C_L = 25 \text{ pF}, 50 \text{ MHz}$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$                                |     | _     | 10  |      |
|                      |    |                                               | $C_L = 50 \text{ pF}, 25 \text{ MHz}$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$                                |     | _     | 10  |      |
| I <sub>RMS_V</sub>   | CC | RMS I/O current for VERY STRONG configuration | C <sub>L</sub> = 25 pF, 50 MHz,<br>V <sub>DD</sub> = 5.0V +/- 10%                                         |     | _     | 22  | mA   |
|                      |    |                                               | $C_L = 50 \text{ pF}, 25 \text{ MHz},$<br>$V_{DD} = 5.0 \text{V} \pm 10\%$                                | _   | _     | 22  |      |
|                      |    |                                               | $C_L = 25 \text{ pF}, 50 \text{ MHz},$<br>$V_{DD} = 3.3 \text{V} \pm 10\%$                                | _   | _     | 11  |      |
|                      |    |                                               | $C_L = 25 \text{ pF}, 25 \text{ MHz},$<br>$V_{DD} = 3.3 \text{V} \pm 10\%$                                |     | _     | 11  |      |
| I <sub>RMS_EBI</sub> | СС | RMS I/O current for External Bus output pins  | $C_{DRV} = 6 \text{ pF, } f_{EBI} = 66.7 \text{ MHz,} $<br>$V_{DD\_HV\_IO\_EBI} = 3.3 \text{ V} \pm 10\%$ | _   | _     | 9   | mA   |
|                      |    |                                               | $C_{DRV}$ = 12 pF, $f_{EBI}$ = 66.7 MHz, $V_{DD\_HV\_IO\_EBI}$ = 3.3 V ± 10%                              | _   | _     | 15  |      |
|                      |    |                                               | $C_{DRV}$ = 18 pF, $f_{EBI}$ = 66.7 MHz, $V_{DD\_HV\_IO\_EBI}$ = 3.3 V ± 10%                              | _   | _     | 27  |      |
|                      |    |                                               | $C_{DRV}$ = 30 pF, $f_{EBI}$ = 66.7 MHz, $V_{DD\_HV\_IO\_EBI}$ = 3.3 V ± 10%                              | _   | _     | 42  |      |

MPC5777M Microcontroller Data Sheet, Rev. 6

Table 19. I/O consumption<sup>1</sup>

| Coursels of                       |    | Davamatar                                         | Conditions <sup>2</sup>                                                      |     | Value |      | 1100:4 |
|-----------------------------------|----|---------------------------------------------------|------------------------------------------------------------------------------|-----|-------|------|--------|
| Symbol                            |    | Parameter                                         | Conditions-                                                                  | Min | Тур   | Max  | Unit   |
| I <sub>DYN_W</sub> <sup>3</sup>   | CC | Dynamic I/O current for WEAK configuration        | $C_L = 25 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$                  | _   | _     | 5.0  | mA     |
|                                   |    |                                                   | $C_L = 50 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$                  | _   | _     | 5.1  | -      |
|                                   |    |                                                   | $C_L = 25 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$                  |     | _     | 2.2  | -      |
|                                   |    |                                                   | $C_L = 50 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$                  | _   | _     | 2.3  |        |
| I <sub>DYN_M</sub>                | СС | Dynamic I/O current for MEDIUM configuration      | $C_L = 25 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$                  | _   | _     | 15   | mA     |
|                                   |    |                                                   | $C_L = 50 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$                  | _   | _     | 15.5 | =      |
|                                   |    |                                                   | $C_L = 25 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$                  | _   | _     | 7.0  | =      |
|                                   |    |                                                   | $C_L = 50 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$                  | _   | _     | 7.1  | -      |
| I <sub>DYN_S</sub>                | СС | Dynamic I/O current for STRONG configuration      | $C_L = 25 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$                  | _   | _     | 50   | mA     |
|                                   |    |                                                   | $C_L = 50 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$                  | _   | _     | 55   | -      |
|                                   |    |                                                   | $C_L = 25 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$                  | _   | _     | 22   | -      |
|                                   |    |                                                   | $C_L = 50 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$                  | _   | _     | 25   | -      |
| I <sub>DYN_V</sub>                | СС | Dynamic I/O current for VERY STRONG configuration | $C_L = 25 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$                  | _   | _     | 60   | mA     |
|                                   |    |                                                   | $C_L = 50 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$                  | _   | _     | 64   | -      |
|                                   |    |                                                   | $C_L = 25 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$                  | _   | _     | 26   | -      |
|                                   |    |                                                   | $C_L = 50 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$                  | _   | _     | 29   | -      |
| I <sub>DYN_EBI</sub> <sup>4</sup> | СС | Dynamic I/O current for External Bus output pins  | $C_{DRV}$ = 10 pF, $f_{EBI}$ = 66.7 MHz, $V_{DD\_HV\_IO\_EBI}$ = 3.3 V ± 10% | _   | _     | 30   | mA     |
|                                   |    |                                                   | $C_{DRV}$ = 20 pF, $f_{EBI}$ = 66.7 MHz, $V_{DD\_HV\_IO\_EBI}$ = 3.3 V ± 10% | _   | _     | 50   | -      |
|                                   |    |                                                   | $C_{DRV}$ = 30 pF, $f_{EBI}$ = 66.7 MHz, $V_{DD\_HV\_IO\_EBI}$ = 3.3 V ± 10% | _   | _     | 80   | -      |

 $<sup>^{1}</sup>$  I/O current consumption specifications for the 4.5 V <= V\_{DD\\_HV\\_IO} <= 5.5 V range are valid for VSIO\_[VSIO\_xx] = 1, and VSIO[VSIO\_xx] = 0 for 3.0 V <= V\_{DD\\_HV\\_IO} <= 3.6 V.

- During power up operation, the minimum required voltage to come out of reset state is determined by the V<sub>PORUP\_HV</sub> monitor, which is defined in the voltage monitor electrical characteristics table. Note that the V<sub>PORUP\_HV</sub> monitor is connected to the V<sub>DD\_HV\_IO\_MAINO</sub> physical I/O segment.
- Stated maximum values represent peak consumption that lasts only a few ns during I/O transition. When possible (timed output) it is recommended to delay transition between pads by few cycles to reduce noise and consumption.
- For I<sub>DYN EBI GPIO</sub> dynamic current for EBI GPIO mode use the I<sub>DYN M</sub> values.

# 3.8 Reset pad (PORST, ESR0) electrical characteristics

The device implements a dedicated bidirectional reset pin (PORST).

#### **NOTE**

PORST pin does not require active control. It is possible to implement an external pull-up to ensure correct reset exit sequence. Recommended value is  $4.7 \text{ k}\Omega$ .



Figure 10. Start-up reset requirements

Figure 11 describes device behavior depending on supply signal on PORST:

- 1. PORST low pulse amplitude is too low—it is filtered by input buffer hysteresis. Device remains in current state.
- 2. PORST low pulse duration is too short—it is filtered by a low pass filter. Device remains in current state.
- 3. PORST low pulse generates a reset:
  - a)  $\overline{\text{PORST}}$  low but initially filtered during at least  $W_{FRST}$ . Device remains initially in current state.
  - b) PORST potentially filtered until W<sub>NFRST</sub>. Device state is unknown: it may either be reset or remains in current state depending on other factors (temperature, voltage, device).
  - c) PORST asserted for longer than W<sub>NFRST</sub>. Device is under reset.

MPC5777M Microcontroller Data Sheet, Rev. 6



Figure 11. Noise filtering on reset signal

Table 20. Reset electrical characteristics

| Symbol              | Symbol Parameter Conditions |                                                | Conditions | Value <sup>1</sup> |         |                               |      |  |
|---------------------|-----------------------------|------------------------------------------------|------------|--------------------|---------|-------------------------------|------|--|
| Symbol              |                             | raiametei                                      | Conditions | Min                | Тур Мах |                               | Unit |  |
| V <sub>IH</sub>     | SR                          | Input high level TTL (Schmitt trigger)         | _          | 2.2                | _       | V <sub>DD_HV_IO</sub><br>+0.4 | V    |  |
| V <sub>IL</sub>     | SR                          | Input low level TTL (Schmitt trigger)          | _          | -0.4               | _       | 0.8                           | V    |  |
| V <sub>HYS</sub>    | CC                          | Input hysteresis TTL (Schmitt trigger)         | _          | 300                | _       | _                             | mV   |  |
| V <sub>DD_POR</sub> |                             | Minimum supply for strong pull-down activation | _          | _                  | _       | 1.2                           | V    |  |

Table 20. Reset electrical characteristics (continued)

| Symbo              | ı  | Parameter                               | Conditions                                                                                                                         |      | Value <sup>1</sup> |     | Unit  |
|--------------------|----|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|-----|-------|
| Зупіво             | •  | raiametei                               | Conditions                                                                                                                         | Min  | Тур                | Max | Oilit |
| I <sub>OL_R</sub>  | CC | Strong pull-down current <sup>2</sup>   | Device under power-on reset $V_{DD\_HV\_IO} = V_{DD\_POR}$ , $V_{OL} = 0.35 * V_{DD\_HV\_IO}$                                      | 0.2  | _                  | _   | mA    |
|                    |    |                                         | Device under power-on reset $3.0 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V},$ $\text{V}_{\text{OL}} > 0.9 \text{ V}$ | 11   |                    | _   | mA    |
| I <sub>WPU</sub>   | СС | Weak pull-up current absolute value     | ESR0 pin<br>V <sub>IN</sub> = 0.69 * V <sub>DD_HV_IO</sub>                                                                         | 23   | _                  | _   | μA    |
|                    |    |                                         | ESR0 pin<br>V <sub>IN</sub> = 0.49 * V <sub>DD_HV_IO</sub>                                                                         | _    | _                  | 82  |       |
| I <sub>WPD</sub>   | СС | Weak pull-down current absolute value   | PORST pin<br>V <sub>IN</sub> = 0.69 * V <sub>DD_HV_IO</sub>                                                                        | _    | _                  | 130 | μA    |
|                    |    |                                         | PORST pin<br>V <sub>IN</sub> = 0.49 * V <sub>DD_HV_IO</sub>                                                                        | 40   | _                  | _   |       |
| W <sub>FRST</sub>  | SR | PORST and ESR0 input filtered pulse     | _                                                                                                                                  | _    | _                  | 500 | ns    |
| W <sub>NFRST</sub> | SR | PORST and ESR0 input not filtered pulse | _                                                                                                                                  | 2000 | _                  | _   | ns    |
| $W_{FNMI}$         | SR | ESR1 input filtered pulse               | _                                                                                                                                  | _    | _                  | 15  | ns    |
| W <sub>NFNMI</sub> | SR | ESR1 input not filtered pulse           | _                                                                                                                                  | 400  | _                  |     | ns    |

An external 4.7 KOhm pull-up resistor is recommended to be used with the PORST and ESR0 pins for fast negation of the signals.

### **NOTE**

PORST can optionally be connected to an external power-on supply circuitry.

#### **NOTE**

No restrictions exist on reset signal slew rate apart from absolute maximum rating compliance.

MPC5777M Microcontroller Data Sheet, Rev. 6

<sup>&</sup>lt;sup>2</sup> I<sub>OL\_R</sub> applies to both PORST and ESR0: Strong pull-down is active on PHASE0 for PORST. Strong pull-down is active on PHASE0, PHASE1, PHASE2, and the beginning of PHASE3 for ESR0.

## 3.9 Oscillator and FMPLL

The Reference PLL (PLL0) and the System PLL (PLL1) generate the system and auxiliary clocks from the main oscillator driver.



Figure 12. PLL integration

Table 21. PLL0 electrical characteristics

| Symbol                  |    | Parameter                                                                | Conditions                                 |       | Value |                  | Unit |
|-------------------------|----|--------------------------------------------------------------------------|--------------------------------------------|-------|-------|------------------|------|
| Symbol                  |    | i didiletei                                                              | Conditions                                 | Min   | Тур   | Max              | Ome  |
| f <sub>PLLOIN</sub>     | SR | PLL0 input clock <sup>1,2</sup>                                          | _                                          | 8     | _     | 44               | MHz  |
| $\Delta_{PLL0IN}$       | SR | PLL0 input clock duty cycle <sup>2</sup>                                 | _                                          | 40    | _     | 60               | %    |
| f <sub>PLL0VCO</sub>    | CC | PLL0 VCO frequency                                                       | _                                          | 600   | _     | 1250             | MHz  |
| f <sub>PLL0</sub> VCOFR | CC | PLL0 VCO free running frequency                                          | _                                          | 35    |       | 400              | MHz  |
| f <sub>PLL0PHI</sub>    | CC | PLL0 output frequency                                                    | _                                          | 4.762 | _     | 400              | MHz  |
| t <sub>PLL0LOCK</sub>   | CC | PLL0 lock time                                                           | _                                          | _     | _     | 110              | μs   |
| A <sub>PLL0PHISPJ</sub> | CC | PLL0_PHI single period jitter <sup>3</sup> fplloin = 20 MHz (resonator)  | f <sub>PLL0PHI</sub> = 400 MHz,<br>6-sigma | _     |       | 200              | ps   |
| APLLOPHI1SPJ            | CC | PLL0_PHI1 single period jitter <sup>3</sup> fpLL0IN = 20 MHz (resonator) | f <sub>PLL0PHI1</sub> = 40 MHz,<br>6-sigma | _     | _     | 300 <sup>4</sup> | ps   |

Table 21. PLL0 electrical characteristics (continued)

| Symbol                 |    | Parameter                                                                                                     | Conditions                                                                             |     | Value |      | Unit  |
|------------------------|----|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|-------|------|-------|
| Symbol                 |    | Parameter                                                                                                     | Conditions                                                                             | Min | Тур   | Max  | Oilit |
| $\Delta_{\sf PLLOLTJ}$ | CC | PLL0 output long term jitter <sup>3,4</sup> f <sub>PLL0IN</sub> = 20 MHz (resonator), VCO frequency = 800 MHz | 10 periods<br>accumulated jitter<br>(80 MHz equivalent<br>frequency), 6-sigma<br>pk-pk | _   | _     | ±250 | ps    |
|                        |    |                                                                                                               | 16 periods<br>accumulated jitter<br>(50 MHz equivalent<br>frequency), 6-sigma<br>pk-pk | _   | _     | ±300 | ps    |
|                        |    |                                                                                                               | long term jitter<br>(< 1 MHz equivalent<br>frequency), 6-sigma<br>pk-pk)               | _   | _     | ±500 | ps    |
| I <sub>PLL0</sub>      | CC | PLL0 consumption                                                                                              | FINE LOCK state                                                                        | _   | _     | 5    | mA    |

<sup>1</sup> f<sub>PLL0IN</sub> frequency must be scaled down using PLLDIG\_PLL0DV[PREDIV] to ensure PFD input signal is in the range 8 MHz–20 MHz.

Table 22. PLL1 electrical characteristics

| Symbol                 |    | Parameter Conditions                     |                 |       | Unit |      |       |
|------------------------|----|------------------------------------------|-----------------|-------|------|------|-------|
| Cymbol                 |    | i didiletei                              | Conditions      | Min   | Тур  | Max  | Oille |
| f <sub>PLL1IN</sub>    | SR | PLL1 input clock <sup>1</sup>            | _               | 38    | _    | 78   | MHz   |
| $\Delta_{PLL1IN}$      | SR | PLL1 input clock duty cycle <sup>1</sup> | _               | 35    | _    | 65   | %     |
| f <sub>PLL1VCO</sub>   | CC | PLL1 VCO frequency                       | _               | 600   | _    | 1250 | MHz   |
| f <sub>PLL1VCOFR</sub> | CC | PLL1 VCO free running frequency          | _               | 35    | _    | 400  | MHz   |
| f <sub>PLL1PHI</sub>   | CC | PLL1 output clock PHI                    | _               | 4.762 | _    | 600  | MHz   |
| t <sub>PLL1LOCK</sub>  | CC | PLL1 lock time                           | _               | _     | _    | 100  | μs    |
| f <sub>PLL1MOD</sub>   | CC | PLL1 modulation frequency                | _               | _     | _    | 250  | kHz   |
| δ <sub>PLL1MOD</sub>   | CC | PLL1 modulation depth (when              | Center spread   | 0.25  | _    | 2    | %     |
|                        |    | enabled)                                 | Down spread     | 0.5   | _    | 4    | %     |
| I <sub>PLL1</sub>      | CC | PLL1 consumption                         | FINE LOCK state | _     | _    | 6    | mA    |

PLL1IN clock retrieved directly from either internal PLL0 or external XOSC clock. Input characteristics are granted when using internal PLL0 or external oscillator is used in functional mode.

PLL0IN clock retrieved directly from either internal RCOSC or external XOSC clock. Input characteristics are granted when using internal RCOSC or external oscillator is used in functional mode.

PLL jitter is guaranteed when transient currents on the V<sub>DDLV</sub> supply are within the I<sub>SPIKE</sub> parameter value in Table 10 (DC electrical specifications).

Noise on the  $V_{DD\_LV}$  supply with frequency content below 40 KHz and above 50 MHz is filtered by the PLL. Noise on the  $V_{DD\_LV}$  supply with frequency content in the range of 40 KHz – 50 MHz must be filtered externally to the device.

Table 23. External Oscillator electrical specifications<sup>1</sup>

| Symbo               |    | Parameter                                                         | Conditions                                           | ٧                      | Unit                   |       |
|---------------------|----|-------------------------------------------------------------------|------------------------------------------------------|------------------------|------------------------|-------|
| Symbo               | 'I | Farameter                                                         | Conditions                                           | Min                    | Max                    | Oille |
| f <sub>XTAL</sub>   | CC | Crystal Frequency Range <sup>2</sup>                              | _                                                    | 4                      | 8                      | MHz   |
|                     |    |                                                                   | _                                                    | >8                     | 20                     |       |
|                     |    |                                                                   | _                                                    | >20                    | 40                     |       |
| t <sub>cst</sub>    | CC | Crystal start-up time 3,4                                         | T <sub>J</sub> = 150 °C                              | _                      | 5                      | ms    |
| t <sub>rec</sub>    | CC | Crystal recovery time <sup>5</sup>                                | _                                                    | _                      | 0.5                    | ms    |
| V <sub>IHEXT</sub>  | CC | EXTAL input high voltage <sup>6,7</sup> (External Clock Input)    | V <sub>REF</sub> = 0.28 * V <sub>DD_HV_IO_JTAG</sub> | V <sub>REF</sub> + 0.6 | _                      | V     |
| V <sub>ILEXT</sub>  | CC | EXTAL input low voltage <sup>6,7</sup> (External Clock Input)     | $V_{REF} = 0.28 * V_{DD\_HV\_IO\_JTAG}$              | _                      | V <sub>REF</sub> - 0.6 | V     |
| C <sub>S_xtal</sub> | CC | Total on-chip stray capacitance on XTAL/EXTAL pins <sup>8</sup>   | BGA416, BGA512                                       | 8                      | 8.6                    | pF    |
| V <sub>EXTAL</sub>  | CC | Oscillation Amplitude on the EXTAL pin after startup <sup>9</sup> | $T_J = -40$ °C to 150 °C                             | 0.5                    | 1.6                    | V     |
| V <sub>HYS</sub>    | CC | Comparator Hysteresis                                             | $T_J = -40$ °C to 150 °C                             | 0.1                    | 1.0                    | V     |
| I <sub>XTAL</sub>   | CC | XTAL current <sup>13,10</sup>                                     | $T_J = -40$ °C to 150 °C                             | _                      | 14                     | mA    |

All oscillator specifications are valid for VDD\_HV\_IO\_JTAG = 3.0 V - 5.5 V.

<sup>&</sup>lt;sup>2</sup> The range is selectable by UTEST miscellaneous DCF clients XOSC\_LF\_EN and XOSC\_EN\_40MHZ.

<sup>&</sup>lt;sup>3</sup> This value is determined by the crystal manufacturer and board design.

<sup>&</sup>lt;sup>4</sup> Proper PC board layout procedures must be followed to achieve specifications.

<sup>5</sup> Crystal recovery time is the time for the oscillator to settle to the correct frequency after adjustment of the integrated load capacitor value.

<sup>&</sup>lt;sup>6</sup> This parameter is guaranteed by design rather than 100% tested.

Applies to an external clock input and not to crystal mode.

<sup>&</sup>lt;sup>8</sup> See crystal manufacturer's specification for recommended load capacitor (C<sub>L</sub>) values. The external oscillator requires external load capacitors when operating from 8 MHz to 16 MHz. Account for on-chip stray capacitance (C<sub>S\_EXTAL</sub>/C<sub>S\_XTAL</sub>) and PCB capacitance when selecting a load capacitor value. When operating at 20 MHz/40 MHz, the integrated load capacitor value is selected via S/W to match the crystal manufacturer's specification, while accounting for on-chip and PCB capacitance.

<sup>&</sup>lt;sup>9</sup> Amplitude on the EXTAL pin after startup is determined by the ALC block, i.e., the Automatic Level Control Circuit. The function of the ALC is to provide high drive current during oscillator startup, but reduce current after oscillation in order to reduce power, distortion, and RFI, and to avoid over-driving the crystal. The operating point of the ALC is dependent on the crystal value and loading conditions.

<sup>&</sup>lt;sup>10</sup> I<sub>XTAL</sub> is the oscillator bias current out of the XTAL pin with both EXTAL and XTAL pins grounded. This is the maximum current during startup of the oscillator. The current after oscillation is typically in the 2–3 mA range and is dependent on the load and series resistance of the crystal. Test circuit is shown in Figure 13.

Table 24. Selectable load capacitance

| load_cap_sel[4:0] from DCF record | Load capacitance <sup>1,2</sup> (pF) |
|-----------------------------------|--------------------------------------|
| 00000                             | 1.032                                |
| 00001                             | 1.976                                |
| 00010                             | 2.898                                |
| 00011                             | 3.823                                |
| 00100                             | 4.751                                |
| 00101                             | 5.679                                |
| 00110                             | 6.605                                |
| 00111                             | 7.536                                |
| 01000                             | 8.460                                |
| 01001                             | 9.390                                |
| 01010                             | 10.317                               |
| 01011                             | 11.245                               |
| 01100                             | 12.173                               |
| 01101                             | 13.101                               |
| 01110                             | 14.029                               |
| 01111                             | 14.957                               |

Values are determined from simulation across process corners and voltage and temperature variation. Capacitance values vary ±12% across process, 0.25% across voltage, and no variation across temperature.

Values in this table do not include the die and package capacitances given by Cs\_xtal/Cs\_extal in Table 23 (External Oscillator electrical specifications).



Figure 13. Test circuit

Table 25. Internal RC Oscillator electrical specifications

| Symbol                            |    | Parameter                                                | Conditions                             |            |     | Unit |       |
|-----------------------------------|----|----------------------------------------------------------|----------------------------------------|------------|-----|------|-------|
| Symbol                            |    | r ai ainetei                                             | Taramotor Containons                   |            | Тур | Max  | Oilit |
| f <sub>Target</sub>               | CC | IRC target frequency                                     | _                                      | _          | 16  |      | MHz   |
| δf <sub>var_noT</sub>             | CC | IRC frequency variation without temperature compensation | T < 150 °C                             | -8         | _   | 8    | %     |
| δf <sub>var_T</sub>               | CC | IRC frequency variation with temperature compensation    | T < 150 °C                             | -3         | _   | 3    | %     |
| δf <sub>var_SW</sub> <sup>1</sup> | CC | IRC software trimming accuracy                           | Trimming temperature                   | <b>–</b> 1 | _   | 1    | %     |
| δf <sub>TPIM</sub>                |    | IRC Software trimming step                               | _                                      | -48        | _   | +40  | kHz   |
| T <sub>start_noT</sub>            | CC | Startup time to reach within $f_{var\_noT}$              | No trimming                            | _          | _   | 5    | μs    |
| T <sub>start_T</sub>              | CC | Startup time to reach within $f_{var\_T}$                | Factory<br>trimming<br>already applied | _          | _   | 120  | μs    |
| I <sub>AVDD5</sub>                | CC | Current consumption on 5 V power supply                  | After T <sub>start_T</sub>             | _          | _   | 400  | μA    |
| I <sub>DVDD12</sub>               | CC | Current consumption on 1.2 V power supply                | After T <sub>start_T</sub>             | _          | _   | 175  | μA    |

<sup>&</sup>lt;sup>1</sup> IRC software trimmed accuracy is performed either with the CMU\_0 clock monitor, using the XOSC as a reference or through the CCCU (CAN clock control Unit), extracting reference clock from CAN master clock. Software trim must be repeated as the device operating temperature varies in order to maintain the specified accuracy.

# 3.10 ADC specifications

# 3.10.1 ADC input description

Figure 14 shows the input equivalent circuit for fast SARn channels.



Figure 14. Input equivalent circuit (Fast SARn channels)

Figure 15 shows the input equivalent circuit for SARB channels.



Figure 15. Input equivalent circuit (SARB channels)

MPC5777M Microcontroller Data Sheet, Rev. 6

Table 26. ADC pin specification<sup>1</sup>

| Comple of                        |    | Donomoton                                                                   | Conditions                 | Va  | lue | Unit |
|----------------------------------|----|-----------------------------------------------------------------------------|----------------------------|-----|-----|------|
| Symbol                           |    | Parameter                                                                   | Conditions                 | Min | Max | Unit |
| I <sub>LK_INUD</sub>             | CC | Input leakage current, two ADC                                              | T <sub>J</sub> < 40 °C     | _   | 50  | nA   |
|                                  |    | channels input with weak pull-up and weak pull-down                         | T <sub>J</sub> < 150 °C    | _   | 150 |      |
| I <sub>LK_INUSD</sub>            | CC | Input leakage current, two ADC                                              | T <sub>J</sub> < 40 °C     | _   | 80  | nA   |
|                                  |    | channels input with weak pull-up and strong pull-down                       | T <sub>J</sub> < 150 °C    | _   | 250 |      |
| I <sub>LK_INREF</sub>            | CC | Input leakage current, two ADC                                              | T <sub>J</sub> < 40 °C     | _   | 160 | nA   |
|                                  |    | channels input with weak pull-up and weak pull-down and alternate reference | T <sub>J</sub> < 150 °C    | _   | 400 |      |
| I <sub>LK_INOUT</sub>            | CC | Input leakage current, two ADC                                              | T <sub>J</sub> < 40 °C     | _   | 140 | nA   |
|                                  |    | channels input, GPIO output buffer with weak pull-up and weak pull-down     | T <sub>J</sub> < 150 °C    | _   | 380 |      |
| I <sub>INJ</sub>                 | CC | Injection current on analog input preserving functionality                  | Applies to any analog pins | -3  | 3   | mA   |
| C <sub>HV_ADC</sub>              | SR | V <sub>DD_HV_ADV</sub> external capacitance <sup>2</sup>                    |                            | 1   | 2.2 | μF   |
| C <sub>P1</sub>                  | CC | Pad capacitance                                                             | _                          | 0   | 10  | pF   |
| C <sub>P2</sub>                  | CC | Internal routing capacitance                                                | SARn channels              | 0   | 0.5 | pF   |
|                                  |    |                                                                             | SARB channels              | 0   | 1   |      |
| C <sub>P3</sub>                  | СС | Internal routing capacitance                                                | Only for SARB channels     | 0   | 1   | pF   |
| C <sub>S</sub>                   | CC | SAR ADC sampling capacitance                                                | _                          | 6   | 8.5 | pF   |
| R <sub>SWn</sub>                 | CC | Analog switches resistance                                                  | SARn channels              | 0   | 1.1 | kΩ   |
|                                  |    |                                                                             | SARB channels              | 0   | 1.7 |      |
| R <sub>AD</sub>                  | CC | ADC input analog switches resistance                                        | _                          | 0   | 0.6 | kΩ   |
| R <sub>CMSW</sub>                | СС | Common mode switch resistance                                               | _                          | 0   | 2.6 | kΩ   |
| R <sub>CMRL</sub>                | CC | Common mode resistive ladder                                                | _                          | 0   | 3.5 | kΩ   |
| R <sub>SAFEPD</sub> <sup>3</sup> | СС | Discharge resistance for AN7/AN35 channels (strong pull-down for safety)    | _                          | 0   | 300 | Ω    |

All specifications in this table valid for the full input voltage range for the analog inputs.

# 3.10.2 SAR ADC electrical specification

The SARn ADCs are 12-bit Successive Approximation Register analog-to-digital converters with full capacitive DAC. The SARn architecture allows input channel multiplexing.

MPC5777M Microcontroller Data Sheet, Rev. 6

 $<sup>^2</sup>$  For noise filtering, add a high frequency bypass capacitance of 0.1  $\mu\text{F}$  between  $\text{V}_{\text{DD\_HV\_ADV}}$  and  $\text{V}_{\text{SS\_HV\_ADV}}$ 

<sup>&</sup>lt;sup>3</sup> Safety pull-down is available for port pin PB[5] and PE[14].

Table 27. SARn ADC electrical specification<sup>1</sup>

| Oh-al                    |    | B                                    | O a malitia ma                                                                                                                                                    | Va                       | lue                       | 11!1 |
|--------------------------|----|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------|------|
| Symbol                   |    | Parameter                            | Conditions                                                                                                                                                        | Min                      | Max                       | Unit |
| V <sub>ALTREF</sub>      | SR | ADC alternate reference voltage      | V <sub>ALTREF</sub> < V <sub>DD_HV_IO_MAIN</sub>                                                                                                                  | 2.0                      | V <sub>DD_HV_ADV_</sub> S | V    |
| $V_{IN}$                 | SR | ADC input signal                     | 0 < V <sub>IN</sub> < V <sub>DD_HV_IO_MAIN</sub>                                                                                                                  | V <sub>SS_HV_ADR_S</sub> | V <sub>DD_HV_ADR_S</sub>  | V    |
| f <sub>ADCK</sub>        | SR | Clock frequency                      | T <sub>J</sub> < 150 °C                                                                                                                                           | 7.5                      | 14.6                      | MHz  |
| t <sub>ADCPRECH</sub>    | SR | ADC precharge time                   | Fast SAR—fast precharge                                                                                                                                           | 135                      | _                         | ns   |
|                          |    |                                      | Fast SAR—full precharge                                                                                                                                           | 270                      | _                         |      |
|                          |    |                                      | Slow SAR (SARADC_B)—fast precharge                                                                                                                                | 270                      | _                         |      |
|                          |    |                                      | Slow SAR (SARADC_B)—full precharge                                                                                                                                | 540                      | _                         |      |
| $\Delta V_{PRECH}$       | SR | Precharge voltage precision          | Full precharge<br>V <sub>PRECH</sub> = V <sub>DD_HV_ADR_S</sub> /2<br>T <sub>J</sub> < 150 °C                                                                     | -0.25                    | 0.25                      | V    |
|                          |    |                                      | Fast precharge V <sub>PRECH</sub> = V <sub>DD_HV_ADR_S</sub> /2 T <sub>J</sub> < 150 °C                                                                           | -0.5                     | 0.5                       | V    |
| $\Delta V_{INTREF}$      | CC | Internal reference voltage precision | Applies to all internal reference points (V <sub>SS_HV_ADR_S</sub> , 1/3 * V <sub>DD_HV_ADR_S</sub> , 2/3 * V <sub>DD_HV_ADR_S</sub> , V <sub>DD_HV_ADR_S</sub> ) | -0.20                    | 0.20                      | V    |
| t <sub>ADCSAMPLE</sub>   | SR | ADC sample time <sup>2</sup>         | Fast SAR – 12-bit configuration                                                                                                                                   | 0.750                    | _                         | μs   |
|                          |    |                                      | Slow SAR (SARADC_B) – 12-bit configuration                                                                                                                        | 1.500                    | _                         |      |
| t <sub>ADCEVAL</sub>     | SR | ADC evaluation time                  | 12-bit configuration (25 clock cycles)                                                                                                                            | 1.712                    | _                         | μs   |
| I <sub>ADCREFH</sub> 3,4 | CC | ADC high reference current           | Run mode t <sub>conv</sub> ≥ 5 µs<br>(average across all codes)                                                                                                   | _                        | 7                         | μA   |
|                          |    |                                      | Run mode t <sub>conv</sub> = 2.5 µs<br>(average across all codes)                                                                                                 | _                        | 7                         |      |
|                          |    |                                      | Power Down mode                                                                                                                                                   | _                        | 6                         |      |
|                          |    |                                      | Bias Current <sup>5</sup>                                                                                                                                         | _                        | +2                        | ]    |
| I <sub>ADCREFL</sub> 4   | CC | ADC low reference current            | Run mode $t_{conv} \ge 5 \mu s$<br>$V_{DD\_HV\_ADR\_S} \le 5.5 V$                                                                                                 | _                        | 15                        | μA   |
|                          |    |                                      | Run mode $t_{conv} = 2.5 \mu s$<br>$V_{DD\_HV\_ADR\_S} <= 5.5 V$                                                                                                  | _                        | 30                        |      |
|                          |    |                                      | Power Down mode<br>V <sub>DD_HV_ADR_S</sub> <= 5.5 V                                                                                                              | _                        | 1                         |      |

MPC5777M Microcontroller Data Sheet, Rev. 6

Table 27. SARn ADC electrical specification<sup>1</sup> (continued)

| Symbol                          |    | Parameter                                                   | Conditions                                                                                          | Va  | Unit |              |
|---------------------------------|----|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----|------|--------------|
| Cymbol                          |    | i di diliotoi                                               | Conditions                                                                                          | Min | Max  |              |
| I <sub>ADV_S</sub> <sup>4</sup> | СС | V <sub>DD_HV_ADV_S</sub> power                              | Run mode t <sub>conv</sub> ≥ 5 µs                                                                   | _   | 4.0  | mA           |
|                                 |    | supply current (each ADC)                                   | Run mode t <sub>conv</sub> = 2.5 μs                                                                 | _   | 4.0  |              |
|                                 |    | ,                                                           | Power Down mode                                                                                     | _   | 1.0  |              |
| TUE <sub>12</sub>               | СС | Total unadjusted error in 12-bit configuration <sup>6</sup> | $T_J < 150$ °C,<br>$V_{DD\_HV\_ADV\_S} > 4$ V,<br>$V_{DD\_HV\_ADR\_S} > 4$ V                        | -4  | 4    | LSB<br>(12b) |
|                                 |    |                                                             | T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV_S</sub> > 4 V,<br>4 V > V <sub>DD_HV_ADR_S</sub> > 2 V | -6  | 6    |              |
|                                 |    |                                                             | T <sub>J</sub> < 150 °C,<br>4 V > V <sub>DD_HV_ADV_S</sub> > 3.5 V                                  | -12 | 12   |              |

Table 27. SARn ADC electrical specification<sup>1</sup> (continued)

| Symbol             |    | Parameter                  | Conditions                                                                                                                                                                                   | V          | alue | Unit         |
|--------------------|----|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|--------------|
| Зушвої             |    | Parameter                  | Conditions                                                                                                                                                                                   | Min        | Max  | Unit         |
| ΔTUE <sub>12</sub> | CC | with respect to            | $\begin{aligned} & V_{\text{IN}} < V_{\text{DD\_HV\_ADV\_S}} \\ & V_{\text{DD\_HV\_ADR\_S}} - V_{\text{DD\_HV\_ADV\_S}} \\ & \in [0:25 \text{ mV}] \end{aligned}$                            | 0          | 0    | LSB<br>(12b) |
|                    |    |                            | $\begin{aligned} & V_{\text{IN}} < V_{\text{DD\_HV\_ADV\_S}} \\ & V_{\text{DD\_HV\_ADR\_S}} - V_{\text{DD\_HV\_ADV\_S}} \\ & \in [25:50 \text{ mV}] \end{aligned}$                           | -2         | 2    |              |
|                    |    |                            | $\begin{aligned} & V_{\text{IN}} < V_{\text{DD\_HV\_ADV\_S}} \\ & V_{\text{DD\_HV\_ADR\_S}} - V_{\text{DD\_HV\_ADV\_S}} \\ & \in [50.75 \text{ mV}] \end{aligned}$                           | -4         | 4    |              |
|                    |    |                            | $\begin{aligned} & V_{\text{IN}} < V_{\text{DD\_HV\_ADV\_S}} \\ & V_{\text{DD\_HV\_ADR\_S}} - V_{\text{DD\_HV\_ADV\_S}} \\ & \in [75:100 \text{ mV}] \end{aligned}$                          | -6         | 6    |              |
|                    |    |                            | $\label{eq:control_bound_bound_bound} \begin{split} &V_{DD\_HV\_ADV\_S} < V_{IN} < \\ &V_{DD\_HV\_ADR\_S} \\ &V_{DD\_HV\_ADR\_S} - V_{DD\_HV\_ADV\_S} \\ &\in [0:25 \text{ mV}] \end{split}$ | -2.5       | 2.5  |              |
|                    |    |                            | $\begin{array}{l} V_{DD\_HV\_ADV\_S} < V_{IN} < \\ V_{DD\_HV\_ADR\_S} \\ V_{DD\_HV\_ADR\_S} - V_{DD\_HV\_ADV\_S} \\ \in [25:50 \text{ mV}] \end{array}$                                      | -4         | 4    |              |
|                    |    |                            | $\begin{split} & V_{DD\_HV\_ADV\_S} < V_{IN} < \\ & V_{DD\_HV\_ADR\_S} \\ & V_{DD\_HV\_ADR\_S} - V_{DD\_HV\_ADV\_S} \\ & \in [50:75 \text{ mV}] \end{split}$                                 | <b>-7</b>  | 7    |              |
|                    |    |                            | $\begin{array}{l} V_{DD\_HV\_ADV\_S} < V_{IN} < \\ V_{DD\_HV\_ADR\_S} \\ V_{DD\_HV\_ADR\_S} - V_{DD\_HV\_ADV\_S} \\ \in [75:100 \text{ mV}] \end{array}$                                     | -12        | 12   |              |
| DNL                | СС | Differential non-linearity | V <sub>DD_HV_ADV_S</sub> > 4 V<br>V <sub>DD_HV_ADR_S</sub> > 4 V                                                                                                                             | <b>–</b> 1 | 2    | LSB<br>(12b) |
| INL                | СС | Integral non-linearity     | 4.0 V < V <sub>DD_HV_ADV_S</sub> < 5.5 V<br>4.0 V < V <sub>DD_HV_ADR_S</sub> < 5.5 V                                                                                                         | -3         | 3    | LSB<br>(12b) |
|                    |    |                            | V <sub>DD_HV_ADV_S</sub> = 2V<br>V <sub>DD_HV_ADR_S</sub> = 2 V                                                                                                                              | <b>-</b> 5 | 5    |              |

Functional operating conditions are given in the DC electrical specifications. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maxima may affect device reliability or cause permanent damage to the device.

<sup>&</sup>lt;sup>2</sup> Minimum ADC sample times are dependent on adequate charge transfer from the external driving circuit to the internal sample capacitor. The time constant of the entire circuit must allow the sampling capacitor to charge within 1/2 LSB within the sampling window. Please refer to Figure 14 and Figure 15 for models of the internal ADC circuit, and the values to use in external RC sizing and calculating the sampling window duration.

I<sub>ADCREFH</sub> and I<sub>ADCREFL</sub> are independent from ADC clock frequency. It depends on conversion rate: consumption is driven by the transfer of charge between internal capacitances during the conversion.

<sup>&</sup>lt;sup>4</sup> Current parameter values are for a single ADC.

<sup>&</sup>lt;sup>5</sup> Extra bias current is present only when BIAS is selected.

# 3.10.3 S/D ADC electrical specification

The SDn ADCs are Sigma Delta 16-bit analog-to-digital converters with 333 Ksps maximum output rate.

Table 28. SDn ADC electrical specification<sup>1</sup>

| 0                                  |    |                                                     | O to History                                                                                                                                                    |                                 | Valu             | е                        |      |
|------------------------------------|----|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------------------|--------------------------|------|
| Symbol                             |    | Parameter                                           | Conditions                                                                                                                                                      | Min                             | Тур              | Max                      | Unit |
| V <sub>IN</sub>                    | SR | ADC input signal                                    | _                                                                                                                                                               | 0                               | _                | V <sub>DD_HV_ADV_D</sub> | V    |
| V <sub>IN_PK2PK</sub> <sup>2</sup> | SR | Input range peak to peak                            | Single ended $V_{INM} = V_{SS\_HV\_ADR\_D}$                                                                                                                     | V                               | DD_HV_ADF        | R_D/GAIN                 | V    |
|                                    |    | $V_{IN\_PK2PK} = V_{INP}^3 - V_{INM}^4$             | Single ended V <sub>INM</sub> = 0.5*V <sub>DD_HV_ADR_D</sub> GAIN = 1                                                                                           | ±0.5*V <sub>DD_HV_ADR_D</sub>   |                  |                          |      |
|                                    |    |                                                     | Single ended $V_{INM} = 0.5*V_{DD\_HV\_ADR\_D}$ GAIN = 2,4,8,16                                                                                                 | ±V <sub>DD_HV_ADR_D</sub> /GAIN |                  |                          |      |
|                                    |    |                                                     | Differential,<br>0 < V <sub>IN</sub> < V <sub>DD_HV_IO_MAIN</sub>                                                                                               | ±                               | $V_{DD\_HV\_AD}$ | <sub>R_D</sub> /GAIN     |      |
| f <sub>ADCD_M</sub>                | SR | S/D modulator Input<br>Clock                        | _                                                                                                                                                               | 4                               | 14.4             | 16                       | MHz  |
| f <sub>ADCD_S</sub>                | SR | Output conversion rate                              | _                                                                                                                                                               | _                               | _                | 333                      | ksps |
| _                                  | СС | Oversampling ratio                                  | Internal modulator                                                                                                                                              | 24                              | _                | 256                      | _    |
|                                    |    |                                                     | External modulator                                                                                                                                              | _                               | _                | 256                      | _    |
| RESOLUTION                         | CC | S/D register resolution <sup>5</sup>                | 2's complement notation                                                                                                                                         | 16                              |                  |                          | bit  |
| GAIN                               | SR | ADC gain                                            | Defined via ADC_SD[PGA] register. Only integer powers of 2 are valid gain values.                                                                               | 1                               | _                | 16                       |      |
| $ \delta_{GAIN} $                  | CC | Absolute value of the ADC gain error <sup>6,7</sup> | Before calibration (applies to gain setting = 1)                                                                                                                |                                 | _                | 1.5                      | %    |
|                                    |    |                                                     | $ \begin{array}{l} \text{After calibration, } \Delta V_{DD\_HV\_ADR\_D} < \\ 5\% \\ \Delta V_{DD\_HV\_ADV\_D} < 10\% \\ \Delta T_J < 50~\text{°C} \end{array} $ |                                 |                  | 5                        | mV   |
|                                    |    |                                                     | After calibration, $\Delta V_{DD\_HV\_ADR\_D} < 5\%$<br>$\Delta V_{DD\_HV\_ADV\_D} < 10\%$<br>$\Delta T_J < 100  ^{\circ}C$                                     |                                 | _                | 7.5                      |      |
|                                    |    |                                                     | After calibration, $\Delta V_{DD\_HV\_ADR\_D} < 5\%$<br>$\Delta V_{DD\_HV\_ADV\_D} < 10\%$<br>$\Delta T_J < 150$ °C                                             | _                               | _                | 10                       |      |

MPC5777M Microcontroller Data Sheet, Rev. 6

 $<sup>^{6}</sup>$  This parameter is guaranteed by bench validation with a small sample of typical devices, and tested in production to  $\pm$  6 LSB.

Table 28. SDn ADC electrical specification<sup>1</sup> (continued)

| Symbol                 |    | Parameter                                                             | Conditions                                                                                                                                             |     | Value             | )   | Unit |  |  |                                                                                                                       |    |   |   |  |
|------------------------|----|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------|-----|------|--|--|-----------------------------------------------------------------------------------------------------------------------|----|---|---|--|
| Symbol                 |    | Farameter                                                             | Conditions                                                                                                                                             | Min | Тур               | Max | Onne |  |  |                                                                                                                       |    |   |   |  |
| V <sub>OFFSET</sub>    | CC | Input Referred Offset Error <sup>6,7,8</sup>                          | Before calibration (applies to all gain settings – 1, 2, 4, 8, 16)                                                                                     | _   | 10*<br>(1+1/gain) | 20  | mV   |  |  |                                                                                                                       |    |   |   |  |
|                        |    |                                                                       | After calibration, $ \Delta V_{DD\_HV\_ADR\_D} < 10\% \\ \Delta T_J < 50~^{\circ}C $                                                                   | _   | _                 | 5   |      |  |  |                                                                                                                       |    |   |   |  |
|                        |    |                                                                       | After calibration, $\Delta V_{DD\_HV\_ADV\_D} < 10\%$<br>$\Delta T_J < 100$ °C                                                                         |     |                   | 7.5 |      |  |  |                                                                                                                       |    |   |   |  |
|                        |    |                                                                       | After calibration, $\Delta V_{DD\_HV\_ADV\_D} < 10\%$<br>$\Delta T_J < 150$ °C                                                                         | 0.5 |                   | 10  |      |  |  |                                                                                                                       |    |   |   |  |
| SNR <sub>DIFF150</sub> | CC | Signal to noise ratio in<br>differential mode<br>150 ksps output rate | $4.5 < V_{DD\_HV\_ADV\_D} < 5.5^{9,10,17}$<br>$V_{DD\_HV\_ADR\_D} = V_{DD\_HV\_ADV\_D}$<br>GAIN = 1<br>$T_J < 150 ^{\circ}C$                           | 80  | _                 | _   | dBFS |  |  |                                                                                                                       |    |   |   |  |
|                        |    |                                                                       | $4.5 < V_{DD\_HV\_ADV\_D} < 5.5^{9,10,17}$<br>$V_{DD\_HV\_ADR\_D} = V_{DD\_HV\_ADV\_D}$<br>GAIN = 2<br>$T_J < 150$ °C                                  | 77  | _                 | _   |      |  |  |                                                                                                                       |    |   |   |  |
|                        |    |                                                                       | $4.5 < V_{DD\_HV\_ADV\_D} < 5.5^{9,10,17}$<br>$V_{DD\_HV\_ADR\_D} = V_{DD\_HV\_ADV\_D}$<br>GAIN = 4<br>$T_J < 150$ °C                                  | 74  | _                 | _   |      |  |  |                                                                                                                       |    |   |   |  |
|                        |    |                                                                       |                                                                                                                                                        |     |                   |     |      |  |  | $4.5 < V_{DD\_HV\_ADV\_D} < 5.5^{9,10,17}$<br>$V_{DD\_HV\_ADR\_D} = V_{DD\_HV\_ADV\_D}$<br>GAIN = 8<br>$T_J < 150$ °C | 71 | _ | _ |  |
|                        |    |                                                                       | 4.5 < V <sub>DD_HV_ADV_D</sub> < 5.5 <sup>9,10,17</sup><br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>GAIN = 16<br>T <sub>J</sub> < 150 °C | 68  | _                 | _   |      |  |  |                                                                                                                       |    |   |   |  |

Table 28. SDn ADC electrical specification<sup>1</sup> (continued)

| 0 1 1                  |    |                                                                                        | 0 191                                                                                                                                                  |     | Value | е   | 11.74 |
|------------------------|----|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|-------|
| Symbol                 |    | Parameter                                                                              | Conditions                                                                                                                                             | Min | Тур   | Max | Unit  |
| SNR <sub>DIFF333</sub> | СС | Signal to noise ratio in differential mode 333 ksps output rate                        | 4.5 < V <sub>DD_HV_ADV_D</sub> < 5.5 <sup>9,10,17</sup><br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>GAIN = 1<br>T <sub>J</sub> < 150 °C  | 74  |       | _   | dBFS  |
|                        |    |                                                                                        | $4.5 < V_{DD\_HV\_ADV\_D} < 5.5^{9,10,17}$<br>$V_{DD\_HV\_ADR\_D} = V_{DD\_HV\_ADV\_D}$<br>GAIN = 2<br>$T_J < 150 ^{\circ}C$                           | 71  | _     | _   |       |
|                        |    |                                                                                        | 4.5 < V <sub>DD_HV_ADV_D</sub> < 5.5 <sup>9,10,17</sup><br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>GAIN = 4<br>T <sub>J</sub> < 150 °C  | 68  | _     | _   |       |
|                        |    |                                                                                        | 4.5 < V <sub>DD_HV_ADV_D</sub> < 5.5 <sup>9,10,17</sup><br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>GAIN = 8<br>T <sub>J</sub> < 150 °C  | 65  | _     | _   |       |
|                        |    |                                                                                        | 4.5 < V <sub>DD_HV_ADV_D</sub> < 5.5 <sup>9,10,17</sup><br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>GAIN = 16<br>T <sub>J</sub> < 150 °C | 62  |       |     |       |
| SNR <sub>SE150</sub>   | CC | Signal to noise ratio in<br>single ended mode<br>150 ksps output<br>rate <sup>11</sup> | 4.5 < V <sub>DD_HV_ADV_D</sub> < 5.5 <sup>9,10,17</sup><br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>GAIN = 1<br>T <sub>J</sub> < 150 °C  | 74  | 1     |     | dBFS  |
|                        |    |                                                                                        | $4.5 < V_{DD\_HV\_ADV\_D} < 5.5^{9,10,17}$<br>$V_{DD\_HV\_ADR\_D} = V_{DD\_HV\_ADV\_D}$<br>GAIN = 2<br>$T_J < 150$ °C                                  | 71  |       |     |       |
|                        |    |                                                                                        | 4.5 < V <sub>DD_HV_ADV_D</sub> < 5.5 <sup>9,10,17</sup><br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>GAIN = 4<br>T <sub>J</sub> < 150 °C  | 68  | _     | _   |       |
|                        |    |                                                                                        | 4.5 < V <sub>DD_HV_ADV_D</sub> < 5.5 <sup>9,10,17</sup><br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>GAIN = 8<br>T <sub>J</sub> < 150 °C  | 65  | _     | _   |       |
|                        |    |                                                                                        | 4.5 < V <sub>DD_HV_ADV_D</sub> < 5.5 <sup>9,10,17</sup><br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>GAIN = 16<br>T <sub>J</sub> < 150 °C | 62  |       | _   |       |
| SFDR                   | СС | Spurious free                                                                          | GAIN = 1                                                                                                                                               | 60  | _     | _   | dBc   |
|                        |    | dynamic range                                                                          | GAIN = 2                                                                                                                                               | 60  | _     | _   |       |
|                        |    |                                                                                        | GAIN = 4                                                                                                                                               | 60  | _     | _   |       |
|                        |    | GAIN = 8                                                                               | 60                                                                                                                                                     | _   | _     |     |       |
|                        |    | GAIN = 16                                                                              | 60                                                                                                                                                     | _   | _     |     |       |

Table 28. SDn ADC electrical specification<sup>1</sup> (continued)

| Cymhal                |    | Darameter                                                | Conditions                                               |      | Valu                                       | е                              | Unit |
|-----------------------|----|----------------------------------------------------------|----------------------------------------------------------|------|--------------------------------------------|--------------------------------|------|
| Symbol                |    | Parameter                                                | Conditions                                               | Min  | Тур                                        | Max                            | Unit |
| Z <sub>DIFF</sub>     | D  | Differential Input                                       | GAIN=1                                                   | 1000 | 1250                                       | 1500                           | kΩ   |
|                       |    | impedance <sup>1213</sup>                                | GAIN=2                                                   | 600  | 800                                        | 1000                           |      |
|                       |    |                                                          | GAIN=4                                                   | 300  | 400                                        | 500                            |      |
|                       |    |                                                          | GAIN=8                                                   | 200  | 250                                        | 300                            |      |
|                       |    |                                                          | GAIN=16                                                  | 200  | 250                                        | 300                            |      |
| Z <sub>CM</sub>       | D  | Common Mode Input                                        | GAIN=1                                                   | 1400 | 1800                                       | 2200                           | kΩ   |
|                       |    | impedance <sup>14 15</sup>                               | GAIN=2                                                   | 1000 | 1300                                       | 1600                           |      |
|                       |    |                                                          | GAIN=4                                                   | 700  | 950                                        | 1150                           |      |
|                       |    |                                                          | GAIN=8                                                   | 500  | 650                                        | 800                            |      |
|                       |    |                                                          | GAIN=16                                                  | 500  | 650                                        | 800                            |      |
| R <sub>BIAS</sub>     | D  | Bare Bias resistance                                     | _                                                        | 110  | 144                                        | 180                            | kΩ   |
| ΔV <sub>INTCM</sub>   | D  | common mode input reference voltage <sup>16</sup>        | _                                                        | -12  | _                                          | +12                            | %    |
| V <sub>BIAS</sub>     | СС | Bias voltage                                             | _                                                        | _    | V <sub>DD_HV_</sub><br><sub>ADR_D</sub> /2 | _                              | V    |
| δV <sub>BIAS</sub>    | СС | Bias voltage accuracy                                    | _                                                        | -2.5 |                                            | +2.5                           | %    |
| V <sub>cmrr</sub>     | SR | Common mode rejection ratio                              | _                                                        | 54   | _                                          | _                              | dB   |
| R <sub>Caaf</sub>     | SR | Anti-aliasing filter                                     | External series resistance                               | _    | _                                          | 20                             | kΩ   |
|                       | CC |                                                          | Filter capacitances                                      | 180  | _                                          | _                              | pF   |
| f <sub>PASSBAND</sub> | СС | Pass band <sup>17</sup>                                  | _                                                        | 0.01 | _                                          | 0.333 *<br>f <sub>ADCD_S</sub> | kHz  |
| $\delta_{RIPPLE}$     | СС | Pass band ripple <sup>18</sup>                           | 0.333 * f <sub>ADCD_S</sub>                              | -1   | _                                          | 1                              | %    |
| F <sub>rolloff</sub>  | СС | Stop band attenuation                                    | [0.5 * f <sub>ADCD_S</sub> , 1.0 * f <sub>ADCD_S</sub> ] | 40   |                                            | _                              | dB   |
|                       |    |                                                          | [1.0 * f <sub>ADCD_S</sub> , 1.5 * f <sub>ADCD_S</sub> ] | 45   | _                                          | _                              | 1    |
|                       |    |                                                          | [1.5 * f <sub>ADCD_S</sub> , 2.0 * f <sub>ADCD_S</sub> ] | 50   | _                                          | _                              | 1    |
|                       |    | [2.0 * f <sub>ADCD_S</sub> , 2.5 * f <sub>ADCD_S</sub> ] | 55                                                       | _    | _                                          |                                |      |
|                       |    |                                                          | [2.5 * f <sub>ADCD_S</sub> , f <sub>ADCD_M</sub> /2]     | 60   | _                                          | _                              |      |

Table 28. SDn ADC electrical specification<sup>1</sup> (continued)

| Symbol               |    | Parameter                                                   | Conditions                                     |                                  | Value                         | е                                        | Uni  |
|----------------------|----|-------------------------------------------------------------|------------------------------------------------|----------------------------------|-------------------------------|------------------------------------------|------|
| Syllibol             |    | Farameter                                                   | Conditions                                     | Min                              | Тур                           | Max                                      |      |
| $\delta$ GROUP       | СС | Group delay                                                 | Within pass band – Tclk is f <sub>ADCD_M</sub> | _                                | _                             | _                                        | -    |
|                      |    |                                                             | OSR = 24                                       | _                                | _                             | 238.5                                    | Tclk |
|                      |    |                                                             | OSR = 28                                       | _                                | _                             | 278                                      |      |
|                      |    |                                                             | OSR = 32                                       | _                                |                               | 317.5                                    |      |
|                      |    |                                                             | OSR = 36                                       | _                                |                               | 357                                      |      |
|                      |    |                                                             | OSR = 40                                       | _                                | _                             | 396.5                                    |      |
|                      |    |                                                             | OSR = 44                                       | _                                |                               | 436                                      |      |
|                      |    |                                                             | OSR = 48                                       | _                                |                               | 475.5                                    |      |
|                      |    |                                                             | OSR = 56                                       | _                                | _                             | 554.5                                    |      |
|                      |    |                                                             | OSR = 64                                       | _                                | _                             | 633.5                                    |      |
|                      |    |                                                             | OSR = 72                                       | _                                | _                             | 712.5                                    |      |
|                      |    |                                                             | OSR = 75                                       | _                                | _                             | 699                                      |      |
|                      |    |                                                             | OSR = 80                                       | _                                | _                             | 791.5                                    |      |
|                      |    |                                                             | OSR = 88                                       | _                                | _                             | 870.5                                    |      |
|                      |    |                                                             | OSR = 96                                       | _                                | _                             | 949.5                                    |      |
|                      |    |                                                             | OSR = 112                                      | _                                | _                             | 1107.5                                   |      |
|                      |    |                                                             | OSR = 128                                      | _                                | _                             | 1265.5                                   |      |
|                      |    |                                                             | OSR = 144                                      | _                                | _                             | 1423.5                                   |      |
|                      |    |                                                             | OSR = 160                                      | _                                | _                             | 1581.5                                   |      |
|                      |    |                                                             | OSR = 176                                      | _                                | _                             | 1739.5                                   |      |
|                      |    |                                                             | OSR = 192                                      | _                                | _                             | 1897.5                                   |      |
|                      |    |                                                             | OSR = 224                                      | _                                | _                             | 2213.5                                   |      |
|                      |    |                                                             | OSR = 256                                      | _                                | _                             | 2529.5                                   |      |
|                      |    |                                                             | Distortion within pass band                    | -0.5/<br>f <sub>ADCD</sub><br>_s |                               | +0.5/<br>f <sub>ADCD_</sub> S            | _    |
| f <sub>HIGH</sub>    | СС | High pass filter 3dB frequency                              | Enabled                                        | _                                | 10e-5*<br>f <sub>ADCD_S</sub> | _                                        | _    |
| t <sub>STARTUP</sub> | СС | Start-up time from power down state                         | _                                              | _                                | _                             | 100                                      | μs   |
| t <sub>LATENCY</sub> | CC | Latency between input data and                              | HPF = ON                                       | _                                | _                             | δ <sub>GROUP</sub> + f <sub>ADCD_S</sub> | _    |
|                      |    | converted data when input mux does not change <sup>19</sup> | HPF = OFF                                      | _                                | _                             | $\delta_{GROUP}$                         |      |

Table 28. SDn ADC electrical specification<sup>1</sup> (continued)

| Symbol                   |    | Dorometer                                                                              | Conditions                                                                                                                  |      | Valu | ie                                              | Unit |
|--------------------------|----|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|------|-------------------------------------------------|------|
| Symbol                   |    | Parameter                                                                              | Conditions                                                                                                                  | Min  | Тур  | Max                                             | Unit |
| t <sub>SETTLING</sub>    | СС | Settling time after mux change                                                         | Analog inputs are muxed<br>HPF = ON                                                                                         | _    | _    | 2*δ <sub>GROUP</sub> + 3*f <sub>ADCD_S</sub>    | _    |
|                          |    |                                                                                        | HPF = OFF                                                                                                                   |      | _    | 2*δ <sub>GROUP</sub> +<br>2*f <sub>ADCD_S</sub> | _    |
| todrecovery              | СС | Overdrive recovery time                                                                | After input comes within range from saturation HPF = ON                                                                     | _    | _    | 2*δ <sub>GROUP</sub> + f <sub>ADCD_S</sub>      | _    |
|                          |    |                                                                                        | HPF = OFF                                                                                                                   | _    | _    | 2*δ <sub>GROUP</sub>                            | _    |
| C <sub>S_D</sub>         | СС | S/D ADC sampling                                                                       | GAIN = 1, 2, 4, 8                                                                                                           | _    | _    | 75*GAIN                                         | fF   |
|                          |    | capacitance after sampling switch <sup>20</sup>                                        | GAIN = 16                                                                                                                   | _    | _    | 600                                             | fF   |
| I <sub>BIAS</sub>        | СС | Bias consumption                                                                       | At least 1 ADCD enabled                                                                                                     |      |      | 3.5                                             | mA   |
| I <sub>ADV_D</sub>       | СС | V <sub>DD_HV_ADV_D</sub> power supply current (each ADC)                               | ADCD enabled                                                                                                                |      |      | 3.5                                             | mA   |
| ΣI <sub>ADR_D</sub>      | СС | Sum of all ADC reference consumption                                                   | ADCD enabled, f <sub>ADCD_M</sub> = 14.4 MHz                                                                                |      | _    | 30                                              | μΑ   |
| SINAD <sub>DIFF150</sub> | СС | Signal to Noise and<br>Distortion Ratio,<br>Differential Mode,<br>150 Ksps output rate | Gain = 1<br>4.5 V < V <sub>DD_HV_ADV_D</sub> < 5.5 V<br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>Tj < 150 °C  | 72   | _    | _                                               | dBFS |
|                          |    |                                                                                        | Gain = 2<br>4.5 V < V <sub>DD_HV_ADV_D</sub> < 5.5 V<br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>Tj < 150 °C  | 72   | _    | _                                               |      |
|                          |    |                                                                                        | Gain = 4<br>4.5 V < V <sub>DD_HV_ADV_D</sub> < 5.5 V<br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>Tj < 150 °C  | 69   | _    | _                                               |      |
|                          |    |                                                                                        | Gain = 8<br>4.5 V < V <sub>DD_HV_ADV_D</sub> < 5.5 V<br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>Tj < 150 °C  | 68.8 | _    | _                                               |      |
|                          |    |                                                                                        | Gain = 16<br>4.5 V < V <sub>DD_HV_ADV_D</sub> < 5.5 V<br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>Tj < 150 °C | 64.8 | _    | _                                               |      |

Table 28. SDn ADC electrical specification<sup>1</sup> (continued)

| Count al                 |    | Davamatar                                                                             | Conditions                                                                                                                                                                                                                                                |     | Value | е   | Unit |
|--------------------------|----|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------|
| Symbol                   |    | Parameter                                                                             | Conditions                                                                                                                                                                                                                                                | Min | Тур   | Max | Unit |
| SINAD <sub>DIFF333</sub> | CC | Signal to Noise and<br>Distortion Ratio,<br>Single-ended Mode,<br>150Ksps output rate | Gain = 1<br>$4.5 \text{ V} < \text{V}_{\text{DD\_HV\_ADV\_D}} < 5.5 \text{ V}$<br>$\text{V}_{\text{DD\_HV\_ADR\_D}} = \text{V}_{\text{DD\_HV\_ADV\_D}}$<br>$\text{Tj} < 150 ^{\circ}\text{C}$                                                             | 66  |       | _   | dBFS |
|                          |    |                                                                                       | Gain = 2<br>4.5 V < V <sub>DD_HV_ADV_D</sub> < 5.5 V<br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>Tj < 150 °C                                                                                                                                | 66  | _     | _   |      |
|                          |    |                                                                                       | Gain = 4<br>4.5 V < V <sub>DD_HV_ADV_D</sub> < 5.5 V<br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>Tj < 150 °C                                                                                                                                | 63  | _     | _   |      |
|                          |    |                                                                                       | $\label{eq:def-Gain} \begin{split} &\text{Gain} = 8 \\ &4.5 \text{ V} < \text{V}_{\text{DD\_HV\_ADV\_D}} < 5.5 \text{ V} \\ &\text{V}_{\text{DD\_HV\_ADR\_D}} = \text{V}_{\text{DD\_HV\_ADV\_D}} \\ &\text{Tj} < 150 ^{\circ}\text{C} \end{split}$        | 62  | 1     | _   |      |
|                          |    |                                                                                       | $\label{eq:def-Gain} \begin{split} &\text{Gain} = 16 \\ &4.5 \text{ V} < \text{V}_{\text{DD\_HV\_ADV\_D}} < 5.5 \text{ V} \\ &\text{V}_{\text{DD\_HV\_ADR\_D}} = \text{V}_{\text{DD\_HV\_ADV\_D}} \\ &\text{Tj} < 150 ^{\circ}\text{C} \end{split}$       | 59  |       | _   |      |
| SINAD <sub>SE150</sub>   | СС | Signal to Noise and<br>Distortion Ratio,<br>Single-ended Mode,<br>150Ksps output rate | $\label{eq:definition} \begin{split} &\text{Gain} = 1 \\ &4.5 \text{ V} < \text{V}_{\text{DD\_HV\_ADV\_D}} < 5.5 \text{ V} \\ &\text{V}_{\text{DD\_HV\_ADR\_D}} = \text{V}_{\text{DD\_HV\_ADV\_D}} \\ &\text{Tj} < 150 ^{\circ}\text{C} \end{split}$      | 66  |       | _   | dBFS |
|                          |    |                                                                                       | Gain = 2<br>$4.5 \text{ V} < \text{V}_{DD\_HV\_ADV\_D} < 5.5 \text{ V}$<br>$\text{V}_{DD\_HV\_ADR\_D} = \text{V}_{DD\_HV\_ADV\_D}$<br>$\text{Tj} < 150 ^{\circ}\text{C}$                                                                                  | 66  | _     | _   |      |
|                          |    |                                                                                       | Gain = 4<br>$4.5 \text{ V} < \text{V}_{DD\_HV\_ADV\_D} < 5.5 \text{ V}$<br>$\text{V}_{DD\_HV\_ADR\_D} = \text{V}_{DD\_HV\_ADV\_D}$<br>$\text{Tj} < 150 ^{\circ}\text{C}$                                                                                  | 63  | _     | _   |      |
|                          |    |                                                                                       | Gain = 8<br>$4.5 \text{ V} < \text{V}_{DD\_HV\_ADV\_D} < 5.5 \text{ V}$<br>$\text{V}_{DD\_HV\_ADR\_D} = \text{V}_{DD\_HV\_ADV\_D}$<br>Tj < 150 °C                                                                                                         | 62  | _     | _   |      |
|                          |    |                                                                                       | $\label{eq:definition} \begin{split} & \text{Gain} = 16 \\ & 4.5 \text{ V} < \text{V}_{\text{DD\_HV\_ADV\_D}} < 5.5 \text{ V} \\ & \text{V}_{\text{DD\_HV\_ADR\_D}} = \text{V}_{\text{DD\_HV\_ADV\_D}} \\ & \text{Tj} < 150 ^{\circ}\text{C} \end{split}$ | 59  |       | _   |      |

Table 28. SDn ADC electrical specification<sup>1</sup> (continued)

| Symbol                 |    | Doromotor                                                                  | Conditions                                                                                                                                                                                                                                      |     | Valu | e   | l lmit |
|------------------------|----|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| Symbol                 |    | Parameter                                                                  | Conditions                                                                                                                                                                                                                                      | Min | Тур  | Max | _ Unit |
| THD <sub>DIFF150</sub> | CC | Total Harmonic<br>Distortion, Differential<br>Mode, 150Ksps<br>output rate | Gain = 1<br>4.5 V < V <sub>DD_HV_ADV_D</sub> < 5.5 V<br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>Tj < 150 °C                                                                                                                      | 65  | _    | _   | dBFS   |
|                        |    |                                                                            | Gain = 2<br>4.5 V < V <sub>DD_HV_ADV_D</sub> < 5.5 V<br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>Tj < 150 °C                                                                                                                      | 68  | _    | _   |        |
|                        |    |                                                                            | Gain = 4<br>4.5 V < V <sub>DD_HV_ADV_D</sub> < 5.5 V<br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>Tj < 150 °C                                                                                                                      | 74  | _    | _   |        |
|                        |    |                                                                            | $\label{eq:Gain} \begin{array}{l} \text{Gain} = 8 \\ \text{4.5 V} < \text{V}_{\text{DD\_HV\_ADV\_D}} < 5.5 \text{ V} \\ \text{V}_{\text{DD\_HV\_ADR\_D}} = \text{V}_{\text{DD\_HV\_ADV\_D}} \\ \text{Tj} < 150 \ ^{\circ}\text{C} \end{array}$  | 80  | _    | _   |        |
|                        |    |                                                                            | $\label{eq:Gain} \begin{split} &\text{Gain} = 16 \\ &4.5 \text{ V} < \text{V}_{\text{DD\_HV\_ADV\_D}} < 5.5 \text{ V} \\ &\text{V}_{\text{DD\_HV\_ADR\_D}} = \text{V}_{\text{DD\_HV\_ADV\_D}} \\ &\text{Tj} < 150 ^{\circ}\text{C} \end{split}$ | 80  | _    | _   |        |
| THD <sub>DIFF333</sub> | CC | Total Harmonic<br>Distortion, Differential<br>Mode, 333Ksps<br>output rate | Gain = 1<br>4.5 V < V <sub>DD_HV_ADV_D</sub> < 5.5 V<br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>Tj < 150 °C                                                                                                                      | 65  | _    | _   | dBFS   |
|                        |    |                                                                            | Gain = 2<br>4.5 V < V <sub>DD_HV_ADV_D</sub> < 5.5 V<br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>Tj < 150 °C                                                                                                                      | 68  | _    | _   |        |
|                        |    |                                                                            | $\label{eq:Gain} \begin{split} &\text{Gain} = 4 \\ &4.5 \text{ V} < \text{V}_{\text{DD\_HV\_ADV\_D}} < 5.5 \text{ V} \\ &\text{V}_{\text{DD\_HV\_ADR\_D}} = \text{V}_{\text{DD\_HV\_ADV\_D}} \\ &\text{Tj} < 150 ^{\circ}\text{C} \end{split}$  | 74  | _    | _   |        |
|                        |    |                                                                            | Gain = 8<br>4.5 V < V <sub>DD_HV_ADV_D</sub> < 5.5 V<br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>Tj < 150 °C                                                                                                                      | 80  | _    | _   |        |
|                        |    |                                                                            | $\label{eq:Gain} \begin{split} &\text{Gain} = 16 \\ &4.5 \text{ V} < \text{V}_{\text{DD\_HV\_ADV\_D}} < 5.5 \text{ V} \\ &\text{V}_{\text{DD\_HV\_ADR\_D}} = \text{V}_{\text{DD\_HV\_ADV\_D}} \\ &\text{Tj} < 150 ^{\circ}\text{C} \end{split}$ | 80  | _    | _   |        |

Table 28. SDn ADC electrical specification<sup>1</sup> (continued)

| Symbol                  | Parameter   | Conditions                                                                                                                                                                                                                                               |     | Valu | е   | Unit |
|-------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Symbol                  | Farameter   | Conditions                                                                                                                                                                                                                                               | Min | Тур  | Max |      |
| THD <sub>SE150</sub> CC | Distortion, | Gain = 1<br>4.5 V < V <sub>DD_HV_ADV_D</sub> < 5.5 V<br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>Tj < 150 °C                                                                                                                               | 68  | _    | _   | dBFS |
|                         |             | Gain = 2<br>4.5 V < V <sub>DD_HV_ADV_D</sub> < 5.5 V<br>V <sub>DD_HV_ADR_D</sub> = V <sub>DD_HV_ADV_D</sub><br>Tj < 150 °C                                                                                                                               | 68  | _    | _   |      |
|                         |             | $\label{eq:definition} \begin{split} & \text{Gain} = 4 \\ & 4.5 \text{ V} < \text{V}_{\text{DD\_HV\_ADV\_D}} < 5.5 \text{ V} \\ & \text{V}_{\text{DD\_HV\_ADR\_D}} = \text{V}_{\text{DD\_HV\_ADV\_D}} \\ & \text{Tj} < 150 ^{\circ}\text{C} \end{split}$ | 68  | _    | _   |      |
|                         |             | $\label{eq:def-Gain} \begin{array}{l} \text{Gain} = 8 \\ \text{4.5 V} < \text{V}_{\text{DD\_HV\_ADV\_D}} < 5.5 \text{ V} \\ \text{V}_{\text{DD\_HV\_ADR\_D}} = \text{V}_{\text{DD\_HV\_ADV\_D}} \\ \text{Tj} < 150 ^{\circ}\text{C} \end{array}$         | 68  | _    | _   |      |
|                         |             |                                                                                                                                                                                                                                                          | 68  | _    | _   |      |

Functional operating conditions are given in the DC electrical specifications. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maxima may affect device reliability or cause permanent damage to the device.

- <sup>3</sup> V<sub>INP</sub> is the input voltage applied to the positive terminal of the SDADC.
- $^4\,\,$  V<sub>INM</sub> is the input voltage applied to the negative terminal of the SDADC.
- When using a GAIN setting of 16, the conversion result will always have a value of zero in the least significant bit. The gives an effective resolution of 15 bits.
- <sup>6</sup> Offset and gain error due to temperature drift can occur in either direction (+/-) for each of the SDADCs on the device.
- <sup>7</sup> Calibration of gain is possible when gain = 1.
  - Offset Calibration should be done with respect to  $0.5*V_{DD\_HV\_ADR\_D}$  for differential mode and single ended mode with negative input= $0.5*V_{DD\_HV\_ADR\_D}$ .
  - Offset Calibration should be done with respect to 0 for "single ended mode with negative input=0".
  - Both offset and Gain Calibration is guaranteed for  $\pm 5\%$  variation of  $V_{DD\_HV\_ADR\_D}$ ,  $\pm 10\%$  variation of  $V_{DD\_HV\_ADV\_D}$ , and  $\pm 50$  °C temperature variation.
- Onversion offset error must be divided by the applied gain factor (1, 2, 4, 8, or 16) to obtain the actual input referred offset error.
- 9 S/D ADC is functional in the range 3.6 V 4.5 V, SNR parameter degrades by 3 dB. Degraded SNR value based on simulation.
- <sup>10</sup> S/D ADC is functional in the range 3.0 V –4.5 V, SNR parameter degrades by 9 dB. Degraded SNR value based on simulation.
- <sup>11</sup> This parameter is guaranteed by bench validation with a small sample of typical devices, and tested in production to a value of 6 dB less.
- <sup>12</sup> Input impedance in differential mode  $Z_{IN}$ (input impedance) =  $Z_{DIFF}$ .

<sup>&</sup>lt;sup>2</sup> For input voltage above the maximum and below the clamp voltage of the input pad, there is no latch-up concern, and the signal will only be 'clipped'.

- <sup>13</sup> Impedance given at  $F_{ADCD\_M}$ = 16 MHz. Impedance is inversely proportional to SDADC clock frequency.  $Z_{DIFF}(F_{ADCD\_M}) = (16 \text{ MHz} / F_{ADCD\_M}) * Z_{DIFF}, Z_{CM} (F_{ADCD\_M}) = (16 \text{MHz} / F_{ADCD\_M}) * Z_{CM}.$
- <sup>14</sup> Input impedance in single-ended mode  $Z_{IN} = (2 * Z_{DIFF} * Z_{CM}) / (Z_{DIFF} + Z_{CM})$ .
- <sup>15</sup> Impedance given at  $F_{ADCD\_M}$ = 16 MHz. Impedance is inversely proportional to SDADC clock frequency.  $Z_{DIFF}(F_{ADCD\_M}) = (16 \text{ MHz} / F_{ADCD\_M}) * Z_{DIFF}, Z_{CM} (F_{ADCD\_M}) = (16 \text{MHz} / F_{ADCD\_M}) * Z_{CM}.$
- <sup>16</sup> Vintcm is the common mode input reference voltage for the SDADC, and has a nominal value of (V<sub>DD\_HV\_ADC</sub> V<sub>SS\_HV\_ADC</sub>) / 2.
- <sup>17</sup> SNR values guaranteed only if external noise on the ADC input pin is attenuated by the required SNR value in the frequency range of f<sub>ADCD\_M</sub> f<sub>ADCD\_S</sub> to f<sub>ADCD\_M</sub> + f<sub>ADCD\_S</sub>, where f<sub>ADCD\_M</sub> is the input sampling frequency, and f<sub>ADCD\_S</sub> is the output sample frequency. A proper external input filter should be used to remove any interfering signals in this frequency range.
- <sup>18</sup> The  $\pm$ 1% passband ripple specification is equivalent to 20 \*  $\log_{10}$  (0.99) = 0.087 dB.
- <sup>19</sup> Propagation of the information from the pin to the register CDR[CDATA] and flags SFR[DFFF], SFR[DFFF] is given by the different modules that need to be crossed: delta/sigma filters, high pass filter, fifo module, clock domain synchronizers. The time elapsed between data availability at pin and internal S/D module registers is given by the below formula:

REGISTER LATENCY = tLATENCY + 0.5/fADCD\_S + 2 (~+1)/fADCD\_M + 2(~+1)fPBRIDGEx\_CLK

where fADCD\_S is the frequency of the sampling clock, fADCD\_M is the frequency of the modulator, and fPBRIDGEx\_CLK is the frequency of the peripheral bridge clock feeds to the ADC S/D module. The (~+1) symbol refers to the number of clock cycles uncertainty (from 0 to 1 clock cycle) to be added due to resynchronization of the signal during clock domain crossing.

Some further latency may be added by the target module (core, DMA, interrupt) controller to process the data received from the ADC S/D module.

# 3.11 Temperature sensor

The following table describes the temperature sensor electrical characteristics.

Value Symbol **Parameter Conditions** Unit Min Max avT CC Temperature monitoring range -40 150 °C CC mV/°C T<sub>SENS</sub> Sensitivity 5.18 T<sub>J</sub> < 150 °C CC Accuracy -3 3 °C  $T_{ACC}$ CC 700 V<sub>DD HV\_ADV\_S</sub> power supply μΑ I<sub>TEMP</sub> SENS current

Table 29. Temperature sensor electrical characteristics

# 3.12 LVDS Fast Asynchronous Serial Transmission (LFAST) pad electrical characteristics

The LFAST pad electrical characteristics apply to both the SIPI and high-speed debug serial interfaces on the device. The same LVDS pad is used for the Microsecond Channel (MSC) and DSPI LVDS interfaces, with different characteristics given in the following tables.

MPC5777M Microcontroller Data Sheet, Rev. 6

<sup>&</sup>lt;sup>20</sup> This capacitance does not include pin capacitance, that can be considered together with external capacitance, before sampling switch.

# 3.12.1 LFAST interface timing diagrams



Figure 16. LFAST and MSC/DSPI LVDS timing definition



Figure 17. Power-down exit time



Figure 18. Rise/fall time

## 3.12.2 LFAST and MSC/DSPI LVDS interface electrical characteristics

The following table contains the electrical characteristics for the LFAST interface.

Table 30. LVDS pad startup and receiver electrical characteristics 1,2

| Symbol                 |    | Parameter                                                         | Conditions | Value |     |      | Unit  |  |  |
|------------------------|----|-------------------------------------------------------------------|------------|-------|-----|------|-------|--|--|
|                        |    | raiailletei                                                       | Conditions | Min   | Тур | Max  | Oille |  |  |
| STARTUP <sup>3,4</sup> |    |                                                                   |            |       |     |      |       |  |  |
| t <sub>STRT_BIAS</sub> | CC | Bias current reference startup time <sup>5</sup>                  | _          | _     | 0.5 | 4    | μs    |  |  |
| t <sub>PD2NM_TX</sub>  | СС | Transmitter startup time (power down to normal mode) <sup>6</sup> | _          | _     | 0.4 | 2.75 | μs    |  |  |

MPC5777M Microcontroller Data Sheet, Rev. 6

Table 30. LVDS pad startup and receiver electrical characteristics<sup>1,2</sup> (continued)

| Symbol                 |    | Parameter                                                         | Conditions                              |                    | Value |                   | Unit  |
|------------------------|----|-------------------------------------------------------------------|-----------------------------------------|--------------------|-------|-------------------|-------|
| Symbol                 |    | raiametei                                                         | Conditions                              | Min                | Тур   | Max               | Oilit |
| t <sub>SM2NM_TX</sub>  | СС | Transmitter startup time (sleep mode to normal mode) <sup>7</sup> | Not applicable to the MSC/DSPI LVDS pad | _                  | 0.2   | 0.5               | μs    |
| t <sub>PD2NM_RX</sub>  | СС | Receiver startup time (power down to normal mode) <sup>8</sup>    | _                                       | _                  | 20    | 40                | ns    |
| t <sub>PD2SM_RX</sub>  | CC | Receiver startup time (power down to sleep mode) <sup>9</sup>     | Not applicable to the MSC/DSPI LVDS pad | _                  | 20    | 50                | ns    |
| I <sub>LVDS_BIAS</sub> | СС | LVDS bias current consumption                                     | Tx or Rx enabled                        | _                  | _     | 0.95              | mA    |
|                        |    | TRANSMISSION LINE CH                                              | ARACTERISTICS (PCB T                    | rack)              |       | •                 |       |
| Z <sub>0</sub>         | SR | Transmission line characteristic impedance                        | _                                       | 47.5               | 50    | 52.5              | Ω     |
| Z <sub>DIFF</sub>      | SR | Transmission line differential impedance                          | _                                       | 95                 | 100   | 105               | Ω     |
|                        |    | RE                                                                | CEIVER                                  |                    |       |                   |       |
| V <sub>ICOM</sub>      | SR | Common mode voltage                                               | _                                       | 0.15 <sup>10</sup> | _     | 1.6 <sup>11</sup> | V     |
| $ \Delta_{VI} $        | SR | Differential input voltage <sup>12</sup>                          | _                                       | 100                | _     | _                 | mV    |
| V <sub>HYS</sub>       | СС | Input hysteresis                                                  | _                                       | 25                 | _     | _                 | mV    |
| R <sub>IN</sub>        | СС | Terminating resistance                                            | 3.0 V-5.5 V                             | 80                 | 125   | 150               | Ω     |
| C <sub>IN</sub>        | СС | Differential input capacitance <sup>13</sup>                      | _                                       | _                  | 3.5   | 6.0               | pF    |
| I <sub>LVDS_RX</sub>   | СС | Receiver DC current consumption                                   | Enabled                                 |                    |       | 0.5               | mA    |

The LVDS pad startup and receiver electrical characteristics in this table apply to both the LFAST & High-speed Debug (HSD) LVDS pad, and the MSC/DSPI LVDS pad except where noted in the conditions.

 $<sup>^2</sup>$  All LVDS pad electrical characteristics are valid from –40  $^{\circ}\text{C}$  to 150  $^{\circ}\text{C}$ .

All startup times are defined after a 2 peripheral bridge clock delay from writing to the corresponding enable bit in the LVDS control registers (LCR) of the LFAST and High-Speed Debug modules. The value of the LCR bits for the LFAST/HSD modules don't take effect until the corresponding SIUL2 MSCR ODC bits are set to LFAST LVDS mode. Startup times for MSC/DSPI LVDS are defined after 2 peripheral bridge clock delay after selecting MSC/DSPI LVDS in the corresponding SIUL2 MSCR ODC field.

Startup times are valid for the maximum external loads CL defined in both the LFAST/HSD and MSC/DSPI transmitter electrical characteristic tables.

<sup>&</sup>lt;sup>5</sup> Bias startup time is defined as the time taken by the current reference block to reach the settling bias current after being enabled.

<sup>&</sup>lt;sup>6</sup> Total transmitter startup time from power down to normal mode is t<sub>STRT\_BIAS</sub> + t<sub>PD2NM\_TX</sub> + 2 peripheral bridge clock periods.

Total transmitter startup time from sleep mode to normal mode is t<sub>SM2NM\_TX</sub> + 2 peripheral bridge clock periods. Bias block remains enabled in sleep mode.

Total receiver startup time from power down to normal mode is t<sub>STRT\_BIAS</sub> + t<sub>PD2NM\_RX</sub> + 2 peripheral bridge clock periods.

Total receiver startup time from power down to sleep mode is t<sub>PD2SM\_RX</sub> + 2 peripheral bridge clock periods. Bias block remains enabled in sleep mode.

<sup>&</sup>lt;sup>10</sup> Absolute min = 0.15 V - (285 mV/2) = 0 V

<sup>&</sup>lt;sup>11</sup> Absolute max = 1.6 V + (285 mV/2) = 1.743 V

Table 31. LFAST transmitter electrical characteristics 1,2

| Symbo                | ı  | Parameter                                                                               | Conditions                       |      | Unit |                      |       |
|----------------------|----|-----------------------------------------------------------------------------------------|----------------------------------|------|------|----------------------|-------|
| Symbo                | ,  | Farameter                                                                               | Conditions                       | Min  | Тур  | Max                  | Oiiii |
| f <sub>DATA</sub>    | SR | Data rate                                                                               | _                                | _    | _    | 312/320 <sup>3</sup> | Mbps  |
| Vos                  | СС | Common mode voltage                                                                     | _                                | 1.08 | _    | 1.32                 | V     |
| lvodl                | СС | Differential output voltage swing (terminated) <sup>4,5</sup>                           | _                                | 110  | 171  | 285                  | mV    |
| t <sub>TR</sub>      | СС | Rise/Fall time (absolute value of the differential output voltage swing) <sup>4,5</sup> | _                                | 0.26 | _    | 1.5                  | ns    |
| C <sub>L</sub>       | SR | External lumped differential load                                                       | $V_{DD\_HV\_IO} = 4.5 \text{ V}$ | _    | _    | 10.0                 | pF    |
|                      |    | capacitance <sup>3</sup>                                                                | $V_{DD\_HV\_IO} = 3.0 \text{ V}$ | _    | _    | 8.5                  |       |
| I <sub>LVDS_TX</sub> | СС | Transmitter DC current consumption                                                      | Enabled                          | _    | _    | 3.2                  | mA    |

The LFAST and High-Speed Debug LFAST pad electrical characteristics are based on worst case internal capacitance values shown in Figure 19.

Table 32. MSC/DSPI LVDS transmitter electrical characteristics <sup>1,2</sup>

| Symbo                |    | Parameter                                                                               | Conditions                       |      | Unit |      |       |
|----------------------|----|-----------------------------------------------------------------------------------------|----------------------------------|------|------|------|-------|
| Symbo                | '1 | Farameter                                                                               | Conditions                       | Min  | Тур  | Max  | Joint |
|                      |    | Data Rat                                                                                | е                                |      | I.   | I.   | 1     |
| f <sub>DATA</sub>    | SR | Data rate                                                                               | _                                |      |      | 80   | Mbps  |
| Vos                  | CC | Common mode voltage                                                                     | _                                | 1.08 | _    | 1.32 | V     |
| lvodl                | CC | Differential output voltage swing (terminated) <sup>3,4</sup>                           | _                                | 150  | 214  | 400  | mV    |
| t <sub>TR</sub>      | CC | Rise/Fall time (absolute value of the differential output voltage swing) <sup>3,4</sup> | _                                | 0.8  | _    | 4.0  | ns    |
| C <sub>L</sub>       | SR | External lumped differential load                                                       | $V_{DD\_HV\_IO} = 4.5 \text{ V}$ | _    | _    | 50   | pF    |
|                      |    | capacitance <sup>3</sup>                                                                | $V_{DD\_HV\_IO} = 3.0 \text{ V}$ | _    | _    | 39   |       |
| I <sub>LVDS_TX</sub> | СС | Transmitter DC current consumption                                                      | Enabled                          | _    | _    | 4.0  | mA    |

<sup>1</sup> The MSC and DSPI LVDS pad electrical characteristics are based on the application circuit and typical worst case internal capacitance values given in Figure 19.

#### MPC5777M Microcontroller Data Sheet, Rev. 6

<sup>12</sup> The LXRXOP[0] bit in the LFAST LVDS Control Register (LCR) must be set to one to ensure proper LFAST receive timing.

<sup>&</sup>lt;sup>13</sup> Total internal capacitance including receiver and termination, co-bonded GPIO pads, and package contributions.

All LFAST and High-Speed Debug LVDS pad electrical characteristics are valid from -40 °C to 150 °C.

The 312 Mbps data rate is achieved with a 26 MHz reference clock, and 320 Mbps is achieved with a 10 or 20 MHz reference clock.

<sup>&</sup>lt;sup>4</sup> Valid for maximum data rate f<sub>DATA</sub>. Value given is the capacitance on each terminal of the differential pair, as shown in Figure 19.

<sup>&</sup>lt;sup>5</sup> Valid for maximum external load C<sub>1</sub>.

<sup>&</sup>lt;sup>2</sup> All MSC and DSPI LVDS pad electrical characteristics are valid from -40 °C to 150 °C.

- Valid for maximum data rate f<sub>DATA</sub>. Value given is the capacitance on each terminal of the differential pair, as shown in Figure 19.
- <sup>4</sup> Valid for maximum external load C<sub>L</sub>.



Figure 19. LVDS pad external load diagram

## 3.12.3 LFAST PLL electrical characteristics

The following table contains the electrical characteristics for the LFAST PLL.

Table 33. LFAST PLL electrical characteristics<sup>1</sup>

| Symbol              | Symbol Parameter |                                           | Conditions                   |     | Unit    |     |     |
|---------------------|------------------|-------------------------------------------|------------------------------|-----|---------|-----|-----|
| Symbol              |                  | Farameter                                 | Conditions                   | Min | Nominal | Max |     |
| f <sub>RF_REF</sub> | SR               | PLL reference clock frequency             | _                            | 10  | _       | 26  | MHz |
| ERR <sub>REF</sub>  | СС               | PLL input reference clock frequency error | _                            | -1  | _       | 1   | %   |
| DC <sub>REF</sub>   | СС               | PLL input reference clock duty cycle      | _                            | 45  | _       | 55  | %   |
| PN                  | СС               | Integrated phase noise (single side band) | f <sub>RF_REF</sub> = 20 MHz | _   | _       | -58 | dBc |
|                     |                  |                                           | f <sub>RF_REF</sub> = 10 MHz | _   | _       | -64 |     |

MPC5777M Microcontroller Data Sheet, Rev. 6

Table 33. LFAST PLL electrical characteristics<sup>1</sup> (continued)

| Symbol              |    | Parameter                                     | Conditions                                     |      | Unit             |     |     |
|---------------------|----|-----------------------------------------------|------------------------------------------------|------|------------------|-----|-----|
| Cymbol              |    | i didilicici                                  | Conditions                                     | Min  | Nominal          | Max |     |
| f <sub>VCO</sub>    | СС | PLL VCO frequency                             | _                                              | _    | 640 <sup>2</sup> | _   | MHz |
| t <sub>LOCK</sub>   | СС | PLL phase lock <sup>3</sup>                   | _                                              | _    | _                | 40  | μs  |
| ∆PER <sub>REF</sub> | SR | Input reference clock jitter (peak to peak)   | Single period,<br>f <sub>RF_REF</sub> = 10 MHz | _    | _                | 300 | ps  |
|                     |    |                                               | Long term,<br>f <sub>RF_REF</sub> = 10 MHz     | -500 | _                | 500 | ps  |
| ΔPER <sub>EYE</sub> | СС | Output Eye Jitter (peak to peak) <sup>4</sup> | _                                              |      | _                | 400 | ps  |

<sup>&</sup>lt;sup>1</sup> The specifications in this table apply to both the interprocessor bus and debug LFAST interfaces.

## 3.13 Aurora LVDS electrical characteristics

The following table describes the Aurora LVDS electrical characteristics.

#### **NOTE**

The Aurora interface is AC coupled, so there is no common-mode voltage specification.

Table 34. Aurora LVDS electrical characteristics 1,2

| Symbol                |    | Parameter                                                   | Conditions                                      |      | Value | 1              | Unit  |
|-----------------------|----|-------------------------------------------------------------|-------------------------------------------------|------|-------|----------------|-------|
| Symbol                |    | raiametei                                                   | Conditions                                      | Min  | Тур   | Max            | Oilit |
|                       |    | Transmitte                                                  | er                                              |      |       |                |       |
| F <sub>TX</sub>       | СС | Transmit Data Rate                                          | _                                               | _    | _     | 1.25           | Gbps  |
| ΔV <sub>OD_LVDS</sub> | CC | Differential output voltage swing (terminated) <sup>3</sup> | _                                               | ±400 | ±600  | ±800           | mV    |
| t <sub>TR_LVDS</sub>  | СС | Rise/Fall time (10%–90% of swing)                           | _                                               | 60   | _     | _              | ps    |
| R <sub>V_L_Tx</sub>   | SR | Differential Terminating resistance                         | _                                               | 81   | 100   | 120            | Ω     |
| T <sub>Loss</sub>     | CC | Transmission Line Loss due to loading effects               | _                                               | _    | _     | 6 <sup>4</sup> | dB    |
|                       |    | Transmission line characte                                  | ristics (PCB track)                             |      |       |                |       |
| L <sub>LINE</sub>     | SR | Transmission line length                                    | _                                               | _    | _     | 20             | cm    |
| Z <sub>LINE</sub>     | SR | Transmission line characteristic impedance                  | _                                               | 45   | 50    | 55             | Ω     |
| C <sub>ac_clk</sub>   | SR | Clock Receive Pin External AC Coupling Capacitance          | Values are nominal, valid for +/- 50% tolerance | 100  | _     | 270            | pF    |

#### MPC5777M Microcontroller Data Sheet, Rev. 6

The 640 MHz frequency is achieved with a 10 MHz or 20 MHz reference clock. With a 26 MHz reference, the VCO frequency is 624 MHz.

The time from the PLL enable bit register write to the start of phase locks is maximum 2 clock cycles of the peripheral bridge clock that is connected to the PLL on the device.

<sup>&</sup>lt;sup>4</sup> Measured at the transmitter output across a 100 Ohm termination resistor on a device evaluation board. See Figure 19.

Table 34. Aurora LVDS electrical characteristics<sup>1,2</sup> (continued)

| Symbol              |    | Parameter                                      | Conditions                                      |     | Unit |      |      |
|---------------------|----|------------------------------------------------|-------------------------------------------------|-----|------|------|------|
| Symbol              |    | Tarameter                                      |                                                 | Min | Тур  | Max  | Onit |
| C <sub>ac_tx</sub>  | SR | Transmit Lane External AC Coupling Capacitance | Values are nominal, valid for +/- 50% tolerance | 250 | _    | 2000 | pF   |
|                     |    | Receiver                                       |                                                 |     | •    |      |      |
| F <sub>RX</sub>     | CC | Receive Clock Rate                             | T <sub>J</sub> = 150 °C                         | _   | _    | 1.25 | Gbps |
| $ \Delta V_{I\_L} $ | SR | Differential input voltage (peak to peak)      | _                                               | 200 | _    | 1000 | mV   |
| R <sub>V_L_Rx</sub> | СС | Differential Terminating resistance            | _                                               | 81  | 100  | 120  | Ω    |

All Aurora electrical characteristics are valid from -40 °C to 150 °C, except where noted.

 $<sup>^{2}\,</sup>$  All specifications valid for maximum transmit data rate F<sub>TX</sub>.

<sup>&</sup>lt;sup>3</sup> The minimum value of 400 mV is only valid for differential terminating resistance ( $R_{V\_L}$ ) = 99 ohm to 101 ohm. The differential output voltage swing tracks with the value of  $R_{V\_L}$ .

<sup>&</sup>lt;sup>4</sup> Transmission line loss maximum value is specified for the maximum drive level of the Aurora transmit pad.

### 3.14 Power management: PMC, POR/LVD, sequencing

# 3.14.1 Power management electrical characteristics

The power management module monitors the different power supplies. It also generates the internal supplies that are required for correct device functionality. The power management is supplied by the  $V_{DD\ HV\ PMC}$  supply (see Table 8).

### 3.14.2 Power management integration

In order to ensure correct functionality of the device, it is recommended to follow below integration scheme.



Figure 20. Recommended supply pin circuits

The following table describes the supply stability capacitances required on the device for proper operation.

Table 35. Device power supply integration

| Symbol              |    | Paramet                                                            | or                                                    | Conditions                              | Value <sup>1</sup> |     |     | Unit  |
|---------------------|----|--------------------------------------------------------------------|-------------------------------------------------------|-----------------------------------------|--------------------|-----|-----|-------|
| Symbol              |    | raianiei                                                           | .c.i                                                  | Conditions                              | Min                | Тур | Max | Oiiit |
| C <sub>LV</sub>     | SR | Minimum VDD_LV external                                            | Bulk capacitance                                      | External regulator                      | 10                 | -   | _   | μF    |
|                     |    | capacitance <sup>2</sup>                                           | Total bypass capacitance at external pin <sup>3</sup> | bandwidth > 20 KHz                      | Note<br>3          | _   | _   |       |
| C <sub>HV_IO</sub>  | SR | Minimum VDD_HV_IO exter                                            | nal capacitance                                       | _                                       | 4.7                | _   | _   | μF    |
| C <sub>HV_FLA</sub> | SR | Minimum VDD_HV_FLA ext                                             | ernal capacitance <sup>4,5</sup>                      | _                                       | 0.75               | 1.5 | _   | μF    |
| C <sub>HV_PMC</sub> | SR | Minimum V <sub>DD_HV_PMC</sub> External Capacitance <sup>6,7</sup> |                                                       | 512 BGA balls A29,<br>B28, F24, and G23 | 2.2                | 4.7 | _   | μF    |
| C <sub>HV_ADC</sub> | SR | Minimum V <sub>DD_HV_ADV</sub> exter                               | nal capacitance <sup>8</sup>                          |                                         | 1.5                | 3.3 | _   | μF    |

<sup>&</sup>lt;sup>1</sup> See Figure 20 for capacitor integration.

#### 

Table 36. Flash power supply

| Symbo                    | ı  | Parameter                         | Conditions                                                                        |                  | Value | Unit |   |
|--------------------------|----|-----------------------------------|-----------------------------------------------------------------------------------|------------------|-------|------|---|
| Зушьо                    | •  | raiametei                         |                                                                                   |                  | Тур   | Max  |   |
| V <sub>DD_HV_FLA</sub> 1 | CC | Flash regulator DC output voltage | Before trimming                                                                   | 3.1 <sup>2</sup> | 3.3   | 3.5  | V |
|                          |    |                                   | After trimming $-40$ °C $\leq T_J \leq 25$ °C                                     | 3.15             | 3.3   | 3.4  |   |
|                          |    |                                   | After trimming $25^{\circ}\text{C} < \text{T}_{\text{J}} \le 150^{\circ}\text{C}$ | 3.10             | 3.3   | 3.4  |   |

Min value accounts for all static and dynamic variations of the regulator (min cap as 0,75uF).

MPC5777M Microcontroller Data Sheet, Rev. 6

<sup>&</sup>lt;sup>2</sup> Recommended X7R or X5R ceramic low ESR capacitors, ±15% variation over voltage, temperature, and aging.

<sup>&</sup>lt;sup>3</sup> Each VDD\_LV pin requires both a 0.1μF and 0.01μF capacitor for high-frequency bypass and EMC requirements.

<sup>&</sup>lt;sup>4</sup> The recommended flash regulator composition capacitor is 1.5 μF typical X7R or X5R, with –50% and +35% as min and max. This puts the min cap at 0.75 μF.

Start-up time of the internal flash regulator from release of the LVD360 is worst case 500 us. This is based on the typical CHV\_FLA bulk capacitance value.

<sup>&</sup>lt;sup>6</sup> For noise filtering it is recommended to add a high frequency bypass capacitance of 0.1 μF between V<sub>DD\_HV\_PMC</sub> and V<sub>SS\_HV</sub>.

<sup>&</sup>lt;sup>7</sup> In the 512BGA package, V<sub>DD\_HV\_PMC</sub> is shorted to V<sub>DD\_HV\_IO\_MAIN</sub>. Use a local 200 nF capacitor on 512BGA balls A29, B28, F24, G3, in addition to the normal V<sub>DD\_HV\_IO\_MAIN</sub> bulk and local external capacitance.

For noise filtering it is recommended to add a high frequency bypass capacitance of 0.1 μF between V<sub>DD\_HV\_ADV</sub> and V<sub>SS HV ADV</sub>.

<sup>&</sup>lt;sup>2</sup> Min value of 3.1 V for VDD\_HV\_REG at 3.15V assumes that the auxiliary regulator on VDD\_LV does not actively provide any current to the chip. If the auxiliary regulator actively provides current, the min value may go lower than 3.1 V drop to IR drop caused by auxiliary current demanding on VDD\_HV\_REG supply.

# 3.14.4 Device voltage monitoring

The LVD/HVDs and their associated levels for the device are given in the following table. The figure below illustrates the workings of voltage monitoring threshold.



Figure 21. Voltage monitor threshold definition

Table 37. Voltage monitor electrical characteristics<sup>1</sup>

| Symbol                             |    | Parameter                                                   | Conditions                                |      |     | Unit |       |
|------------------------------------|----|-------------------------------------------------------------|-------------------------------------------|------|-----|------|-------|
| Cyllibol                           |    | i diametei                                                  | Conditions                                | Min  | Тур | Max  | Oille |
| V <sub>PORUP_LV</sub> <sup>2</sup> | СС | LV supply power on reset threshold                          | Rising voltage (power up)                 | 1111 | _   | 1235 | mV    |
|                                    |    |                                                             | Falling voltage (power down) <sup>3</sup> | 1015 | _   | 1125 |       |
|                                    |    |                                                             | Hysteresis on power-up                    | 50   | _   | _    |       |
| V <sub>LVD096</sub>                | СС | LV internal <sup>4</sup> supply low voltage monitoring      | See note <sup>5</sup>                     | 1015 | _   | 1145 | mV    |
| V <sub>LVD108</sub>                | СС | Core LV internal <sup>4</sup> supply low voltage monitoring | See note <sup>6</sup>                     | 1150 | _   | 1220 | mV    |
| V <sub>LVD112</sub>                | СС | LV external <sup>7</sup> supply low voltage monitoring      | See note <sup>5</sup>                     | 1175 |     | 1235 | mV    |

MPC5777M Microcontroller Data Sheet, Rev. 6

Table 37. Voltage monitor electrical characteristics<sup>1</sup> (continued)

| Symbol                                                             |    | Dozomatov                                                    | Canditions                                          |      | Value |                    | Unit |
|--------------------------------------------------------------------|----|--------------------------------------------------------------|-----------------------------------------------------|------|-------|--------------------|------|
| Symbol                                                             |    | Parameter                                                    | Conditions                                          | Min  | Тур   | Max                | Unit |
| V <sub>HVD140</sub>                                                | CC | LV external <sup>10</sup> supply high voltage monitoring     | See note <sup>8</sup>                               | 1385 | _     | 1475               | mV   |
| V <sub>HVD145</sub>                                                | СС | V externa <sup>10</sup> supply high voltage — eset threshold |                                                     | 1430 | _     | 1510               | mV   |
| V <sub>PORUP_HV</sub> <sup>2</sup>                                 | СС | HV supply power on reset threshold <sup>9</sup>              | Rising voltage (power up) on PMC/IO Main supply     | 4040 | _     | 4480 <sup>10</sup> | mV   |
|                                                                    |    |                                                              | Rising voltage (power up) on IO JTAG and Osc supply | 2730 | _     | 3030               |      |
|                                                                    |    |                                                              | Rising voltage (power up) on ADC supply             | 2870 | _     | 3182               |      |
|                                                                    |    |                                                              | Falling voltage (power down) <sup>11</sup>          | 2850 | _     | 3162               |      |
|                                                                    |    |                                                              | Hysteresis on power up <sup>12</sup>                | 878  | _     | 1630               |      |
| V <sub>POR240</sub> CC HV supply power-on reset voltage monitoring |    |                                                              | Rising voltage                                      | 2420 | _     | 2780               | mV   |
|                                                                    |    | monitoring                                                   | Falling voltage                                     | 2400 | _     | 2760               |      |
| V <sub>LVD270</sub>                                                | СС | HV supply low voltage monitoring                             | Rising voltage                                      | 2750 | _     | 3000               | mV   |
|                                                                    |    |                                                              | Falling voltage                                     | 2700 | _     | 2950               |      |
| V <sub>LVD295</sub>                                                | СС | Flash supply low voltage                                     | Rising voltage                                      | _    | _     | 3120               | mV   |
|                                                                    |    | monitoring <sup>13</sup>                                     | Falling voltage                                     | 2920 | _     | 3100               |      |
| V <sub>HVD360</sub>                                                | СС | Flash supply high voltage monitoring                         | Rising voltage                                      | 3435 | _     | 3650               | mV   |
|                                                                    |    |                                                              | Falling voltage                                     | 3415 | _     | _                  |      |
| V <sub>LVD360</sub>                                                | СС | HV supply low voltage monitoring                             | Rising voltage                                      | _    | _     | 4000               | mV   |
|                                                                    |    |                                                              | Falling voltage                                     | 3600 | _     | 3880               |      |
| V <sub>LVD400</sub>                                                | СС | HV supply low voltage monitoring                             | Rising voltage                                      | 4110 | _     | 4410               | mV   |
|                                                                    |    |                                                              | Falling voltage                                     | 3970 | _     | 4270               |      |
| V <sub>HVD600</sub>                                                | СС | HV supply high voltage monitoring                            | Rising voltage                                      | 5560 |       | 5960               | mV   |
|                                                                    |    |                                                              | Falling voltage                                     | 5500 |       | 5900               | 1    |
| t <sub>VDASSERT</sub>                                              | СС | Voltage detector threshold crossing assertion                | _                                                   | 0.1  | _     | 2                  | μs   |
| t <sub>VDRELEASE</sub>                                             | СС | Voltage detector threshold crossing de-assertion             | _                                                   | 5    | _     | 20                 | μs   |

For  $V_{DD\_LV}$  levels, a maximum of 30 mV IR drop is incurred from the pin to all sinks on the die. For other LVD, the IR drop is estimated by multiplying the supply current by 0.5  $\Omega$ .

### MPC5777M Microcontroller Data Sheet, Rev. 6

VPORUP\_LV and VPORUP\_HV threshold are untrimmed values before completion of the power-up sequence. All other LVD/HVD thresholds are provided after trimming.

<sup>&</sup>lt;sup>3</sup> Assume all of LVDs on LV supplies disabled.

<sup>&</sup>lt;sup>4</sup> LV internal supply levels are measured on device internal supply grid after internal voltage drop.

<sup>5</sup> LVD is released after t<sub>VDRELEASE</sub> temporization when *upper* threshold is crossed, LVD is asserted t<sub>VDASSERT</sub> after detection when *lower* threshold is crossed.

- This specification is driven by LVD108\_C. There are additional LVDs on PLL and Flash VDD\_LV supply nets which will assert at voltage below LVD108\_C.
- LV external supply levels are measured on the die side of the package bond wire after package voltage drop. This is monitoring external regulator supply voltage and board voltage drop. This does not guarantee device is working down to minimum threshold. For minimum supply, refer to operating condition table.
- <sup>8</sup> HVD is released after t<sub>VDRELEASE</sub> temporization when *lower* threshold is crossed, HVD is asserted t<sub>VDASSERT</sub> after detection when *upper* threshold is crossed. HVD140 does not cause reset.
- <sup>9</sup> This supply also needs to be below 5472 mV (untrimmed HVD600 min)
- <sup>10</sup> The PMC supply also needs to be below 5472 mV (untrimmed HVD600 mV).
- <sup>11</sup> Untrimmed LVD300 A will be asserted first on power down.
- <sup>12</sup> Hysteresis is implemented only between the VDD\_HV\_IO\_MAIN High voltage Supplies and the ADC high voltage supply. When these two supplies are shorted together, the hysteresis is as is shown in Table 37. If the supplies are not shorted (VDD\_IO\_MAIN and ADC high voltage supply), then there will be no hysteresis on the high voltage supplies.
- <sup>13</sup> V<sub>DD HV</sub> FLA supply range is guaranteed by internal regulator.

### 3.14.5 Power up/down sequencing

Table 38 shows the constraints and relationships for the different power supplies

Table 38. Device supply relation during power-up/power-down sequence

|            |                        |              | Supply 2 <sup>1</sup>  |                       |                        |                        |                        |                      |                     |
|------------|------------------------|--------------|------------------------|-----------------------|------------------------|------------------------|------------------------|----------------------|---------------------|
|            |                        | $V_{DD\_LV}$ | V <sub>DD_HV_PMC</sub> | V <sub>DD_HV_IO</sub> | V <sub>DD_HV_FLA</sub> | V <sub>DD_HV_ADV</sub> | V <sub>DD_HV_ADR</sub> | ALTREFn <sup>2</sup> | V <sub>DDSTBY</sub> |
|            | $V_{DD\_LV}$           |              |                        |                       |                        |                        |                        |                      |                     |
|            | V <sub>DD_HV_PMU</sub> |              |                        |                       |                        |                        |                        |                      |                     |
| _          | V <sub>DD_HV_IO</sub>  |              |                        |                       |                        |                        |                        |                      |                     |
| <u>y</u> 1 | $V_{DD\_HV\_FLA}$      |              | 2 mA <sup>3</sup>      |                       |                        |                        |                        |                      |                     |
| Supply 11  | $V_{DD\_HV\_ADV}$      |              |                        |                       |                        |                        |                        |                      |                     |
| 0,         | V <sub>DD_HV_ADR</sub> |              |                        |                       |                        | 5 mA                   |                        |                      |                     |
|            | ALTREFn                |              |                        | 10 mA <sup>4</sup>    |                        | 10 mA <sup>4</sup>     |                        |                      |                     |
|            | V <sub>DDSTBY</sub>    |              |                        |                       |                        |                        |                        |                      |                     |

Red cells: supply1 (row) can exceed supply2 (column), granted that external circuitry ensure current flowing from supply1 is less than absolute maximum rating current value provided.

During power-up, all functional terminals are maintained into a known state as described within the following table.

MPC5777M Microcontroller Data Sheet, Rev. 6

ALTREFn are the alternate references for the ADC that can be used in place of the default reference (V<sub>DD\_HV\_ADR\_\*</sub>). They are SARB.ALTREF and SAR2.ALTREF.

<sup>&</sup>lt;sup>3</sup> V<sub>DD HV FLA</sub> is generated internally in normal mode. Above current constraints is guaranteed.

<sup>&</sup>lt;sup>4</sup> ADC performances is not guaranteed with ALTREFn above V<sub>DD HV IO</sub> / V<sub>DD HV ADV</sub>

POWERUP<sup>2</sup> **TERMINAL RESET DEFAULT** Comments TYPE1 pad state<sup>3</sup> pad state pad state **PORST** Strong Weak pull-down Weak pull-down Power-on reset pad pull-down<sup>4</sup> ESR0<sup>5</sup> Strong pull-down Weak pull-up Functional reset pad. Strong pull-down ESR1 High impedance Weak pull-up Weak pull-up Weak pull-down<sup>6</sup> Weak pull-down<sup>6</sup> **TESTMODE** Weak pull-down **GPIO** Weak pull-up4 Weak pull-up Weak pull-up **ANALOG** High impedance High impedance High impedance ERROR0 High impedance High impedance High impedance During functional reset, pad state can be overridden by FCCU **JCOMP** High impedance Weak pull-down Weak pull-down TCK High impedance Weak pull-down Weak pull-down **TMS** Weak pull-up Weak pull-up High impedance TDI High impedance Weak pull-up Weak pull-up TDO High impedance Weak pull-up High impedance

Table 39. Functional terminals state during power-up and reset

# 3.15 Flash memory electrical characteristics

The following sections contain flash memory electrical specifications.

# 3.15.1 Flash memory program and erase specifications NOTE

All timing, voltage, and current numbers specified in this section are defined for a single embedded flash memory within an SoC, and represent average currents for given supplies and operations.

MPC5777M Microcontroller Data Sheet, Rev. 6

<sup>&</sup>lt;sup>1</sup> Refer to pinout information for terminal type

POWERUP state is guaranteed from V<sub>DD\_HV\_IO</sub>>1.1 V and maintained until supply cross the power-on reset threshold: V<sub>PORUP\_LV</sub> for LV supply, V<sub>PORUP\_HV</sub> for high voltage supply.

<sup>&</sup>lt;sup>3</sup> Before software configuration

<sup>&</sup>lt;sup>4</sup> Pull-down and pull-up strength are provided as part of Table 13 in Section 3.6.1, I/O input DC characteristics. Pull-up/Pull-down are activated within 2 μs after internal reset has been asserted. Actual pad transition will depend on external capacitance.

<sup>&</sup>lt;sup>5</sup> Unlike ESR0, ESR1 is provided as normal GPIO and implements weak pull-up during power-up.

An internal pull-down is implemented on the TESTMODE pin to prevent the device from entering test mode if the package TESTMODE pin is not connected. It is recommended to connect the TESTMODE pin to V<sub>SS\_HV\_IO</sub> on the board for maximum robustness, but not required. The value of TESTMODE is latched at the negation of reset and has no affect afterward. The device will not exit functional reset with the TESTMODE pin asserted during power-up. The TESTMODE pin can be connected externally directly to ground without any other components.

Table 40 shows the estimated Program/Erase times.

Table 40. Flash memory program and erase specifications (pending characterization)

|                      |                                    |     | Fac<br>Program              | tory<br>nming <sup>3,4</sup>     | F                                      |                |                     |       |
|----------------------|------------------------------------|-----|-----------------------------|----------------------------------|----------------------------------------|----------------|---------------------|-------|
| Symbol               | I Characteristic <sup>1</sup>      |     | Initial Max                 | Initial Max<br>Full Temp         | Typical<br>End of<br>Life <sup>5</sup> | Lifetir        | ne Max <sup>6</sup> | Units |
|                      |                                    |     | 20°C≤ T <sub>a</sub> ≤ 30°C | -40°C≤ T <sub>J</sub><br>≤ 150°C | -40°C≤ T <sub>J</sub> ≤ 150 °C         | ≤ 1,000 cycles | ≤ 250,000 cycles    |       |
| t <sub>dwpgm</sub>   | Doubleword (64 bits) program time  | 43  | 100                         | 150                              | 55                                     | 500            |                     | μs    |
| t <sub>ppgm</sub>    | Page (256 bits) program time       | 73  | 200                         | 300                              | 108                                    | 500            |                     | μs    |
| t <sub>qppgn</sub>   | Quad-page (1024 bits) program time | 268 | 800                         | 1,200                            | 396                                    | 2,000          |                     | μs    |
| t <sub>16kers</sub>  | 16 KB Block erase time             | 168 | 290                         | 320                              | 250                                    | 1,             | 000                 | ms    |
| t <sub>16kpgn</sub>  | 16 KB Block program time           | 34  | 45                          | 50                               | 40                                     | 1,             | 000                 | ms    |
| t <sub>32kers</sub>  | 32 KB Block erase time             | 217 | 360                         | 390                              | 310                                    | 1,             | 200                 | ms    |
| t <sub>32kpgm</sub>  | 32 KB Block program time           | 69  | 100                         | 110                              | 90                                     | 1.             | 200                 | ms    |
| t <sub>64kers</sub>  | 64 KB Block erase time             | 315 | 490                         | 590                              | 420                                    | 1,             | 600                 | ms    |
| t <sub>64kpgm</sub>  | 64 KB Block program time           | 138 | 180                         | 210                              | 170                                    | 1,600          |                     | ms    |
| t <sub>256kers</sub> | 256 KB Block erase time            | 884 | 1,520                       | 2,030                            | 1,080                                  | 4,000 —        |                     | ms    |
| t <sub>256kpgm</sub> | 256 KB Block program time          | 552 | 720                         | 880                              | 650                                    | 4,000          | _                   | ms    |

Program times are actual hardware programming times and do not include software overhead. Block program times assume quad-page programming.

<sup>&</sup>lt;sup>2</sup> Typical program and erase times represent the median performance and assume nominal supply values and operation at 25 °C. Typical program and erase times may be used for throughput calculations.

 $<sup>^3</sup>$  Conditions:  $\leq$  150 cycles, nominal voltage.

<sup>&</sup>lt;sup>4</sup> Plant Programming times provide guidance for timeout limits used in the factory.

<sup>&</sup>lt;sup>5</sup> Typical End of Life program and erase times represent the median performance and assume nominal supply values. Typical End of Life program and erase values may be used for throughput calculations.

<sup>&</sup>lt;sup>6</sup> Conditions: -40°C≤ T<sub>J</sub> ≤ 150°C; full spec voltage.

# 3.15.2 Flash memory FERS program and erase specifications

Table 41. Flash memory FERS program and erase specifications (pending characterization)

|                      |                                    | Factory P        | Factory Programming with FERS=1 and Vfers pin is 5V ± 5% <sup>2</sup> |                                          |       |  |  |
|----------------------|------------------------------------|------------------|-----------------------------------------------------------------------|------------------------------------------|-------|--|--|
| Symbol               | Characteristic <sup>1</sup>        | Typ <sup>3</sup> | Initial Max                                                           | Initial Max<br>Full Temp                 | Units |  |  |
|                      |                                    |                  | 20°C≤T <sub>A</sub> ≤30°C <sup>4</sup>                                | -40°C≤T <sub>J</sub> ≤150°C <sup>4</sup> |       |  |  |
| t <sub>dwpgm</sub>   | Doubleword (64 bits) program time  | 30               | 90                                                                    | 135                                      | μs    |  |  |
| t <sub>ppgm</sub>    | Page (256 bits) program time       | 43               | 145                                                                   | 218                                      | μs    |  |  |
| t <sub>qppgn</sub>   | Quad-page (1024 bits) program time | 134              | 530                                                                   | 795                                      | μs    |  |  |
| t <sub>16kers</sub>  | 16 KB erase time                   | 160              | 782                                                                   | 782                                      | ms    |  |  |
| t <sub>16kpgn</sub>  | 16 KB program time                 | 18               | 24                                                                    | 35                                       | ms    |  |  |
| t <sub>32kers</sub>  | 32 KB erase time                   | 190              | 782                                                                   | 782                                      | ms    |  |  |
| t <sub>32kpgm</sub>  | 32 KB program time                 | 36               | 47                                                                    | 68                                       | ms    |  |  |
| t <sub>64kers</sub>  | 64 KB erase time                   | 250              | 782                                                                   | 782                                      | ms    |  |  |
| t <sub>64kpgm</sub>  | 64 KB program time                 | 72               | 94                                                                    | 135                                      | ms    |  |  |
| t <sub>256kers</sub> | 256 KB erase time                  | 600              | 1,380                                                                 | 2,070                                    | ms    |  |  |
| t <sub>256kpgm</sub> | 256 KB program time                | 288              | 374                                                                   | 568                                      | ms    |  |  |

<sup>&</sup>lt;sup>1</sup> Program times are actual hardware programming times and do not include software overhead. Block program times assume quad-page programming.

<sup>&</sup>lt;sup>2</sup> Conditions: ≤150 cycles, nominal voltage.

<sup>&</sup>lt;sup>3</sup> Typical program and erase times represent the median performance and assume nominal supply values and operation at 25 °C. Typical program and erase times may be used for throughput calculations.

<sup>&</sup>lt;sup>4</sup> Plant Programming times provide guidance for timeout limits used in the factory.

# 3.15.3 Flash memory Array Integrity and Margin Read specifications

Table 42. Flash memory Array Integrity and Margin Read specifications (characterized but not tested)

| Symbol                  | Characteristic                                                                         | Min    | Typical | Max <sup>1</sup>               | Units <sup>2</sup> |
|-------------------------|----------------------------------------------------------------------------------------|--------|---------|--------------------------------|--------------------|
| t <sub>ai16kseq</sub>   | Array Integrity time for sequential sequence on 16KB block.                            | _      | _       | 512 x<br>Tperiod x<br>Nread    | _                  |
| t <sub>ai32kseq</sub>   | Array Integrity time for sequential sequence on 32KB block.                            | _      | _       | 1024 ×<br>Tperiod ×<br>Nread   | _                  |
| t <sub>ai64kseq</sub>   | Array Integrity time for sequential sequence on 64KB block.                            | _      | _       | 2048 ×<br>Tperiod ×<br>Nread   | _                  |
| t <sub>ai256kseq</sub>  | Array Integrity time for sequential sequence on 256KB block.                           | _      | _       | 8192 x<br>Tperiod x<br>Nread   | _                  |
| t <sub>aifullseq</sub>  | Array Integrity time for sequential sequence full array.                               | _      | _       | 3.77e5 x<br>Tperiod x<br>Nread | _                  |
| t <sub>aifullprop</sub> | Array Integrity time for proprietary sequence (applies to full array or single block). | _      | _       | 9.96e6 ×<br>Tperiod ×<br>Nread | _                  |
| t <sub>mr16kseq</sub>   | Margin Read time for sequential sequence on 16KB block.                                | 73.81  | _       | 110.7                          | μs                 |
| t <sub>mr32kseq</sub>   | Margin Read time for sequential sequence on 32KB block.                                | 128.43 | _       | 192.6                          | μs                 |
| t <sub>mr64kseq</sub>   | Margin Read time for sequential sequence on 64KB block.                                |        | _       | 356.5                          | μs                 |
| t <sub>mr256kseq</sub>  | Margin Read time for sequential sequence on 256KB block.                               | 893.01 | _       | 1,339.5                        | μs                 |
| t <sub>mrfull</sub>     | Margin Read time for sequential sequence full array.                                   | 45.21  | _       | 60.26                          | ms                 |

Array Integrity times need to be calculated and are dependent on system frequency and number of clocks per read. The equation presented require Tperiod (which is the unit accurate period, thus for 200 MHz, Tperiod would equal 5e-9) and Nread (which is the number of clocks required for read, including pipeline contribution. Thus for a read setup that requires 6 clocks to read with no pipeline, Nread would equal 6. For a read setup that requires 6 clocks to read, and has the address pipeline set to 2, Nread would equal 4 (or 6 - 2).)

<sup>&</sup>lt;sup>2</sup> The units for Array Integrity are determined by the period of the system clock. If unit accurate period is used in the equation, the results of the equation are also unit accurate.

# 3.15.4 Flash memory module life specifications

Table 43. Flash memory module life spec (pending characterization)

| Symbol              | Characteristic                                                                                 | Conditions                        | Min     | Typical | Units         |
|---------------------|------------------------------------------------------------------------------------------------|-----------------------------------|---------|---------|---------------|
| Array P/E<br>cycles | Number of program/erase cycles per<br>block for 16 KB, 32 KB and 64 KB<br>blocks. <sup>1</sup> | _                                 | 250,000 | _       | P/E<br>cycles |
|                     | Number of program/erase cycles per block for 256 KB blocks. <sup>2</sup>                       | _                                 | 1,000   | 250,000 | P/E<br>cycles |
| Data retention      | Minimum data retention.                                                                        | Blocks with 0 – 1,000 P/E cycles. | 50      | _       | Years         |
|                     |                                                                                                | Blocks with 100,000 P/E cycles.   | 20      | _       | Years         |
|                     |                                                                                                | Blocks with 250,000 P/E cycles.   | 10      | _       | Years         |

<sup>1</sup> Program and erase supported across standard temperature specs.

### 3.15.5 Data retention vs program/erase cycles

Graphically, Data Retention versus Program/Erase Cycles can be represented by the following figure. The spec window represents qualified limits. The extrapolated dotted line demonstrates technology capability, however is beyond the qualification limits.



MPC5777M Microcontroller Data Sheet, Rev. 6

<sup>&</sup>lt;sup>2</sup> Program and erase supported across standard temperature specs.

# 3.15.6 Flash memory AC timing specifications

Table 44. Flash memory AC timing specifications (characterized but not tested)

| Symbol               | Characteristic                                                                                                                                                                                                               | Min                                              | Typical                                       | Max                                              | Units |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----------------------------------------------|--------------------------------------------------|-------|
| t <sub>psus</sub>    | Time from setting the MCR-PSUS bit until MCR-DONE bit is set to a 1.                                                                                                                                                         | _                                                | 7 plus four<br>system<br>clock<br>periods     | 9.1 plus<br>four<br>system<br>clock<br>periods   | μѕ    |
| t <sub>esus</sub>    | Time from setting the MCR-ESUS bit until MCR-DONE bit is set to a 1.                                                                                                                                                         | _                                                | 16 plus<br>four<br>system<br>clock<br>periods | 20.8 plus<br>four<br>system<br>clock<br>periods  | μs    |
| t <sub>res</sub>     | Time from clearing the MCR-ESUS or PSUS bit with EHV = 1 until DONE goes low.                                                                                                                                                | _                                                | _                                             | 100                                              | ns    |
| t <sub>done</sub>    | Time from 0 to 1 transition on the MCR-EHV bit initiating a program/erase until the MCR-DONE bit is cleared.                                                                                                                 | _                                                | _                                             | 5                                                | ns    |
| t <sub>dones</sub>   | Time from 1 to 0 transition on the MCR-EHV bit aborting a program/erase until the MCR-DONE bit is set to a 1.                                                                                                                | _                                                | 16 plus<br>four<br>system<br>clock<br>periods | 20.8 plus<br>four<br>system<br>clock<br>periods  | µs    |
| t <sub>drcv</sub>    | Time to recover once exiting low power mode.                                                                                                                                                                                 | 16 plus<br>seven<br>system<br>clock<br>periods   | _                                             | 45 plus<br>seven<br>system<br>clock<br>periods   | μs    |
| t <sub>aistart</sub> | Time from 0 to 1 transition of UT0-AIE initiating a Margin Read or Array Integrity until the UT0-AID bit is cleared. This time also applies to the resuming from a suspend or breakpoint by clearing AISUS or clearing NAIBP | _                                                | _                                             | 5                                                | ns    |
| t <sub>aistop</sub>  | Time from 1 to 0 transition of UTO-AIE initiating an Array Integrity abort until the UT0-AID bit is set. This time also applies to the UT0-AISUS to UT0-AID setting in the event of a Array Integrity suspend request.       |                                                  | _                                             | 80<br>plus fifteen<br>system<br>clock<br>periods | ns    |
| t <sub>mrstop</sub>  | Time from 1 to 0 transition of UTO-AIE initiating a Margin Read abort until the UT0-AID bit is set. This time also applies to the UT0-AISUS to UT0-AID setting in the event of a Margin Read suspend request.                | 10.36<br>plus four<br>system<br>clock<br>periods | _                                             | 20.42<br>plus four<br>system<br>clock<br>periods | μѕ    |

# 3.15.7 Flash read wait state and address pipeline control settings

Table 45 describes the recommended RWSC and APC settings at various operating frequencies based on specified intrinsic flash access times of the C55FMC array at  $150\,^{\circ}$ C.

MPC5777M Microcontroller Data Sheet, Rev. 6

Table 45. Flash Read Wait State and Address Pipeline Control Combinations

| Flash Frequency            | RWSC setting | APC setting |
|----------------------------|--------------|-------------|
| 0 MHz < fFLASH ≤ 33 MHz    | 0            | 0           |
| 33 MHz < fFLASH ≤ 100 MHz  | 2            | 1           |
| 100 MHz < fFLASH ≤ 133 MHz | 3            | 1           |
| 133 MHz < fFLASH ≤ 167 MHz | 4            | 1           |
| 167 MHz < fFLASH ≤ 200 MHz | 5            | 2           |

# 3.16 AC specifications

All AC timing specifications are valid up to 150 °C, except where explicitly noted.

# 3.16.1 Debug and calibration interface timing

### 3.16.1.1 JTAG interface timing

Table 46. JTAG pin AC electrical characteristics<sup>1,2</sup>

| #  | Symbol                                |    | Characteristic                                         |     | lue              | Unit  |
|----|---------------------------------------|----|--------------------------------------------------------|-----|------------------|-------|
| #  | Syllibol                              |    | Characteristic                                         | Min | Max              | Oilit |
| 1  | t <sub>JCYC</sub>                     | CC | TCK cycle time                                         | 100 | _                | ns    |
| 2  | t <sub>JDC</sub>                      | СС | TCK clock pulse width                                  | 40  | 60               | %     |
| 3  | t <sub>TCKRISE</sub>                  | СС | TCK rise and fall times (40%–70%)                      | _   | 3                | ns    |
| 4  | t <sub>TMSS</sub> , t <sub>TDIS</sub> | СС | TMS, TDI data setup time                               | 5   | _                | ns    |
| 5  | t <sub>TMSH</sub> , t <sub>TDIH</sub> | СС | TMS, TDI data hold time                                | 5   | _                | ns    |
| 6  | t <sub>TDOV</sub> CC TC               |    | TCK low to TDO data valid                              | _   | 16 <sup>3</sup>  | ns    |
| 7  | t <sub>TDOI</sub>                     | СС | TCK low to TDO data invalid                            | 0   | _                | ns    |
| 8  | t <sub>TDOHZ</sub>                    | CC | TCK low to TDO high impedance                          | _   | 15               | ns    |
| 9  | t <sub>JCMPPW</sub>                   | СС | JCOMP assertion time                                   | 100 | _                | ns    |
| 10 | t <sub>JCMPS</sub>                    | СС | JCOMP setup time to TCK low                            | 40  | _                | ns    |
| 11 | t <sub>BSDV</sub>                     | CC | TCK falling edge to output valid                       | _   | 600 <sup>4</sup> | ns    |
| 12 | t <sub>BSDVZ</sub>                    | СС | TCK falling edge to output valid out of high impedance | _   | 600              | ns    |
| 13 | t <sub>BSDHZ</sub>                    | СС | TCK falling edge to output high impedance              | _   | 600              | ns    |
| 14 | t <sub>BSDST</sub>                    | CC | Boundary scan input valid to TCK rising edge           | 15  | _                | ns    |
| 15 | t <sub>BSDHT</sub>                    | СС | TCK rising edge to boundary scan input invalid         | 15  | _                | ns    |

<sup>&</sup>lt;sup>1</sup> These specifications apply to JTAG boundary scan only. See Table 47 for functional specifications.

MPC5777M Microcontroller Data Sheet, Rev. 6

<sup>&</sup>lt;sup>2</sup> JTAG timing specified at V<sub>DD\_HV\_IO\_JTAG</sub> = 4.0 V to 5.5 V, and maximum loading per pad type as specified in the I/O section of the data sheet.

<sup>&</sup>lt;sup>3</sup> Timing includes TCK pad delay, clock tree delay, logic delay and TDO output pad delay.

<sup>4</sup> Applies to all pins, limited by pad slew rate. Refer to IO delay and transition specification and add 20 ns for JTAG delay.



Figure 22. JTAG test clock input timing



Figure 23. JTAG test access port timing

MPC5777M Microcontroller Data Sheet, Rev. 6



Figure 24. JTAG JCOMP timing



Figure 25. JTAG boundary scan timing

# 3.16.1.2 Nexus interface timing

Table 47. Nexus debug port timing<sup>1</sup>

| #               | # Symbol            |    | Characteristic                                                                    | Va               | lue | Unit                          |
|-----------------|---------------------|----|-----------------------------------------------------------------------------------|------------------|-----|-------------------------------|
| "               |                     |    | Gharacteristic                                                                    | Min              | Max | Ome                           |
| 7               | t <sub>EVTIPW</sub> | CC | EVTI pulse width                                                                  | 4                | _   | t <sub>CYC</sub> <sup>2</sup> |
| 8               | t <sub>EVTOPW</sub> | СС | EVTO pulse width                                                                  | 40               | _   | ns                            |
| 9               | t <sub>TCYC</sub>   | СС | TCK cycle time                                                                    | 2 <sup>3,4</sup> | _   | t <sub>CYC</sub> <sup>2</sup> |
| 9               | t <sub>TCYC</sub>   | CC | Absolute minimum TCK cycle time <sup>5</sup> (TDO/TDOC sampled on posedge of TCK) | 40 <sup>6</sup>  | _   | ns                            |
|                 |                     |    | Absolute minimum TCK cycle time <sup>7</sup> (TDO/TDOC sampled on negedge of TCK) | 20 <sup>6</sup>  | _   |                               |
| 11 <sup>8</sup> | t <sub>NTDIS</sub>  | CC | TDI/TDIC data setup time                                                          | 5                | _   | ns                            |

### MPC5777M Microcontroller Data Sheet, Rev. 6

| Table 47. Nexus debug port timing <sup>1</sup> (continued | Table 47. Nexu | s debug port | timing <sup>1</sup> | (continued |
|-----------------------------------------------------------|----------------|--------------|---------------------|------------|
|-----------------------------------------------------------|----------------|--------------|---------------------|------------|

| #                | # Symbol           |    | Characteristic                                                                           |      | Value |      |  |
|------------------|--------------------|----|------------------------------------------------------------------------------------------|------|-------|------|--|
| <b>"</b>         |                    |    | Characteristic                                                                           | Min  | Max   | Unit |  |
| 12               | t <sub>NTDIH</sub> | СС | TDI/TDIC data hold time                                                                  | 5    | _     | ns   |  |
| 13 <sup>9</sup>  | t <sub>NTMSS</sub> | СС | TMS/TMSC data setup time                                                                 | 5    | _     | ns   |  |
| 14               | t <sub>NTMSH</sub> | СС | TMS/TMSC data hold time                                                                  | 5    | _     | ns   |  |
| 15 <sup>10</sup> | _                  | СС | TDO/TDOC propagation delay from falling edge of TCK <sup>11</sup>                        | _    | 16    | ns   |  |
| 16               | _                  | CC | TDO/TDOC hold time with respect to TCK falling edge (minimum TDO/TDOC propagation delay) | 2.25 | _     | ns   |  |

Nexus timing specified at V<sub>DD\_HV\_IO\_JTAG</sub> = 4.0 V to 5.5 V, and maximum loading per pad type as specified in the I/O section of the data sheet.

<sup>&</sup>lt;sup>11</sup> Timing includes TCK pad delay, clock tree delay, logic delay and TDO/TDOC output pad delay.



Figure 26. Nexus event trigger and test clock timings

<sup>&</sup>lt;sup>2</sup> t<sub>CYC</sub> is system clock period.

Achieving the absolute minimum TCK cycle time may require a maximum clock speed (system frequency / 8) that is less than the maximum functional capability of the design (system frequency / 4) depending on the actual peripheral frequency being used. To ensure proper operation TCK frequency should be set to the peripheral frequency divided by a number greater than or equal to that specified here.

<sup>&</sup>lt;sup>4</sup> This is a functionally allowable feature. However, it may be limited by the maximum frequency specified by the Absolute minimum TCK period specification.

<sup>&</sup>lt;sup>5</sup> This value is TDO/TDOC propagation time 36ns + 4 ns setup time to sampling edge.

<sup>&</sup>lt;sup>6</sup> This may require a maximum clock speed (system frequency / 8) that is less than the maximum functional capability of the design (system frequency / 4) depending on the actual system frequency being used.

<sup>&</sup>lt;sup>7</sup> This value is TDO/TDOC propagation time 16ns + 4 ns setup time to sampling edge.

<sup>&</sup>lt;sup>8</sup> TDIC represents the TDI bit frame of the scan packet in compact JTAG 2-wire mode.

<sup>&</sup>lt;sup>9</sup> TMSC represents the TMS bit frame of the scan packet in compact JTAG 2-wire mode.

<sup>&</sup>lt;sup>10</sup> TDOC represents the TDO bit frame of the scan packet in compact JTAG 2-wire mode.



Figure 27. Nexus TDI/TDIC, TMS/TMSC, TDO/TDOC timing

### 3.16.1.3 Aurora LVDS interface timing

Table 48. Aurora LVDS interface timing specifications

| Symbol                 |    | Parameter                             |     | Unit |      |       |
|------------------------|----|---------------------------------------|-----|------|------|-------|
|                        |    | raiametei                             | Min | Тур  | Max  | Oiiit |
|                        |    | Data Rate                             | 1   |      |      | •     |
| _                      | SR | Data rate                             | _   | _    | 1250 | Mbps  |
|                        |    | STARTUP                               |     |      |      |       |
| t <sub>STRT_BIAS</sub> | CC | Bias startup time <sup>1</sup>        | _   | _    | 5    | μs    |
| t <sub>STRT_TX</sub>   | CC | Transmitter startup time <sup>2</sup> | _   | _    | 5    | μs    |
| t <sub>STRT_RX</sub>   | CC | Receiver startup time <sup>3</sup>    | _   | _    | 4    | μs    |

Startup time is defined as the time taken by LVDS current reference block for settling bias current after its pwr\_down (power down) has been deasserted. LVDS functionality is guaranteed only after the startup time.

MPC5777M Microcontroller Data Sheet, Rev. 6

Startup time is defined as the time taken by LVDS transmitter for settling after its pwr\_down (power down) has been deasserted. Here it is assumed that current reference is already stable (see Bias start-up time). LVDS functionality is guaranteed only after the startup time.

Startup time is defined as the time taken by LVDS receiver for settling after its pwr\_down (power down) has been deasserted. Here it is assumed that current reference is already stable (see Bias start-up time). LVDS functionality is guaranteed only after the startup time.

# 3.16.1.4 Aurora debug port timing

Table 49. Aurora debug port timing

| #  | Symbol                 |    | Characteristic                                  |           | Va                | lue  | Unit  |
|----|------------------------|----|-------------------------------------------------|-----------|-------------------|------|-------|
| #  | Symbol                 |    | Cital acteristic                                |           | Min               | Max  | Offic |
| 1  | t <sub>REFCLK</sub>    | СС | Reference clock frequency                       |           | 625               | 1250 | MHz   |
| 1a | t <sub>MCYC</sub>      | СС | Reference clock rise/fall time                  |           | _                 | 400  | ps    |
| 2  | t <sub>RCDC</sub>      | СС | Reference clock duty cycle                      |           | 45                | 55   | %     |
| 3  | J <sub>RC</sub>        | СС | Reference clock jitter                          | _         | 40                | ps   |       |
| 4  | t <sub>STABILITY</sub> | СС | Reference clock stability                       | 50        | _                 | PPM  |       |
| 5  | BER                    | СС | Bit error rate                                  | _         | 10 <sup>-12</sup> | _    |       |
| 6  | $J_{D}$                | SR | Transmit lane deterministic jitter              |           | _                 | 0.17 | OUI   |
| 7  | J <sub>T</sub>         | SR | Transmit lane total jitter                      |           | _                 | 0.35 | OUI   |
| 8  | S <sub>O</sub>         | СС | Differential output skew                        |           | _                 | 20   | ps    |
| 9  | S <sub>MO</sub>        | СС | Lane to lane output skew                        | _         | 1000              | ps   |       |
| 10 | OUI                    | СС | Aurora lane unit interval <sup>1</sup> 625 Mbps |           | 1600              | 1600 | ps    |
|    |                        |    |                                                 | 1.25 Gbps | 800               | 800  |       |

 $<sup>^{1}</sup>$  ± 100 PPM



Figure 28. Aurora timings

# 3.16.2 DSPI timing with CMOS and LVDS<sup>1</sup> pads

DSPI channel frequency support is shown in Table 50. Timing specifications are shown in Table 51, Table 52, Table 54, Table 55 and Table 56.

Table 50. DSPI channel frequency support

|                                 | DSPI use mode                                           | Max usable frequency (MHz) <sup>1,2</sup> |
|---------------------------------|---------------------------------------------------------|-------------------------------------------|
| CMOS (Master mode)              | Full duplex – Classic timing (Table 51)                 | 17                                        |
|                                 | Full duplex – Modified timing (Table 52)                | 30                                        |
|                                 | Output only mode (SCK/SOUT/PCS) (Table 51 and Table 52) | 30                                        |
|                                 | Output only mode TSB mode (SCK/SOUT/PCS) (Table 56)     | 30                                        |
| LVDS (Master mode) <sup>3</sup> | Full duplex – Modified timing (Table 54)                | 33                                        |
|                                 | Output only mode TSB mode (SCK/SOUT/PCS) (Table 55)     | 40                                        |

<sup>1</sup> Maximum usable frequency can be achieved if used with fastest configuration of the highest drive pads.

### 3.16.2.1 DSPI master mode full duplex timing with CMOS and LVDS pads

### 3.16.2.1.1 DSPI CMOS Master Mode – Classic Timing

Table 51. DSPI CMOS master classic timing (full duplex and output only) – MTFE = 0, CPHA = 0 or 1<sup>1</sup>

| # | Symbol           |                                      | Characteristic   | Condition                 |                            | Value <sup>2</sup>            |     |      |
|---|------------------|--------------------------------------|------------------|---------------------------|----------------------------|-------------------------------|-----|------|
| п | Oyillo           | OI.                                  | Onaracteristic   | Pad drive <sup>3</sup>    | Load (C <sub>L</sub> )     | Min                           | Max | Unit |
| 1 | t <sub>SCK</sub> | CC SCK cycle time SCK drive strength |                  | gth                       |                            |                               |     |      |
|   |                  |                                      |                  | Very strong               | 25 pF                      | 33.0                          | _   | ns   |
|   |                  |                                      |                  | Strong                    | 50 pF                      | 80.0                          | _   |      |
|   |                  |                                      |                  | Medium                    | 50 pF                      | 200.0                         | _   |      |
| 2 | t <sub>CSC</sub> | СС                                   | PCS to SCK delay | SCK and PCS d             | rive strength              |                               |     |      |
|   |                  |                                      |                  | Very strong               | 25 pF                      | $(N^4 \times t_{SYS}^5) - 16$ | _   | ns   |
|   |                  |                                      |                  | Strong                    | 50 pF                      | $(N^4 \times t_{SYS}^5) - 16$ | _   |      |
|   |                  |                                      |                  | Medium                    | 50 pF                      | $(N^4 \times t_{SYS}^5) - 16$ | _   |      |
|   |                  |                                      |                  | PCS medium and SCK strong | PCS = 50 pF<br>SCK = 50 pF | $(N^4 \times t_{SYS}^5) - 29$ | _   |      |

MPC5777M Microcontroller Data Sheet, Rev. 6

<sup>&</sup>lt;sup>2</sup> Maximum usable frequency does not take into account external device propagation delay.

<sup>&</sup>lt;sup>3</sup> µS Channel and LVDS timing is not supported for DSPI12.

<sup>1.</sup> DSPI in TSB mode with LVDS pads can be used to implement Micro Second Channel bus protocol.

Table 51. DSPI CMOS master classic timing (full duplex and output only) – MTFE = 0, CPHA = 0 or  $1^{1}$ 

| # | Symb              | اما                                                 | Characteristic              | Cond                      | dition                    | Valu                                             | ue <sup>2</sup>                                  | Unit |
|---|-------------------|-----------------------------------------------------|-----------------------------|---------------------------|---------------------------|--------------------------------------------------|--------------------------------------------------|------|
| # | Syllib            | Oi                                                  | Citatacteristic             | Pad drive <sup>3</sup>    | Load (C <sub>L</sub> )    | Min                                              | Max                                              |      |
| 3 | t <sub>ASC</sub>  | СС                                                  | After SCK delay             | SCK and PCS d             | rive strength             |                                                  |                                                  |      |
|   |                   |                                                     |                             | Very strong               | PCS = 0 pF<br>SCK = 50 pF | $(M^6 \times t_{SYS}^5) - 35$                    | _                                                | ns   |
|   |                   |                                                     |                             | Strong                    | PCS = 0 pF<br>SCK = 50 pF | $(M^6 \times t_{SYS}^5) - 35$                    | _                                                |      |
|   |                   |                                                     |                             | Medium                    | PCS = 0 pF<br>SCK = 50 pF | $(M^6 \times t_{SYS}^5) - 35$                    | _                                                |      |
|   |                   |                                                     |                             | PCS medium and SCK strong | PCS = 0 pF<br>SCK = 50 pF | $(M^6 \times t_{SYS}^5) - 35$                    | _                                                |      |
| 4 | t <sub>SDC</sub>  | СС                                                  | SCK duty cycle <sup>7</sup> | SCK drive streng          | gth                       |                                                  |                                                  |      |
|   |                   |                                                     |                             | Very strong               | 0 pF                      | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | $^{1}/_{2}t_{SCK} + 2$                           | ns   |
|   |                   |                                                     |                             | Strong                    | 0 pF                      | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 2 | 7    |
|   |                   |                                                     |                             | Medium                    | 0 pF                      | $^{1}/_{2}t_{SCK} - 5$                           | $^{1}/_{2}t_{SCK} + 5$                           | 7    |
|   |                   | 1                                                   |                             | PCS s                     | strobe timing             | 1                                                |                                                  |      |
| 5 | t <sub>PCSC</sub> | t <sub>PCSC</sub> CC PCSx to PCSS time <sup>8</sup> |                             | PCS and PCSS              | drive strength            |                                                  |                                                  |      |
|   |                   |                                                     |                             | Strong                    | 25 pF                     | 16.0                                             | _                                                | ns   |
| 6 |                   | PCSS to PCSx                                        | PCS and PCSS                | drive strength            |                           |                                                  |                                                  |      |
|   |                   |                                                     | time <sup>8</sup>           | Strong                    | 25 pF                     | 16.0                                             | _                                                | ns   |
|   |                   | •                                                   |                             | SIN                       | setup time                |                                                  |                                                  |      |
| 7 | t <sub>SUI</sub>  | CC                                                  | SIN setup time to           | SCK drive streng          | gth                       |                                                  |                                                  |      |
|   |                   |                                                     | SCK <sup>9</sup>            | Very strong               | 25 pF                     | 25.0                                             | _                                                | ns   |
|   |                   |                                                     |                             | Strong                    | 50 pF                     | 32.75                                            | _                                                |      |
|   |                   |                                                     |                             | Medium                    | 50 pF                     | 52.0                                             | _                                                |      |
|   |                   |                                                     |                             | SIN                       | hold time                 |                                                  |                                                  |      |
| 8 | t <sub>HI</sub>   | CC                                                  | SIN hold time from          | SCK drive streng          | gth                       |                                                  |                                                  |      |
|   |                   |                                                     | SCK <sup>9</sup>            | Very strong               | 0 pF                      | -1.0                                             | _                                                | ns   |
|   |                   |                                                     |                             | Strong                    | 0 pF                      | -1.0                                             | _                                                |      |
|   |                   |                                                     |                             | Medium                    | 0 pF                      | -1.0                                             | _                                                |      |
|   |                   | •                                                   |                             | SOUT data valid           | time (after SCK           | ( edge)                                          |                                                  |      |
| 9 | t <sub>SUO</sub>  | СС                                                  |                             | SOUT and SCK              | drive strength            |                                                  |                                                  |      |
|   |                   |                                                     | time from SCK <sup>10</sup> | Very strong               | 25 pF                     | _                                                | 7.0                                              | ns   |
|   |                   |                                                     |                             | Strong                    | 50 pF                     | _                                                | 8.0                                              | 7    |
|   |                   |                                                     |                             | Medium                    | 50 pF                     | _                                                | 16.0                                             |      |
|   |                   |                                                     | •                           | SOUT data hold            | I time (after SCK         | (edge)                                           |                                                  | -    |

MPC5777M Microcontroller Data Sheet, Rev. 6

Table 51. DSPI CMOS master classic timing (full duplex and output only) – MTFE = 0, CPHA = 0 or 1<sup>1</sup>

| #  | # Symbo | ol.          | Characteristic               | Condition                   |                        | Value <sup>2</sup> |     |      |
|----|---------|--------------|------------------------------|-----------------------------|------------------------|--------------------|-----|------|
| п  |         | Oi.          | Characteristic               | Pad drive <sup>3</sup>      | Load (C <sub>L</sub> ) | Min                | Max | Unit |
| 10 |         |              | SOUT data hold               | SOUT and SCK drive strength |                        |                    |     |      |
|    |         | time after S | time after SCK <sup>10</sup> | Very strong                 | 25 pF                  | -7.7               | _   | ns   |
|    |         |              |                              | Strong                      | 50 pF                  | -11.0              | _   |      |
|    |         |              |                              | Medium                      | 50 pF                  | -15.0              | _   |      |

All output timing is worst case and includes the mismatching of rise and fall times of the output pads.

MPC5777M Microcontroller Data Sheet, Rev. 6

<sup>&</sup>lt;sup>2</sup> All timing values for output signals in this table are measured to 50% of the output voltage.

<sup>&</sup>lt;sup>3</sup> Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speeds and may cause incorrect operation.

N is the number of clock cycles added to time between PCS assertion and SCK assertion and is software programmable using DSPI\_CTARx[PSSCK] and DSPI\_CTARx[CSSCK]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, N is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn).

 $<sup>^{5}</sup>$  t<sub>SYS</sub> is the period of DSPI\_CLKn clock, the input clock to the DSPI module. Maximum frequency is 100 MHz (min t<sub>SYS</sub> = 10 ns).

<sup>&</sup>lt;sup>6</sup> M is the number of clock cycles added to time between SCK negation and PCS negation and is software programmable using DSPI\_CTARx[PASC] and DSPI\_CTARx[ASC]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, M is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn).

<sup>&</sup>lt;sup>7</sup> t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time.

<sup>&</sup>lt;sup>8</sup> PCSx and PCSS using same pad configuration.

<sup>&</sup>lt;sup>9</sup> Input timing assumes an input slew rate of 1 ns (10% – 90%) and uses TTL / Automotive voltage thresholds.

<sup>&</sup>lt;sup>10</sup> SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value.



Figure 29. DSPI CMOS master mode – classic timing, CPHA = 0



Figure 30. DSPI CMOS master mode – classic timing, CPHA = 1



Figure 31. DSPI PCS strobe (PCSS) timing (master mode)

### 3.16.2.1.2 DSPI CMOS Master Mode – Modified Timing

Table 52. DSPI CMOS master modified timing (full duplex and output only) – MTFE = 1, CPHA = 0 or  $1^{1}$ 

| # | Cumb                  | al. | Characteristic              | Con                             | dition                     | Valu                                             | ıe <sup>2</sup>                                  | Unit |
|---|-----------------------|-----|-----------------------------|---------------------------------|----------------------------|--------------------------------------------------|--------------------------------------------------|------|
| # | Symb                  | Ю   | Characteristic              | Pad drive <sup>3</sup>          | Load (C <sub>L</sub> )     | Min                                              | Max                                              | Onit |
| 1 | t <sub>SCK</sub>      | СС  | SCK cycle time              | SCK drive stre                  | ngth                       | ,                                                |                                                  |      |
|   |                       |     |                             | Very strong                     | 25 pF                      | 33.0                                             | _                                                | ns   |
|   |                       |     |                             | Strong                          | 50 pF                      | 80.0                                             | _                                                |      |
|   |                       |     |                             | Medium                          | 50 pF                      | 200.0                                            | _                                                |      |
| 2 | 2 t <sub>CSC</sub> CC |     | PCS to SCK delay            | SCK and PCS                     | drive strength             |                                                  |                                                  |      |
|   |                       |     |                             | Very strong                     | 25 pF                      | $(N^4 \times t_{SYS}^5) - 16$                    | _                                                | ns   |
|   |                       |     |                             | Strong                          | 50 pF                      | $(N^4 \times t_{SYS}^5) - 16$                    | _                                                |      |
|   |                       |     |                             | Medium                          | 50 pF                      | $(N^4 \times t_{SYS}^5) - 16$                    | _                                                |      |
|   |                       |     |                             | PCS medium<br>and SCK<br>strong | PCS = 50 pF<br>SCK = 50 pF | $(N^4 \times t_{SYS}^5) - 29$                    | _                                                |      |
| 3 | t <sub>ASC</sub>      | CC  | After SCK delay             | SCK and PCS                     | drive strength             |                                                  |                                                  |      |
|   |                       |     |                             | Very strong                     | PCS = 0 pF<br>SCK = 50 pF  | $(M^6 \times t_{SYS}^5) - 35$                    | _                                                | ns   |
|   |                       |     |                             | Strong                          | PCS = 0 pF<br>SCK = 50 pF  | $(M^6 \times t_{SYS}^5) - 35$                    |                                                  |      |
|   |                       |     |                             | Medium                          | PCS = 0 pF<br>SCK = 50 pF  | $(M^6 \times t_{SYS}^5) - 35$                    |                                                  |      |
|   |                       |     |                             | PCS medium<br>and SCK<br>strong | PCS = 0 pF<br>SCK = 50 pF  | $(M^6 \times t_{SYS}^5) - 35$                    | _                                                |      |
| 4 | t <sub>SDC</sub>      | СС  | SCK duty cycle <sup>7</sup> | SCK drive stre                  | ngth                       |                                                  |                                                  |      |
|   |                       |     |                             | Very strong                     | 0 pF                       | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 2 | ns   |
|   |                       |     |                             | Strong                          | 0 pF                       | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 2 |      |
|   |                       |     |                             | Medium                          | 0 pF                       | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 5 | $^{1}/_{2}t_{SCK} + 5$                           |      |
|   |                       | •   |                             | PCS                             | strobe timing              |                                                  |                                                  | •    |

Table 52. DSPI CMOS master modified timing (full duplex and output only) – MTFE = 1, CPHA = 0 or  $1^{1}$ 

| # | Symb              | al. | Characteristic                          | Con                    | dition                 | Valu                             | ue <sup>2</sup>                      | Unit                             |   |  |
|---|-------------------|-----|-----------------------------------------|------------------------|------------------------|----------------------------------|--------------------------------------|----------------------------------|---|--|
| # | Syllib            | OI  | Characteristic                          | Pad drive <sup>3</sup> | Load (C <sub>L</sub> ) | Min                              | Max                                  | Unit                             |   |  |
| 5 | t <sub>PCSC</sub> | СС  | PCSx to PCSS                            | PCS and PCS            | S drive strength       |                                  |                                      |                                  |   |  |
|   |                   |     | time <sup>8</sup>                       | Strong                 | 25 pF                  | 16.0                             | _                                    | ns                               |   |  |
| 6 | t <sub>PASC</sub> | СС  | PCSS to PCSx                            | PCS and PCS            | S drive strength       |                                  |                                      | •                                |   |  |
|   |                   |     | time <sup>8</sup>                       | Strong                 | 25 pF                  | 16.0                             | _                                    | ns                               |   |  |
|   |                   | 1   |                                         | SIN                    | setup time             |                                  |                                      |                                  |   |  |
| 7 | t <sub>SUI</sub>  | СС  | SIN setup time to                       | SCK drive stre         | ngth                   |                                  |                                      |                                  |   |  |
|   |                   |     | SCK<br>CPHA = 0 <sup>9</sup>            | Very strong            | 25 pF                  | $25 - (P^{10} \times t_{SYS}^5)$ | _                                    | ns                               |   |  |
|   |                   |     |                                         |                        |                        | Strong                           | 50 pF                                | $32.75 - (P^{10} \times t_{SY})$ | _ |  |
|   |                   |     |                                         | Medium                 | 50 pF                  | $52 - (P^{10} \times t_{SYS}^5)$ | _                                    |                                  |   |  |
|   |                   |     | SIN setup time to                       | SCK drive stre         | ngth                   |                                  |                                      |                                  |   |  |
|   |                   |     | SCK<br>CPHA = 1 <sup>9</sup>            | Very strong            | 25 pF                  | 25.0                             | _                                    | ns                               |   |  |
|   |                   |     |                                         | Strong                 | 50 pF                  | 32.75                            | _                                    |                                  |   |  |
|   |                   |     |                                         | Medium                 | 50 pF                  | 52.0                             | _                                    |                                  |   |  |
|   |                   |     |                                         | SIN                    | N hold time            |                                  |                                      |                                  |   |  |
| 8 | t <sub>HI</sub>   | СС  | SIN hold time from                      | SCK drive stre         | ngth                   |                                  |                                      |                                  |   |  |
|   |                   |     | SCK<br>CPHA = 0 <sup>9</sup>            | Very strong            | 0 pF                   | $-1 + (P^9 \times t_{SYS}^4)$    | _                                    | ns                               |   |  |
|   |                   |     |                                         | Strong                 | 0 pF                   | $-1 + (P^9 \times t_{SYS}^4)$    | _                                    |                                  |   |  |
|   |                   |     |                                         | Medium                 | 0 pF                   | $-1 + (P^9 \times t_{SYS}^4)$    | _                                    |                                  |   |  |
|   |                   |     | SIN hold time from                      | SCK drive stre         | ngth                   |                                  |                                      |                                  |   |  |
|   |                   |     | SCK<br>CPHA = 1 <sup>9</sup>            | Very strong            | 0 pF                   | -1.0                             | _                                    | ns                               |   |  |
|   |                   |     |                                         | Strong                 | 0 pF                   | -1.0                             | _                                    |                                  |   |  |
|   |                   |     |                                         | Medium                 | 0 pF                   | -1.0                             | _                                    |                                  |   |  |
|   |                   |     |                                         | SOUT data valid        | d time (after SCI      | K edge)                          |                                      | •                                |   |  |
| 9 | t <sub>SUO</sub>  | СС  | SOUT data valid                         | SOUT and SC            | K drive strength       |                                  |                                      |                                  |   |  |
|   |                   |     | time from SCK<br>CPHA = 0 <sup>10</sup> | Very strong            | 25 pF                  | _                                | 7.0 + t <sub>SYS</sub> <sup>5</sup>  | ns                               |   |  |
|   |                   |     |                                         | Strong                 | 50 pF                  | _                                | 8.0 + t <sub>SYS</sub> <sup>5</sup>  |                                  |   |  |
|   |                   |     |                                         | Medium                 | 50 pF                  | _                                | 16.0 + t <sub>SYS</sub> <sup>5</sup> |                                  |   |  |
|   |                   |     | SOUT data valid                         | SOUT and SC            | K drive strength       |                                  |                                      |                                  |   |  |
|   |                   |     | time from SCK<br>CPHA = 1 <sup>10</sup> | Very strong            | 25 pF                  | _                                | 7.0                                  | ns                               |   |  |
|   |                   |     | ·                                       | Strong                 | 50 pF                  | _                                | 8.0                                  | 1                                |   |  |
|   |                   |     |                                         | Medium                 | 50 pF                  | _                                | 16.0                                 | 1                                |   |  |
|   |                   |     |                                         | SOUT data hold         | d time (after SC       | K edge)                          |                                      | •                                |   |  |

### MPC5777M Microcontroller Data Sheet, Rev. 6

Table 52. DSPI CMOS master modified timing (full duplex and output only) - MTFE = 1, CPHA = 0 or 1<sup>1</sup>

| #  | Symb            | ol. | Characteristic                           | Cond                   | dition                 | Value <sup>2</sup>                    |     | Unit  |
|----|-----------------|-----|------------------------------------------|------------------------|------------------------|---------------------------------------|-----|-------|
| #  | Syllib          | Oi. | Cital acteristic                         | Pad drive <sup>3</sup> | Load (C <sub>L</sub> ) | Min                                   | Max | Oiiii |
| 10 | t <sub>HO</sub> | CC  | SOUT data hold                           | SOUT and SC            | K drive strength       |                                       |     |       |
|    |                 |     | time after SCK<br>CPHA = 0 <sup>11</sup> | Very strong            | 25 pF                  | $-7.7 + t_{SYS}^{5}$                  | _   | ns    |
|    |                 |     |                                          | Strong                 | 50 pF                  | -11.0 + t <sub>SYS</sub> <sup>5</sup> | _   |       |
|    |                 |     |                                          | Medium                 | 50 pF                  | -15.0 + t <sub>SYS</sub> <sup>5</sup> | _   |       |
|    |                 |     | SOUT data hold                           | SOUT and SC            | K drive strength       |                                       |     |       |
|    |                 |     | time after SCK<br>CPHA = 1 <sup>11</sup> | Very strong            | 25 pF                  | -7.7                                  | _   | ns    |
|    |                 |     |                                          | Strong                 | 50 pF                  | -11.0                                 | _   |       |
|    |                 |     |                                          | Medium                 | 50 pF                  | -15.0                                 | _   |       |

<sup>&</sup>lt;sup>1</sup> All output timing is worst case and includes the mismatching of rise and fall times of the output pads.

<sup>&</sup>lt;sup>2</sup> All timing values for output signals in this table are measured to 50% of the output voltage.

<sup>&</sup>lt;sup>3</sup> Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speeds and may cause incorrect operation.

<sup>&</sup>lt;sup>4</sup> N is the number of clock cycles added to time between PCS assertion and SCK assertion and is software programmable using DSPI\_CTARx[PSSCK] and DSPI\_CTARx[CSSCK]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, N is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn).

 $<sup>^{5}</sup>$  t<sub>SYS</sub> is the period of DSPI\_CLKn clock, the input clock to the DSPI module. Maximum frequency is 100 MHz (min t<sub>SYS</sub> = 10 ns).

<sup>&</sup>lt;sup>6</sup> M is the number of clock cycles added to time between SCK negation and PCS negation and is software programmable using DSPI\_CTARx[PASC] and DSPI\_CTARx[ASC]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, M is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn).

<sup>&</sup>lt;sup>7</sup> t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time.

<sup>&</sup>lt;sup>8</sup> PCSx and PCSS using same pad configuration.

<sup>9</sup> Input timing assumes an input slew rate of 1 ns (10% – 90%) and uses TTL / Automotive voltage thresholds.

<sup>&</sup>lt;sup>10</sup> P is the number of clock cycles added to delay the DSPI input sample point and is software programmable using DSPI\_MCR[SMPL\_PT]. The value must be 0, 1 or 2. If the baud rate divide ratio is /2 or /3, this value is automatically set to 1.

<sup>11</sup> SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value.



Figure 32. DSPI CMOS master mode – modified timing, CPHA = 0



Figure 33. DSPI CMOS master mode – modified timing, CPHA = 1



Figure 34. DSPI PCS strobe (PCSS) timing (master mode)

### 3.16.2.1.3 DSPI LVDS Master Mode – Modified Timing

Table 53. DSPI LVDS master timing – full duplex – modified transfer format (MTFE = 1), CPHA = 0 or 1

| #   | Symb             | ol. | Characteristic               | Con              | dition                            | Val                                              | ue <sup>1</sup>                                 | Unit |
|-----|------------------|-----|------------------------------|------------------|-----------------------------------|--------------------------------------------------|-------------------------------------------------|------|
| , m | Oyillo           | 0.  | Ondracteristic               | Pad drive        | Load                              | Min                                              | Max                                             |      |
| 1   | t <sub>SCK</sub> | CC  | SCK cycle time               | LVDS             | 15 pF<br>to 25 pF<br>differential | 30.0                                             | _                                               | ns   |
| 2   | t <sub>CSC</sub> | СС  | PCS to SCK delay             | PCS drive streng | gth                               |                                                  |                                                 |      |
|     |                  |     | (LVDS SCK)                   | Very strong      | 25 pF                             | $(N^2 \times t_{SYS}^3) - 10$                    | _                                               | ns   |
|     |                  |     |                              | Strong           | 50 pF                             | $(N^2 \times t_{SYS}^3) - 10$                    | _                                               | ns   |
|     |                  |     |                              | Medium           | 50 pF                             | $(N^2 \times t_{SYS}^3) - 32$                    | _                                               | ns   |
| 3   | t <sub>ASC</sub> | СС  | After SCK delay (LVDS SCK)   | Very strong      | PCS = 0 pF<br>SCK = 25 pF         | $(M^4 \times t_{SYS}^3) - 8$                     | _                                               | ns   |
|     |                  |     |                              | Strong           | PCS = 0 pF<br>SCK = 25 pF         | $(M^4 \times t_{SYS}^3) - 8$                     | _                                               | ns   |
|     |                  |     |                              | Medium           | PCS = 0 pF<br>SCK = 25 pF         | $(M^4 \times t_{SYS}^3) - 8$                     | _                                               | ns   |
| 4   | t <sub>SDC</sub> | СС  | SCK duty cycle <sup>5</sup>  | LVDS             | 15 pF<br>to 25 pF<br>differential | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> +2 | ns   |
| 7   | t <sub>SUI</sub> | СС  |                              |                  | SIN setup t                       | ime                                              |                                                 | •    |
|     |                  |     | SIN setup time to            | SCK drive streng | gth                               |                                                  |                                                 |      |
|     |                  |     | SCK<br>CPHA = 0 <sup>6</sup> | LVDS             | 15 pF<br>to 25 pF<br>differential | $23 - (P^7 \times t_{SYS}^3)$                    | _                                               | ns   |
|     |                  |     | SIN setup time to            | SCK drive streng | gth                               |                                                  |                                                 |      |
|     |                  |     | SCK<br>CPHA = 1 <sup>6</sup> | LVDS             | 15 pF<br>to 25 pF<br>differential | 23                                               | _                                               | ns   |

Table 53. DSPI LVDS master timing – full duplex – modified transfer format (MTFE = 1), CPHA = 0 or 1

| #  | Symb             | al. | Characteristic                          | Cone                        | dition                                  | Val                                  | ue <sup>1</sup>                     | Unit |                                        |      |                                   |   |     |
|----|------------------|-----|-----------------------------------------|-----------------------------|-----------------------------------------|--------------------------------------|-------------------------------------|------|----------------------------------------|------|-----------------------------------|---|-----|
| #  | Эушь             | Oi  | Characteristic                          | Pad drive                   | Load                                    | Min                                  | Max                                 |      |                                        |      |                                   |   |     |
| 8  | t <sub>HI</sub>  | СС  |                                         |                             | SIN Hold Ti                             | ime                                  |                                     | •    |                                        |      |                                   |   |     |
|    |                  |     | SIN hold time                           | SCK drive streng            | gth                                     |                                      |                                     |      |                                        |      |                                   |   |     |
|    |                  |     | from SCK<br>CPHA = 0 <sup>6</sup>       | LVDS                        | 0 pF differential                       | $-1 + (P^7 \times t_{SYS}^3)$        | _                                   | ns   |                                        |      |                                   |   |     |
|    |                  |     | SIN hold time                           | SCK drive streng            | gth                                     |                                      |                                     |      |                                        |      |                                   |   |     |
|    |                  |     | from SCK<br>CPHA = 1 <sup>6</sup>       | LVDS                        | 0 pF differential                       | -1                                   | _                                   | ns   |                                        |      |                                   |   |     |
| 9  | t <sub>SUO</sub> | СС  |                                         | SOUT                        | SOUT data valid time (after SCK edge)   |                                      |                                     |      |                                        |      |                                   |   |     |
|    |                  |     | SOUT data valid time from SCK           | SOUT and SCK drive strength |                                         |                                      |                                     |      |                                        |      |                                   |   |     |
|    |                  |     | CPHA = 0 <sup>8</sup>                   | LVDS                        | 15 pF<br>to 25 pF<br>differential       | _                                    | 7.0 + t <sub>SYS</sub> <sup>3</sup> | ns   |                                        |      |                                   |   |     |
|    |                  |     | SOUT data valid                         | SOUT and SCK                | drive strength                          |                                      |                                     |      |                                        |      |                                   |   |     |
|    |                  |     |                                         |                             |                                         |                                      |                                     |      | time from SCK<br>CPHA = 1 <sup>8</sup> | LVDS | 15 pF<br>to 25 pF<br>differential | _ | 7.0 |
| 10 | t <sub>HO</sub>  | СС  |                                         | SOUT                        | data hold time (a                       | after SCK edge)                      |                                     |      |                                        |      |                                   |   |     |
|    |                  |     | SOUT data hold                          | SOUT and SCK                | drive strength                          |                                      |                                     |      |                                        |      |                                   |   |     |
|    |                  |     | time after SCK<br>CPHA = 0 <sup>8</sup> | LVDS                        | 15 pF<br>to 25 pF<br>differential       | -7.5 + t <sub>SYS</sub> <sup>3</sup> | _                                   | ns   |                                        |      |                                   |   |     |
|    |                  |     | SOUT data hold                          | SOUT and SCK                | drive strength                          |                                      |                                     |      |                                        |      |                                   |   |     |
|    |                  |     |                                         |                             | time after SCK<br>CPHA = 1 <sup>8</sup> | LVDS                                 | 15 pF<br>to 25 pF<br>differential   | -7.5 | _                                      | ns   |                                   |   |     |

All timing values for output signals in this table are measured to 50% of the output voltage.

MPC5777M Microcontroller Data Sheet, Rev. 6

N is the number of clock cycles added to time between PCS assertion and SCK assertion and is software programmable using DSPI\_CTARx[PSSCK] and DSPI\_CTARx[CSSCK]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, N is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn).

 $<sup>^3</sup>$  t<sub>SYS</sub> is the period of DSPI\_CLKn clock, the input clock to the DSPI module. Maximum frequency is 100 MHz (min t<sub>SYS</sub> = 10 ns).

<sup>&</sup>lt;sup>4</sup> M is the number of clock cycles added to time between SCK negation and PCS negation and is software programmable using DSPI\_CTARx[PASC] and DSPI\_CTARx[ASC]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, M is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn).

t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time.

<sup>&</sup>lt;sup>6</sup> Input timing assumes an input slew rate of 1 ns (10% - 90%) and LVDS differential voltage =  $\pm 100$  mV.

<sup>&</sup>lt;sup>7</sup> P is the number of clock cycles added to delay the DSPI input sample point and is software programmable using DSPI\_MCR[SMPL\_PT]. The value must be 0, 1 or 2. If the baud rate divide ratio is /2 or /3, this value is automatically set to 1.

Table 54. DSPI LVDS slave timing – full duplex – modified transfer format  $(MTFE = 0/1)^{1}$ 

| #  | Symbo            | al.           | Characteristic                                                                     | Con         | dition | Va  | llue    | Unit   |       |   |    |
|----|------------------|---------------|------------------------------------------------------------------------------------|-------------|--------|-----|---------|--------|-------|---|----|
| #  | Syllibe          | JI            | Characteristic                                                                     | Pad drive   | Load   | Min | Max     | Unit   |       |   |    |
| 1  | t <sub>SCK</sub> | СС            | SCK cycle time <sup>2</sup>                                                        | _           | _      | 62  | _       | ns     |       |   |    |
| 2  | t <sub>CSC</sub> | SR            | SS to SCK delay <sup>2</sup>                                                       | _           | _      | 16  | _       | ns     |       |   |    |
| 3  | t <sub>ASC</sub> | SR            | SCK to SS delay <sup>2</sup>                                                       | _           | _      | 16  | _       | ns     |       |   |    |
| 4  | t <sub>SDC</sub> | СС            | SCK duty cycle <sup>2</sup>                                                        | _           | _      | 30  | _       | ns     |       |   |    |
| 5  | t <sub>A</sub>   | СС            | Slave Access                                                                       | Very strong | 25 pF  | _   | 50      | ns     |       |   |    |
|    |                  |               | Time <sup>2, 3, 4</sup> (SS active to SOUT                                         | Strong      | 50 pF  | _   | 50      | ns     |       |   |    |
|    |                  |               |                                                                                    |             |        |     | driven) | Medium | 50 pF | _ | 60 |
| 6  | t <sub>DIS</sub> | CC Slave SOUT | Slave SOUT                                                                         | Very strong | 25 pF  | _   | 5       | ns     |       |   |    |
|    |                  |               | Disable Time <sup>2, 3,</sup> <sup>4</sup> (SS inactive to SOUT High-Z or invalid) | Strong      | 50 pF  | _   | 5       | ns     |       |   |    |
|    |                  |               |                                                                                    | Medium      | 50 pF  | _   | 10      | ns     |       |   |    |
| 7  | t <sub>SUI</sub> | СС            | Data setup time for inputs <sup>2</sup>                                            | _           | _      | 10  | _       | ns     |       |   |    |
| 8  | t <sub>HI</sub>  | СС            | Data hold time for inputs <sup>2</sup>                                             | _           | _      | 10  | _       | ns     |       |   |    |
| 9  | t <sub>SUO</sub> | СС            | SOUT Valid                                                                         | Very strong | 25 pF  | _   | 30      | ns     |       |   |    |
|    |                  |               | Time <sup>2, 3, 4</sup> (after SCK edge)                                           | Strong      | 50 pF  | _   | 30      | ns     |       |   |    |
|    |                  |               |                                                                                    | Medium      | 50 pF  | _   | 50      | ns     |       |   |    |
| 10 | t <sub>HO</sub>  | СС            | SOUT Hold                                                                          | Very strong | 25 pF  | 2.5 | _       | ns     |       |   |    |
|    |                  |               | Time <sup>2, 3, 4</sup> (after SCK edge)                                           | Strong      | 50 pF  | 2.5 | _       | ns     |       |   |    |
|    |                  |               |                                                                                    | Medium      | 50 pF  | 2.5 | _       | ns     |       |   |    |

DSPI slave operation is only supported for a single master and single slave on the device. Timing is valid for that case only.

MPC5777M Microcontroller Data Sheet, Rev. 6

<sup>8</sup> SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value.

 $<sup>^2</sup>$  Input timing assumes an input slew rate of 1 ns (10% - 90%) and uses TTL / Automotive voltage thresholds.

<sup>&</sup>lt;sup>3</sup> All timing values for output signals in this table, are measured to 50% of the output voltage.

<sup>&</sup>lt;sup>4</sup> All output timing is worst case and includes the mismatching of rise and fall times of the output pads.



Figure 35. DSPI LVDS master mode – modified timing, CPHA = 0



Figure 36. DSPI LVDS master mode – modified timing, CPHA = 1

### 3.16.2.1.4 DSPI Master Mode – Output Only

Table 55. DSPI LVDS master timing – output only – timed serial bus mode TSB = 1 or ITSB = 1, CPOL = 0 or 1, continuous SCK clock<sup>1,2</sup>

| # | Cross            |    | Characteristic                                               | Cor                | ndition                           | Va                                               | lue                                              | Unit |
|---|------------------|----|--------------------------------------------------------------|--------------------|-----------------------------------|--------------------------------------------------|--------------------------------------------------|------|
| # | Symb             | OI | Characteristic                                               | Pad drive          | Load                              | Min                                              | Max                                              | Unit |
| 1 | t <sub>SCK</sub> | СС | SCK cycle time                                               | LVDS               | 15 pF<br>to 50 pF<br>differential | 25.0                                             | _                                                | ns   |
| 2 | $t_{CSV}$        | СС | PCS valid after SCK <sup>3</sup>                             | Very strong        | 25 pF                             | _                                                | 6.0                                              | ns   |
|   |                  |    | (SCK with 50 pF differential load cap.)                      | Strong             | 50 pF                             | _                                                | 10.5                                             | ns   |
| 3 | t <sub>CSH</sub> | СС | PCS hold after SCK <sup>3</sup>                              | Very strong        | 0 pF                              | -4.0                                             | _                                                | ns   |
|   |                  |    | (SCK with 50 pF differential load cap.)                      | Strong             | 0 pF                              | -4.0                                             | _                                                | ns   |
| 4 | t <sub>SDC</sub> | СС | SCK duty cycle<br>(SCK with 50 pF<br>differential load cap.) | LVDS               | 15 pF<br>to 50 pF<br>differential | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 2 | ns   |
|   |                  | ı  | S                                                            | OUT data valid tim | e (after SCK edge)                | l                                                | l                                                |      |
| 5 | t <sub>SUO</sub> | СС | SOUT data valid time                                         | SOUT and SCK d     | rive strength                     |                                                  |                                                  |      |
|   |                  |    | from SCK <sup>4</sup>                                        | LVDS               | 15 pF<br>to 50 pF<br>differential | _                                                | 3.5                                              | ns   |
|   |                  |    | S                                                            | OUT data hold tim  | e (after SCK edge)                | •                                                |                                                  |      |
| 6 | t <sub>HO</sub>  | СС | SOUT data hold time                                          | SOUT and SCK d     | rive strength                     |                                                  |                                                  |      |
|   |                  |    | after SCK <sup>4</sup>                                       | LVDS               | 15 pF<br>to 50 pF<br>differential | -3.5                                             | _                                                | ns   |

All DSPI timing specifications apply to pins when using LVDS pads for SCK and SOUT and CMOS pad for PCS with pad driver strength as defined. Timing may degrade for weaker output drivers.

Table 56. DSPI CMOS master timing – output only – timed serial bus mode TSB = 1 or ITSB = 1, CPOL = 0 or 1, continuous SCK clock<sup>1,2</sup>

| # | Symbo            | a l  | Characteristic | Con                                           | dition | Valu  | Unit |       |
|---|------------------|------|----------------|-----------------------------------------------|--------|-------|------|-------|
| # | Symbo            | OI . | Characteristic | Pad drive <sup>4</sup> Load (C <sub>L</sub> ) |        | Min   | Max  | Oilit |
| 1 | t <sub>SCK</sub> | СС   | SCK cycle time | SCK drive stren                               | gth    |       |      |       |
|   |                  |      |                | Very strong                                   | 25 pF  | 33.0  | _    | ns    |
|   |                  |      |                | Strong                                        | 50 pF  | 80.0  | _    | ns    |
|   |                  |      |                | Medium                                        | 50 pF  | 200.0 | _    | ns    |

MPC5777M Microcontroller Data Sheet, Rev. 6

 $<sup>^{2}</sup>$  TSB = 1 or ITSB = 1 automatically selects MTFE = 1 and CPHA = 1.

<sup>&</sup>lt;sup>3</sup> With TSB mode or Continuous SCK clock mode selected, PCS and SCK are driven by the same edge of DSPI\_CLKn. This timing value is due to pad delays and signal propagation delays.

SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value.

Table 56. DSPI CMOS master timing – output only – timed serial bus mode TSB = 1 or ITSB = 1, CPOL = 0 or 1, continuous SCK clock<sup>1,2</sup> (continued)

| #  | Symb             | اما | Characteristic                   | Con                       | dition                     | Valu                                             | ıe <sup>3</sup>                                  | Unit |
|----|------------------|-----|----------------------------------|---------------------------|----------------------------|--------------------------------------------------|--------------------------------------------------|------|
| #  | Syllib           | OI  | Characteristic                   | Pad drive <sup>4</sup>    | Load (C <sub>L</sub> )     | Min                                              | Max                                              | Unit |
| 2  | t <sub>CSV</sub> | CC  | PCS valid after SCK <sup>5</sup> | SCK and PCS d             | rive strength              |                                                  |                                                  |      |
|    |                  |     |                                  | Very strong               | 25 pF                      | 7                                                | _                                                | ns   |
|    |                  |     |                                  | Strong                    | 50 pF                      | 8                                                | _                                                | ns   |
|    |                  |     |                                  | Medium                    | 50 pF                      | 16                                               | _                                                | ns   |
|    |                  |     |                                  | PCS medium and SCK strong | PCS = 50 pF<br>SCK = 50 pF | 29                                               | _                                                | ns   |
| 3  | t <sub>CSH</sub> | СС  | PCS hold after SCK <sup>5</sup>  | SCK and PCS d             | rive strength              |                                                  |                                                  |      |
|    |                  |     |                                  | Very strong               | PCS = 0 pF<br>SCK = 50 pF  | -14                                              | _                                                | ns   |
|    |                  |     |                                  | Strong                    | PCS = 0 pF<br>SCK = 50 pF  | -14                                              | _                                                | ns   |
|    |                  |     |                                  | Medium                    | PCS = 0 pF<br>SCK = 50 pF  | -33                                              | _                                                | ns   |
|    |                  |     |                                  | PCS medium and SCK strong | PCS = 0 pF<br>SCK = 50 pF  | -35                                              | _                                                | ns   |
| 4  | t <sub>SDC</sub> | СС  | SCK duty cycle <sup>6</sup>      | SCK drive stren           | gth                        |                                                  |                                                  |      |
|    |                  |     |                                  | Very strong               | 0 pF                       | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | $^{1}/_{2}t_{SCK} + 2$                           | ns   |
|    |                  |     |                                  | Strong                    | 0 pF                       | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | $^{1}/_{2}t_{SCK} + 2$                           | ns   |
|    |                  |     |                                  | Medium                    | 0 pF                       | $^{1}/_{2}t_{SCK} - 5$                           | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 5 | ns   |
|    |                  |     | SOUT d                           | ata valid time (afte      | er SCK edge)               |                                                  |                                                  |      |
| 9  | $t_{SUO}$        | CC  | SOUT data valid time from SCK    | SOUT and SCK              | drive strength             |                                                  |                                                  |      |
|    |                  |     | CPHA = 1 <sup>7</sup>            | Very strong               | 25 pF                      | _                                                | 7.0                                              | ns   |
|    |                  |     |                                  | Strong                    | 50 pF                      | _                                                | 8.0                                              | ns   |
|    |                  |     |                                  | Medium                    | 50 pF                      | _                                                | 16.0                                             | ns   |
|    |                  |     | SOUT d                           | lata hold time (afte      | er SCK edge)               |                                                  |                                                  |      |
| 10 | t <sub>HO</sub>  | CC  | SOUT data hold time after        | SOUT and SCK              | drive strength             |                                                  |                                                  |      |
|    |                  |     | SCK<br>CPHA = 1 <sup>7</sup>     | Very strong               | 25 pF                      | -7.7                                             | _                                                | ns   |
|    |                  |     |                                  | Strong                    | 50 pF                      | -11.0                                            | _                                                | ns   |
|    |                  |     |                                  | Medium                    | 50 pF                      | -15.0                                            | _                                                | ns   |

<sup>&</sup>lt;sup>1</sup> TSB = 1 or ITSB = 1 automatically selects MTFE = 1 and CPHA = 1.

### MPC5777M Microcontroller Data Sheet, Rev. 6

<sup>&</sup>lt;sup>2</sup> All output timing is worst case and includes the mismatching of rise and fall times of the output pads.

<sup>&</sup>lt;sup>3</sup> All timing values for output signals in this table are measured to 50% of the output voltage.

<sup>&</sup>lt;sup>4</sup> Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speeds and may cause incorrect operation.

With TSB mode or Continuous SCK clock mode selected, PCS and SCK are driven by the same edge of DSPI\_CLKn. This timing value is due to pad delays and signal propagation delays.

SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value.



Figure 37. DSPI LVDS and CMOS master timing - output only - modified transfer format MTFE = 1, CHPA = 1

### 3.16.2.2 Slave Mode timing

Table 57. DSPI CMOS Slave timing - Modified Transfer Format (MTFE = 0/1)<sup>1</sup>

| #  | Symb             | ol Characteristic |                                                               | Condi          | ition | Min   | Max                                      | Unit |
|----|------------------|-------------------|---------------------------------------------------------------|----------------|-------|-------|------------------------------------------|------|
| #  | Symb             | OI .              | Cital acteristic                                              | Pad Drive      | Load  | WIIII | Max ———————————————————————————————————— |      |
| 1  | t <sub>SCK</sub> | CC                | SCK Cycle Time <sup>2</sup>                                   | -              | -     | 62    |                                          | ns   |
| 2  | t <sub>CSC</sub> | SR                | SS to SCK Delay <sup>2</sup>                                  | -              | -     | 16    | _                                        | ns   |
| 3  | t <sub>ASC</sub> | SR                | SCK to SS Delay <sup>2</sup>                                  | -              | -     | 16    | _                                        | ns   |
| 4  | t <sub>SDC</sub> | CC                | SCK Duty Cycle <sup>2</sup>                                   | -              | -     | 30    | _                                        | ns   |
| 5  | t <sub>A</sub>   | СС                | Slave Access Time <sup>2,3,4</sup> (SS active to SOUT driven) | Very<br>Strong | 25 pF | _     | 50                                       | ns   |
|    |                  |                   |                                                               | Strong         | 50 pF | _     | 50                                       | ns   |
|    |                  |                   |                                                               | Medium         | 50 pF | _     | 60                                       | ns   |
| 6  | t <sub>DIS</sub> | СС                | Slave SOUT Disable Time <sup>2,3,4</sup>                      | Very<br>Strong | 25 pF | _     | 5                                        | ns   |
|    |                  |                   | (SS inactive to SOUT High-Z or invalid)                       | Strong         | 50 pF | _     | 5                                        | ns   |
|    |                  |                   | ,                                                             | Medium         | 50 pF | _     | 10                                       | ns   |
| 9  | t <sub>SUI</sub> | СС                | Data Setup Time for Inputs <sup>2</sup>                       | _              | _     | 10    | _                                        | ns   |
| 10 | t <sub>HI</sub>  | СС                | Data Hold Time for Inputs <sup>2</sup>                        | _              | _     | 10    | _                                        | ns   |

MPC5777M Microcontroller Data Sheet, Rev. 6

t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time.

Table 57. DSPI CMOS Slave timing - Modified Transfer Format (MTFE = 0/1)<sup>1</sup>

| #  | Symb             |    | Characteristic                                    | Cond           | Condition |         | Max | Unit |
|----|------------------|----|---------------------------------------------------|----------------|-----------|---------|-----|------|
| "  | Gyiiib           |    | Onaracteristic                                    | Pad Drive      | Load      | Min Max |     |      |
| 11 | t <sub>SUO</sub> | CC | SOUT Valid Time <sup>2,3,4</sup> (after SCK edge) | Very<br>Strong | 25 pF     | _       | 30  | ns   |
|    |                  |    |                                                   | Strong         | 50 pF     | _       | 30  | ns   |
|    |                  |    |                                                   | Medium         | 50 pF     | _       | 50  | ns   |
| 12 | t <sub>HO</sub>  | CC | SOUT Hold Time <sup>2,3,4</sup> (after SCK edge)  | Very<br>Strong | 25 pF     | 2.5     | _   | ns   |
|    |                  |    |                                                   | Strong         | 50 pF     | 2.5     | _   | ns   |
|    |                  |    |                                                   | Medium         | 50 pF     | 2.5     | _   | ns   |

DSPI slave operation is only supported for a single master and single slave on the device. Timing is valid for that case only.

<sup>&</sup>lt;sup>4</sup> All output timing is worst case and includes the mismatching of rise and fall times of the output pads.



Figure 38. DSPI Slave Mode - Modified transfer format timing (MFTE = 0/1) — CPHA = 0

 $<sup>^2</sup>$  Input timing assumes an input slew rate of 1 ns (10% - 90%) and uses TTL / Automotive voltage thresholds.

<sup>&</sup>lt;sup>3</sup> All timing values for output signals in this table, are measured to 50% of the output voltage.



Figure 39. DSPI Slave Mode - Modified transfer format timing (MFTE = 0/1) — CPHA = 1

### 3.16.3 FEC timing

The FEC provides both MII and RMII interfaces in the 416 TEPBGA and 512 TEPBGA packages, and the MII and RMII signals can be configured for either CMOS or TTL signal levels compatible with devices operating at either 5.0 V or 3.3 V.

### 3.16.3.1 MII receive signal timing (RXD[3:0], RX\_DV, RX\_ER, and RX\_CLK)

The receiver functions correctly up to a RX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. The system clock frequency must be at least equal to or greater than the RX\_CLK frequency.

Table 58. MII receive signal timing<sup>1</sup>

| Symbol |    | Characteristic                         | Va  | lue | Unit          |  |
|--------|----|----------------------------------------|-----|-----|---------------|--|
| Symbol |    | Gilaracteristic                        | Min | Max | Offic         |  |
| M1     | CC | RXD[3:0], RX_DV, RX_ER to RX_CLK setup | 5   | _   | ns            |  |
| M2     | СС | RX_CLK to RXD[3:0], RX_DV, RX_ER hold  | 5   | _   | ns            |  |
| МЗ     | СС | RX_CLK pulse width high                | 35% | 65% | RX_CLK period |  |
| M4     | СС | RX_CLK pulse width low                 | 35% | 65% | RX_CLK period |  |

All timing specifications are referenced from RX\_CLK = 1.4 V to the valid input levels, 0.8 V and 2.0 V.

MPC5777M Microcontroller Data Sheet, Rev. 6

#### **Electrical characteristics**



Figure 40. MII receive signal timing diagram

### 3.16.3.2 MII transmit signal timing (TXD[3:0], TX\_EN, TX\_ER, TX\_CLK)

The transmitter functions correctly up to a  $TX\_CLK$  maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. The system clock frequency must be at least equal to or greater than the  $TX\_CLK$  frequency.

The transmit outputs (TXD[3:0], TX\_EN, TX\_ER) can be programmed to transition from either the rising or falling edge of TX\_CLK, and the timing is the same in either case. This options allows the use of non-compliant MII PHYs.

Refer to the MPC5777M Microcontroller Reference Manual's Fast Ethernet Controller (FEC) chapter for details of this option and how to enable it.

| Symbol |    | Characteristic                           | Value <sup>2</sup> |     | Unit          |
|--------|----|------------------------------------------|--------------------|-----|---------------|
| Зушьог |    | Gilal acteristic                         | Min                | Max | Oilit         |
| M5     | СС | TX_CLK to TXD[3:0], TX_EN, TX_ER invalid | 5                  | _   | ns            |
| M6     | СС | TX_CLK to TXD[3:0], TX_EN, TX_ER valid   | _                  | 25  | ns            |
| M7     | СС | TX_CLK pulse width high                  | 35%                | 65% | TX_CLK period |
| M8     | СС | TX_CLK pulse width low                   | 35%                | 65% | TX_CLK period |

Table 59. MII transmit signal timing<sup>1</sup>

MPC5777M Microcontroller Data Sheet, Rev. 6

 $<sup>^{1}\,</sup>$  All timing specifications are referenced from TX\_CLK = 1.4 V to the valid output levels, 0.8 V and 2.0 V.

Output parameters are valid for  $C_L = 25$  pF, where  $C_L$  is the external load to the device. The internal package capacitance is accounted for, and does not need to be subtracted from the 25 pF value.



Figure 41. MII transmit signal timing diagram

#### 3.16.3.3 MII async inputs signal timing (CRS and COL)

Table 60. MII async inputs signal timing

| Symbol |    | Characteristic               | Va  | lue | Unit          |
|--------|----|------------------------------|-----|-----|---------------|
|        |    | Gharacensia                  | Min | Max | Onic          |
| M9     | СС | CRS, COL minimum pulse width | 1.5 | _   | TX_CLK period |



Figure 42. MII async inputs timing diagram

## 3.16.3.4 MII and RMII serial management channel timing (MDIO and MDC)

The FEC functions correctly with a maximum MDC frequency of 2.5 MHz.

Table 61. MII serial management channel timing<sup>1</sup>

| Symbol |    | Characteristic                                                      | Value <sup>2</sup> |     | Unit       |
|--------|----|---------------------------------------------------------------------|--------------------|-----|------------|
| Symbol |    | Gilai acteristic                                                    | Min                | Max | Oille      |
| M10    | СС | MDC falling edge to MDIO output invalid (minimum propagation delay) | 0                  | _   | ns         |
| M11    | CC | MDC falling edge to MDIO output valid (max prop delay)              | _                  | 25  | ns         |
| M12    | СС | MDIO (input) to MDC rising edge setup                               | 10                 | _   | ns         |
| M13    | СС | MDIO (input) to MDC rising edge hold                                | 0                  | _   | ns         |
| M14    | СС | MDC pulse width high                                                | 40%                | 60% | MDC period |
| M15    | CC | MDC pulse width low                                                 | 40%                | 60% | MDC period |

All timing specifications are referenced from MDC = 1.4 V (TTL levels) to the valid input and output levels, 0.8 V and 2.0 V (TTL levels). For 5 V operation, timing is referenced from MDC = 50% to 2.2 V/3.5 V input and output levels.

MPC5777M Microcontroller Data Sheet, Rev. 6

#### **Electrical characteristics**

Output parameters are valid for  $C_L$  = 25 pF, where  $C_L$  is the external load to the device. The internal package capacitance is accounted for, and does not need to be subtracted from the 25 pF value.



Figure 43. MII serial management channel timing diagram

### 3.16.3.5 RMII receive signal timing (RXD[1:0], CRS\_DV)

The receiver functions correctly up to a REF\_CLK maximum frequency of 50 MHz +1%. There is no minimum frequency requirement. The system clock frequency must be at least equal to or greater than the RX\_CLK frequency, which is half that of the REF\_CLK frequency.

Table 62. RMII receive signal timing<sup>1</sup>

| Symbol |    | Characteristic                    | Va  | lue | Unit           |  |
|--------|----|-----------------------------------|-----|-----|----------------|--|
| Symbol |    | Characteristic                    | Min | Max | Offic          |  |
| R1     | СС | RXD[1:0], CRS_DV to REF_CLK setup | 4   | _   | ns             |  |
| R2     | СС | REF_CLK to RXD[1:0], CRS_DV hold  | 2   | _   | ns             |  |
| R3     | СС | REF_CLK pulse width high          | 35% | 65% | REF_CLK period |  |
| R4     | СС | REF_CLK pulse width low           | 35% | 65% | REF_CLK period |  |

All timing specifications are referenced from REF\_CLK = 1.4 V to the valid input levels, 0.8 V and 2.0 V.

MPC5777M Microcontroller Data Sheet, Rev. 6



Figure 44. RMII receive signal timing diagram

### 3.16.3.6 RMII transmit signal timing (TXD[1:0], TX\_EN)

The transmitter functions correctly up to a REF\_CLK maximum frequency of 50 MHz + 1%. There is no minimum frequency requirement. The system clock frequency must be at least equal to or greater than the TX\_CLK frequency, which is half that of the REF\_CLK frequency.

The transmit outputs (TXD[1:0], TX\_EN) can be programmed to transition from either the rising or falling edge of REF\_CLK, and the timing is the same in either case. These options allows the use of non-compliant RMII PHYs.

| Symbol |    | Characteristic                     | Value <sup>3</sup> |     | Unit           |  |
|--------|----|------------------------------------|--------------------|-----|----------------|--|
| Symbol |    | Gilal acteristic                   | Min                |     | Onit           |  |
| R5     | СС | REF_CLK to TXD[1:0], TX_EN invalid | 2                  | _   | ns             |  |
| R6     | СС | REF_CLK to TXD[1:0], TX_EN valid   | _                  | 16  | ns             |  |
| R7     | СС | REF_CLK pulse width high           | 35%                | 65% | REF_CLK period |  |
| R8     | СС | REF_CLK pulse width low            | 35%                | 65% | REF_CLK period |  |

Table 63. RMII transmit signal timing<sup>1, 2</sup>

Output parameters are valid for C<sub>L</sub> = 25 pF, where C<sub>L</sub> is the external load to the device. The internal package capacitance is accounted for, and does not need to be subtracted from the 25 pF value.



Figure 45. RMII transmit signal timing diagram

MPC5777M Microcontroller Data Sheet, Rev. 6

RMII timing is valid only up to a maximum of 150 °C junction temperature.

All timing specifications are referenced for TTL or CMOS input levels for REF\_CLK to the valid output levels, 0.8 V and 2.0 V.

#### **Electrical characteristics**

## 3.16.4 FlexRay timing

This section provides the FlexRay Interface timing characteristics for the input and output signals.

These are recommended numbers as per the FlexRay EPL v3.0 specification.

#### 3.16.4.1 TxEN



Figure 46. TxEN signal

Table 64. TxEN output characteristics<sup>1</sup>

| Symbol                    |    | Characteristic                                                                         |     | Value |    |  |
|---------------------------|----|----------------------------------------------------------------------------------------|-----|-------|----|--|
| Cymbol                    |    | Gharasteristic                                                                         | Min | Unit  |    |  |
| dCCTxEN <sub>RISE25</sub> | CC | Rise time of TxEN signal at CC                                                         |     | 9     | ns |  |
| dCCTxEN <sub>FALL25</sub> | СС | Fall time of TxEN signal at CC                                                         | _   | 9     | ns |  |
| dCCTxEN <sub>01</sub>     |    | Sum of delay between Clk to Q of the last FF and the final output buffer, rising edge  | _   | 25    | ns |  |
| dCCTxEN <sub>10</sub>     | CC | Sum of delay between Clk to Q of the last FF and the final output buffer, falling edge | _   | 25    | ns |  |

<sup>&</sup>lt;sup>1</sup> TxEN pin load maximum 25 pF

114



Figure 47. TxEN signal propagation delays

### 3.16.4.2 TxD



Figure 48. TxD signal

Table 65. TxD output characteristics 1,2

| Symbol                                             |                    | Characteristic                                                                         | Val   | Unit           |    |
|----------------------------------------------------|--------------------|----------------------------------------------------------------------------------------|-------|----------------|----|
| Cymbol                                             |                    | Gildidoteristic                                                                        | Min   | Max            |    |
| dCCTxAsym                                          | СС                 | Asymmetry of sending CC at 25 pF load (= dCCTxD <sub>50%</sub> - 100 ns)               | -2.45 | 2.45           | ns |
| dCCTxD <sub>RISE25</sub> +dCCTxD <sub>FALL25</sub> |                    | C Sum of Rise and Fall time of TxD signal at the output                                |       | 9 <sup>5</sup> | ns |
|                                                    | pin <sup>3,4</sup> |                                                                                        | _     | 9 <sup>6</sup> |    |
| dCCTxD <sub>01</sub>                               | СС                 | Sum of delay between Clk to Q of the last FF and the final output buffer, rising edge  | _     | 25             | ns |
| dCCTxD <sub>10</sub>                               | CC                 | Sum of delay between Clk to Q of the last FF and the final output buffer, falling edge | 1     | 25             | ns |

<sup>&</sup>lt;sup>1</sup> TxD pin load maximum 25 pF

 $<sup>\</sup>begin{aligned} &V_{DD\_HV\_IO} = 5.0 \text{ V} \pm 10\%, \text{ Transmission line Z} = 50 \text{ ohms, } t_{delay} = 1 \text{ ns, C}_L = 10 \text{ pF} \\ &V_{DD\_HV\_IO} = 3.3 \text{ V} \pm 10\%, \text{ Transmission line Z} = 50 \text{ ohms, } t_{delay} = 0.6 \text{ ns, C}_L = 10 \text{ pF} \end{aligned}$ 



<sup>\*</sup> FlexRay Protocol Engine Clock

Figure 49. TxD Signal propagation delays

<sup>&</sup>lt;sup>2</sup> Specifications valid according to FlexRay EPL 3.0.1 standard with 20%–80% levels and a 10pF load at the end of a 50 Ohm, 1 ns stripline. Please refer to the Very Strong I/O pad specifications.

<sup>&</sup>lt;sup>3</sup> Pad configured as VERY STRONG

<sup>&</sup>lt;sup>4</sup> Sum of transition time simulation is performed according to Electrical Physical Layer Specification 3.0.1 and the entire temperature range of the device has been taken into account.

#### 3.16.4.3 RxD

Table 66. RxD input characteristics<sup>1</sup>

| Symbol               |    | Characteristic                                                              | Va    | lue | Unit |
|----------------------|----|-----------------------------------------------------------------------------|-------|-----|------|
| Cymbol               |    | Gharasteristic                                                              | Min   | Max |      |
| C_CCRxD              | CC | Input capacitance on RxD pin                                                | _     | 7   | pF   |
| uCCLogic_1           | CC | Threshold for detecting logic high                                          | 35    | 70  | %    |
| uCCLogic_0           | CC | Threshold for detecting logic low                                           | 30    | 65  | %    |
| dCCRxD <sub>01</sub> | CC | Sum of delay from actual input to the D input of the first FF, rising edge  | _     | 10  | ns   |
| dCCRxD <sub>10</sub> | CC | Sum of delay from actual input to the D input of the first FF, falling edge | _     | 10  | ns   |
| dCCRxAsymAccept15    | CC | Acceptance of asymmetry at receiving CC with 15 pF load                     | -31.5 | 44  | ns   |
| dCCRxAsymAccept25    | CC | Acceptance of asymmetry at receiving CC with 25 pF load                     | -30.5 | 43  | ns   |

<sup>&</sup>lt;sup>1</sup> FlexRay RxD timing is valid for Automotive input levels with hysteresis enabled (hysteresis permanently enabled in Automotive input levels) and CMOS input levels with hysteresis disabled, 4.5 V ≤ V<sub>DD\_HV\_IO</sub> ≤ 5.5 V for both cases.

### 3.16.5 **PSI5** timing

The following table describes the PSI5 timing.

Table 67. PSI5 timing

| Cumbal                |    | Parameter                                                                                 | Value |                                       | Unit                |
|-----------------------|----|-------------------------------------------------------------------------------------------|-------|---------------------------------------|---------------------|
| Symbol                |    | Parameter                                                                                 | Min   | Max                                   | Unit                |
| t <sub>MSG_DLY</sub>  | СС | Delay from last bit of frame (CRC0) to assertion of new message received interrupt        | _     | 3                                     | μs                  |
| t <sub>SYNC_DLY</sub> | СС | Delay from internal sync pulse to sync pulse trigger at the SDOUT_PSI5_n pin              | _     | 2                                     | μs                  |
| t <sub>MSG_JIT</sub>  | CC | Delay jitter from last bit of frame (CRC0) to assertion of new message received interrupt | _     | 1                                     | cycles <sup>1</sup> |
| t <sub>SYNC_JIT</sub> | СС | Delay jitter from internal sync pulse to sync pulse trigger at the SDOUT_PSI5_n pin       | _     | ±(1 PSI5_1µs_CLK +<br>1 PBRIDGEn_CLK) | cycles              |

<sup>&</sup>lt;sup>1</sup> Measured in PSI5 clock cycles (PBRIDGEn\_CLK on the device). Minimum PSI5 clock period is 20 ns.

## 3.16.6 UART timing

UART channel frequency support is shown in the following table.

MPC5777M Microcontroller Data Sheet, Rev. 6

Table 68. UART frequency support

| LINFlexD clock frequency<br>LIN_CLK (MHz) | Oversampling rate       | Voting scheme                           | Max usable frequency<br>(Mbaud) |
|-------------------------------------------|-------------------------|-----------------------------------------|---------------------------------|
| 80                                        | 16                      | 3:1 majority voting                     | 5                               |
|                                           | 8                       |                                         | 10                              |
|                                           | 6                       | Limited voting on one                   | 13.33                           |
|                                           | 5                       | sample with configurable sampling point | 16                              |
|                                           | 4                       |                                         | 20                              |
| 100                                       | 16                      | 3:1 majority voting                     | 6.25                            |
|                                           | 8                       |                                         | 12.5                            |
|                                           | 6 Limited voting on one |                                         | 16.67                           |
|                                           | 5                       | sample with configurable sampling point | 20                              |
|                                           | 4                       |                                         | 25                              |

# 3.16.7 External Bus Interface (EBI) Timing

Table 69. Bus Operation Timing<sup>1</sup>

| 0    | Observatorists                                                                                                                                        | 0                | 66.7 MHz (Ext | 1121 |                |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------|------|----------------|
| Spec | Characteristic                                                                                                                                        | Symbol           | Min           | Max  | Unit           |
| 1    | CLKOUT Period <sup>4</sup>                                                                                                                            | t <sub>C</sub>   | 15.15         | _    | ns             |
| 2    | CLKOUT Duty Cycle                                                                                                                                     | t <sub>CDC</sub> | 45%           | 55%  | t <sub>C</sub> |
| 3    | CLKOUT Rise Time                                                                                                                                      | t <sub>CRT</sub> | _             | 5    | ns             |
| 4    | CLKOUT Fall Time                                                                                                                                      | t <sub>CFT</sub> | _             | 5    | ns             |
| 5    | CLKOUT Posedge to Output Signal Invalid or High Z (Hold Time) <sup>6</sup> ADDR[12:31] ADDR[8:11]/WE[0:3]/BE[0:3] BDIP CS[0:3] DATA[0:31] OE RD_WR TS | t <sub>СОН</sub> | 1.0           | _    | ns             |
| 6    | CLKOUT Posedge to Output Signal Valid (Output Delay) <sup>7,8</sup> ADDR[12:31]  ADDR[8:11]/WE[0:3]/BE[0:3]  BDIP  CS[0:3]  DATA[0:31]  OE  RD_WR TS  | t <sub>COV</sub> | _             | 8.0  | ns             |

MPC5777M Microcontroller Data Sheet, Rev. 6

Table 69. Bus Operation Timing<sup>1</sup> (continued)

| Snoo | Characteristic                                     | Symbol           | 66.7 MHz (Ext. | l lmit |      |
|------|----------------------------------------------------|------------------|----------------|--------|------|
| Spec | Characteristic Symbol                              |                  | Min            | Max    | Unit |
| 7    | Input Signal Valid to CLKOUT Posedge (Setup Time)  | t <sub>CIS</sub> | 7.0            | _      | ns   |
|      | DATA[0:31]                                         |                  |                |        |      |
| 8    | CLKOUT Posedge to Input Signal Invalid (Hold Time) | t <sub>CIH</sub> | 1.0            | _      | ns   |
|      | DATA[0:31]                                         |                  |                |        |      |

EBI timing specified at  $V_{DD\_HV\_IO\_EBI}$  and  $V_{DD\_HV\_IO\_FLEXE} = 3.0 \text{ V}$  to 3.6 V,  $T_A = T_L$  to  $T_H$ , and  $T_L = 30 \text{ pF}$  with DSC = 0b10 for ADDR/CTRL and DSC = 0b11 for CLKOUT/DATA.

- <sup>2</sup> Speed is the nominal maximum frequency. Max speed is the maximum speed allowed including PLL jitter.
- Depending on the internal bus speed, set the CGM\_SC\_DC4 register bits correctly not to exceed maximum external bus frequency. The maximum external bus frequency is 66.7 MHz.
- $^4$  Signals are measured at 50%  $\rm V_{DD\_HV\_IO\_EBI}$  or  $\rm V_{DD\_HV\_IO\_FLEXE}.$
- <sup>5</sup> Refer to Fast pad timing in Table 18.
- <sup>6</sup> CLKOUT may be required at the highest drive strength in order to meet the hold time specification.
- <sup>7</sup> One wait state must be added for all write accesses to external memories at the maximum external bus frequency.
- <sup>8</sup> One wait state must be added to the outut signal valid delay for external writes.



Figure 50. D\_CLKOUT Timing

#### **Electrical characteristics**



**Figure 51. Synchronous Output Timing** 



Figure 52. Synchronous Input Timing

# 3.16.8 I<sup>2</sup>C timing

The I<sup>2</sup>C AC timing specifications are provided in the following tables.

Table 70. I<sup>2</sup>C input timing specifications — SCL and SDA<sup>1</sup>

| No.  | o. Symbol |    | Parameter                                      |     | lue | Unit                       |  |
|------|-----------|----|------------------------------------------------|-----|-----|----------------------------|--|
| 140. |           |    | raiametei                                      | Min | Max | Onit                       |  |
| 1    | _         | СС | Start condition hold time                      | 2   | _   | PER_CLK Cycle <sup>2</sup> |  |
| 2    | _         | СС | Clock low time                                 | 8   | _   | PER_CLK Cycle              |  |
| 3    | _         | СС | Bus free time between Start and Stop condition | 4.7 | _   | μs                         |  |
| 4    | _         | CC | Data hold time                                 | 0.0 | _   | ns                         |  |

MPC5777M Microcontroller Data Sheet, Rev. 6

Table 70. I<sup>2</sup>C input timing specifications — SCL and SDA<sup>1</sup> (continued)

| No  | No. Symbol |    | Parameter                                                      |     | lue | Unit          |  |
|-----|------------|----|----------------------------------------------------------------|-----|-----|---------------|--|
| NO. |            |    | r arameter                                                     | Min | Max | Onit          |  |
| 5   | _          | CC | Clock high time                                                | 4   | _   | PER_CLK Cycle |  |
| 6   | _          | CC | Data setup time                                                | 0.0 | _   | ns            |  |
| 7   | _          | СС | Start condition setup time (for repeated start condition only) | 2   | _   | PER_CLK Cycle |  |
| 8   | _          | СС | Stop condition setup time                                      | 2   | _   | PER_CLK Cycle |  |

<sup>&</sup>lt;sup>1</sup> I<sup>2</sup>C input timing is valid for Automotive and TTL inputs levels, hysteresis enabled, and an input edge rate no slower than 1 ns (10% – 90%).

Table 71. I<sup>2</sup>C output timing specifications — SCL and SDA<sup>1,2,3,4</sup>

| No  | No. Symbol |    | Parameter -                                                    |     | lue | Unit                       |  |
|-----|------------|----|----------------------------------------------------------------|-----|-----|----------------------------|--|
| NO. |            |    |                                                                |     | Max | Omt                        |  |
| 1   | _          | СС | Start condition hold time                                      | 6   | _   | PER_CLK Cycle <sup>5</sup> |  |
| 2   | _          | СС | Clock low time                                                 | 10  | _   | PER_CLK Cycle              |  |
| 3   | _          | СС | Bus free time between Start and Stop condition                 | 4.7 | _   | μs                         |  |
| 4   | _          | СС | Data hold time                                                 | 7   | _   | PER_CLK Cycle              |  |
| 5   | _          | CC | Clock high time                                                | 10  | _   | PER_CLK Cycle              |  |
| 6   | _          | СС | Data setup time                                                | 2   | _   | PER_CLK Cycle              |  |
| 7   | _          | СС | Start condition setup time (for repeated start condition only) | 20  | _   | PER_CLK Cycle              |  |
| 8   | _          | CC | Stop condition setup time                                      | 10  | _   | PER_CLK Cycle              |  |

All output timing is worst case and includes the mismatching of rise and fall times of the output pads.

<sup>&</sup>lt;sup>2</sup> PER\_CLK is the SoC peripheral clock, which drives the I<sup>2</sup>C BIU and module clock inputs. See the Clocking chapter in the device reference manual for more detail.

Output parameters are valid for CL = 25 pF, where CL is the external load to the device (lumped). The internal package capacitance is accounted for, and does not need to be subtracted from the 25 pF value.

Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speeds and may cause incorrect operation.

Programming the IBFD register (I<sup>2</sup>C bus Frequency Divider) with the maximum frequency results in the minimum output timings listed. The I<sup>2</sup>C interface is designed to scale the data transition time, moving it to the middle of the SCL low period. The actual position is affected by the pre-scale and division values programmed in the IBC field of the IBFD register.

<sup>&</sup>lt;sup>5</sup> PER\_CLK is the SoC peripheral clock, which drives the I<sup>2</sup>C BIU and module clock inputs. See the Clocking chapter in the device reference manual for more detail.



Figure 53. I<sup>2</sup>C input/output timing

# 3.16.9 GPIO delay timing

The GPIO delay timing specification is provided in the following table.

Table 72. GPIO delay timing

| Symbol   |    | Parameter                                                                                    | Va | lue | Unit  |
|----------|----|----------------------------------------------------------------------------------------------|----|-----|-------|
|          |    | r diameter                                                                                   |    | Max | J.III |
| IO_delay | CC | Delay from SIUL2 MSCR register bit update to pad function enable at the input of the I/O pad | 5  | 25  | ns    |

## 3.16.10 Package characteristics

The following table lists the case numbers for each available package for the device.

Table 73. Package case numbers

| Package Type | Device Type             | Case Outline Number |
|--------------|-------------------------|---------------------|
| 416TEPBGA    | Production              | 98ARE10523D         |
| 416TEPBGA    | Emulation               | 98ASA00493D         |
| 512TEPBGA    | Production or Emulation | 98ASA00262D         |

MPC5777M Microcontroller Data Sheet, Rev. 6

NXP Semiconductors

123

# 3.17 416 TEPBGA (production) case drawing



Figure 54. 416 TEPBGA (production) package mechanical drawing (Sheet 1 of 2)

MPC5777M Microcontroller Data Sheet, Rev. 6

| e e e e e e e e e e e e                                                                                                                                                                                                                       | MECHANICAL OUTLINES       | DOCUMENT NO: 98ARE10523D |      |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------------|------|--|
| freescale semiconductor                                                                                                                                                                                                                       | DICTIONARY                | PAGE:                    | 1494 |  |
| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY, PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED. | DO NOT SCALE THIS DRAWING | REV:                     | Α    |  |

#### NOTES:

- 1. ALL DIMENSIONS IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

 $\frac{\sqrt{3.}}{2}$  maximum solder ball diameter measured parallel to datum a.

DATUM A, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.

TITLE:

416 I/O, PBGA
27 X 27 PKG,
1 MM PITCH (OMPAC)

CASE NUMBER: 1494-01

STANDARD: JEDEC MS-034 AAL-1

PACKAGE CODE: 5252 SHEET: 2 OF 3

Figure 55. 416 TEPBGA (production) package mechanical drawing (Sheet 2 of 2)

MPC5777M Microcontroller Data Sheet, Rev. 6

# 3.18 416 TEPBGA (emulation) case drawing



Figure 56. 416 TEPBGA (emulation) package mechanical drawing (Sheet 1 of 3)

MPC5777M Microcontroller Data Sheet, Rev. 6



Figure 57. 416 TEPBGA (emulation) package mechanical drawing (Sheet 2 of 3)



| MECHANICAL | <b>OUTLINES</b> |
|------------|-----------------|
| DICTION    | ARY             |

PAGE: 2309
REV: 0

DO NOT SCALE THIS DRAWING

#### NOTES:

1. ALL DIMENSIONS IN MILLIMETERS.

2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

3\ MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM A.

DATUM A, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.

PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE.

GATE PROTRUSION HEIGHT OR CHIP OUT DEPTH: MAXIMUM 0.049MM.

TITLE: TEPBGA—I 27 X 27 X 2.23 PKG STANDARD: JEDEC MS—034 AAL—1 SHEET: 3

Figure 58. 416 TEPBGA (emulation) package mechanical drawing (Sheet 3 of 3)

MPC5777M Microcontroller Data Sheet, Rev. 6

# 3.19 512 TEPBGA case drawing



Figure 59. 512 TEPBGA package mechanical drawing (Sheet 1 of 2)

MPC5777M Microcontroller Data Sheet, Rev. 6



# MECHANICAL OUTLINES DICTIONARY

DOCUMENT NO: 98ASA00262D

PAGE: 2152

REV: 0

DO NOT SCALE THIS DRAWING

#### NOTES:

1. ALL DIMENSIONS IN MILLIMETERS.

2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

 $\sqrt{3}$  Maximum solder ball diameter measured parallel to datum a.

DATUM A, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.

PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE.

TITLE:

TEPBGA-I, 25 X 25 PKG, 0.8 MM PITCH, 512 I/O

| CASE NUMBER: | 2152-01   |
|--------------|-----------|
| STANDARD:    | NON JEDEC |
| SHEET:       | 2         |

Figure 60. 512 TEPBGA package mechanical drawing (Sheet 2 of 2)

MPC5777M Microcontroller Data Sheet, Rev. 6

#### 3.20 Thermal characteristics

The following tables describe the thermal characteristics of the device.

Table 74. Thermal characteristics

| Symbol           | Parameter                               | Conditions                            | 416<br>Value | 512<br>Value | Unit | Notes |
|------------------|-----------------------------------------|---------------------------------------|--------------|--------------|------|-------|
| $R_{\theta JA}$  | Junction-to-Ambient, Natural            | Single Layer board (1s)               | 25           | 24.1         | °C/W | 1,2   |
|                  | Convection                              | Four layer board (2s2p)               | 17.2         | 16.8         |      | 1,2,3 |
| $R_{\theta JMA}$ | Junction-to-Moving-Air, Ambient         | @200 ft/min., single layer board (1s) | 18.1         | 16.6         | °C/W | 1,3   |
|                  |                                         | @200 ft/min., four layer board (2s2p) | 13.4         | 12.4         |      | 1,3   |
| $R_{\theta JB}$  | Junction-to-board                       | _                                     | 8.6          | 8.8          | °C/W | 4     |
| $R_{\theta JC}$  | Junction-to-case                        | _                                     | 5.0          | 5.0          | °C/W | 5     |
| $\Psi_{JT}$      | Junction-to-package top                 | Natural convection                    | 0.2          | 0.2          | °C/W | 6     |
| $\Psi_{JB}$      | Junction-to-package bottom/solder balls | Natural convection                    | 3.5          | 3.0          | °C/W | 7     |

Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

## 3.20.1 General notes for specifications at maximum junction temperature

An estimation of the chip junction temperature, T<sub>I</sub>, can be obtained from the equation:

$$T_{J} = T_{A} + (R_{\theta JA} * P_{D})$$
 Eqn. 1

where:

 $T_A$  = ambient temperature for the package ( $^{o}$ C)

 $R_{\theta IA}$  = junction-to-ambient thermal resistance ( ${}^{\circ}C/W$ )

 $P_D$  = power dissipation in the package (W)

The thermal resistance values used are based on the JEDEC JESD51 series of standards to provide consistent values for estimations and comparisons. The difference between the values determined for the single-layer (1s) board compared to a four-layer board that has two signal layers, a power and a ground plane (2s2p), demonstrate that the effective thermal resistance is not a constant. The thermal resistance depends on the:

MPC5777M Microcontroller Data Sheet, Rev. 6

<sup>&</sup>lt;sup>2</sup> Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal.

<sup>&</sup>lt;sup>3</sup> Per JEDEC JESD51-6 with the board horizontal.

Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).

Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2.

Thermal characterization parameter indicating the temperature difference between package bottom center and the junction temperature per JEDEC JESD51-12.

#### **Electrical characteristics**

- Construction of the application board (number of planes)
- Effective size of the board which cools the component
- Quality of the thermal and electrical connections to the planes
- · Power dissipated by adjacent components

Connect all the ground and power balls to the respective planes with one via per ball. Using fewer vias to connect the package to the planes reduces the thermal performance. Thinner planes also reduce the thermal performance. When the clearance between the vias leave the planes virtually disconnected, the thermal performance is also greatly reduced.

As a general rule, the value obtained on a single-layer board is within the normal range for the tightly packed printed circuit board. The value obtained on a board with the internal planes is usually within the normal range if the application board has:

- One oz. (35 micron nominal thickness) internal planes
- Components are well separated
- Overall power dissipation on the board is less than 0.02 W/cm<sup>2</sup>

The thermal performance of any component depends on the power dissipation of the surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device.

At a known board temperature, the junction temperature is estimated using the following equation:

$$T_{J} = T_{B} + (R_{\theta JB} * P_{D})$$
 Eqn. 2

where:

 $T_B$  = board temperature for the package perimeter ( ${}^{o}C$ )

 $R_{\theta JB}$  = junction-to-board thermal resistance (°C/W) per JESD51-8

 $P_D$  = power dissipation in the package (W)

When the heat loss from the package case to the air does not factor into the calculation, the junction temperature is predictable if the application board is similar to the thermal test condition, with the component soldered to a board with internal planes.

The thermal resistance is expressed as the sum of a junction-to-case thermal resistance plus a case-to-ambient thermal resistance:

$$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$
 Eqn. 3

where:

 $R_{\theta IA}$  = junction-to-ambient thermal resistance ( ${}^{\circ}C/W$ )

 $R_{\theta IC}$  = junction-to-case thermal resistance ( ${}^{\circ}C/W$ )

 $R_{\theta CA}$  = case to ambient thermal resistance ( ${}^{\circ}C/W$ )

 $R_{\theta JC}$  is device related and is not affected by other factors. The thermal environment can be controlled to change the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For example, change the air flow around the device, add a heat sink, change the mounting arrangement on the printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. This description is most useful for packages with heat sinks where 90% of the heat flow is through the case to heat sink to ambient. For most packages, a better model is required.

A more accurate two-resistor thermal model can be constructed from the junction-to-board thermal resistance and the junction-to-case thermal resistance. The junction-to-case thermal resistance describes when using a heat sink or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed circuit board. This model can be used to generate simple estimations and for computational fluid dynamics (CFD) thermal models. More accurate compact Flotherm models can be generated upon request.

#### MPC5777M Microcontroller Data Sheet, Rev. 6

To determine the junction temperature of the device in the application on a prototype board, use the thermal characterization parameter  $(\Psi_{JT})$  to determine the junction temperature by measuring the temperature at the top center of the package case using the following equation:

$$T_{J} = T_{T} + (\Psi_{JT} \times P_{D})$$
 Eqn. 4

where:

 $T_T$  = thermocouple temperature on top of the package ( $^{\circ}$ C)

 $\Psi_{JT}$  = thermal characterization parameter ( ${}^{\circ}C/W$ )

 $P_D$  = power dissipation in the package (W)

The thermal characterization parameter is measured in compliance with the JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. Position the thermocouple so that the thermocouple junction rests on the package. Place a small amount of epoxy on the thermocouple junction and approximately 1 mm of wire extending from the junction. Place the thermocouple wire flat against the package case to avoid measurement errors caused by the cooling effects of the thermocouple wire.

When board temperature is perfectly defined below the device, it is possible to use the thermal characterization parameter  $(\Psi_{JPB})$  to determine the junction temperature by measuring the temperature at the bottom center of the package case (exposed pad) using the following equation:

$$T_{J} = T_{B} + (\Psi_{JPB} \times P_{D})$$
 Eqn. 5

where:

 $T_T$  = thermocouple temperature on bottom of the package ( $^{\circ}$ C)

 $\Psi_{JT}$  = thermal characterization parameter ( ${}^{\circ}C/W$ )

 $P_D$  = power dissipation in the package (W)

# 4 Ordering information

Table 75 shows the orderable part numbers for the MPC5777M series.

Table 75. Orderable part number summary

| Part Number      | Device Type <sup>1,2</sup> | Package                       |
|------------------|----------------------------|-------------------------------|
| PPC5777MK0MVU8B  | Sample                     | 416 TEPBGA                    |
| PPC5777MK0MVA8B  | Sample                     | 512 TEPBGA                    |
| PPC5777M2K0MVU8B | Sample ED                  | 416 TEPBGA                    |
| PPC5777M2K0MVA8B | Sample ED                  | 512 TEPBGA                    |
| SPC5777MK0MVU8   | Production PD              | 416 TEPBGA                    |
| SPC5777MK0MVU8R  | Production PD              | 416 TEPBGA<br>w/Tape and Reel |
| SPC5777MK0MVA8   | Production PD              | 512 TEPBGA                    |
| SPC5777MK0MVA8R  | Production PD              | 512 TEPBGA<br>w/Tape and Reel |

<sup>1 &</sup>quot;PD" refers to a production device, orderable in quantity

MPC5777M Microcontroller Data Sheet, Rev. 6

#### **Ordering information**

"ED" refers to an emulation device, orderable in limited quantities. An emulation device (ED) is for use during system development only and is not to be used in production. An ED is a Production PD chip combined with a companion chip to form an Emulation and Debug Device (ED) and includes additional RAM memory and debug features. EDs are provided "as is" without warranty of any kind. In the event of a suspected ED failure, NXP agrees to exchange the suspected failing ED from the customer at no additional charge; however, NXP will not analyze ED returns.

MPC5777M Microcontroller Data Sheet, Rev. 6



Figure 61. Product code structure

# 5 Document revision history

Table 76 summarizes revisions to this document.

Table 76. Revision history

| Revision | Date    | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | 12/2011 | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2        | 4/2013  | Throughout                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|          |         | <ul> <li>Data sheet now includes both KGD (T<sub>J</sub>≤165 °C) and non-KGD (T<sub>J</sub>≤150 °C) specifications</li> <li>The interfaces and components formerly including the name "DigRF" have been renamed to "LFAST."</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          |         | Introduction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|          |         | <ul> <li>Changed on-chip general-purpose SRAM to 404 KB (was 384 KB)</li> <li>Changed item describing Boot Assist Flash support to "Boot Assist Module (BAM) supports factory programming using serial bootload through 'UART Serial Boot Mode Protocol'. Physical interface (PHY) can be: UART/LIN, CAN, FlexRay"</li> <li>Table 1 (Family comparison):</li> <li>Changed feature from "Zipwire/LFAST<sup>7</sup> bus" to "Zipwire (SIPI / LFAST<sup>7</sup>) Interprocessor Communication Interface"</li> <li>Figure 1 (Block diagram):</li> <li>Changed SRAM from 320 to 340 KB</li> <li>Changed figure to include "Triple INTC"</li> <li>Added "LFAST Switch" block to Computational Shell</li> <li>Added "Debug SIPI" block to the Peripheral Domain 50 MHz Concentrator</li> <li>Figure 2 (Periphery allocation):</li> <li>Added PSI5_S_0 module</li> <li>Changed "Peripheral Cluster A" to "Peripheral Cluster B" and "Peripheral Cluster B" to "Peripheral Cluster A"</li> <li>Added PSI5_S_0 module</li> </ul> |
|          |         | Package pinouts and signal descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          |         | Figure 3 (292-ball BGA production device pinout (top view)) Figure 4 (292-ball BGA emulation device pinout (top view)) Figure 5 (512-ball BGA production device pinout (top view)) Figure 8 (512-ball BGA emulation device pinout (top view)): • Changed "VDD_HV_PMC_BYP" to "VDD_HV_IO_MAIN" Table 2 (Power supply and reference pins): • Removed V <sub>DD_HV_PMC_BYP</sub> (PMC Voltage Supply Bypass Capacitor) row. Table 3 (System pins): • Clarification of TESTMODE pin definition: "TESTMODE pull-down is implemented to prevent the device from entering TESTMODE. It is recommended to connect the TESTMODE pin to VSS_HV_IO on the board. The value of the TESTMODE pin is latched at the negation of reset and has no affect afterward. The device will not exit reset with the TESTMODE pin value is latched and that device will not exit reset when pin is asserted during power-up)                                                                                                                   |

MPC5777M Microcontroller Data Sheet, Rev. 6

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 4/2013 | Package pinouts and signal descriptions (con't)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|          |        | <ul> <li>Table 4 (LVDS pin descriptions):</li> <li>In SIPI/LFAST, Differential DSPI2, and Differential DSPI 5 groups, changed port pin "PF[7]" to "PD[7]"</li> <li>Changed the polarity of the signal assigned to several port pins. For example, the signal for port pin PD[7] has been changed to "SIPI_RXP" (was SIPI_RXN) and "Interprocessor Bus LFAST, LVDS Receive Positive Terminal" (was "Interprocessor Bus LFAST, LVDS Receive Negative Terminal"). This change affects port pins PD[7], PF[13], PA[14], PD[6], PA[7], PA[8], PD[2], PD[3], PD[0], PD[1], PF[10], PF[9], PF[11], PF[12], PQ[8], PQ[9], PQ[10], PQ[11], PI[14], and PI[15].</li> <li>Added package ball locations</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|          |        | Electrical characteristics—Miscellaneous                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|          |        | <ul> <li>Section 3, Electrical characteristics:</li> <li>Thermal characteristics section has been moved to Package characteristics section.</li> <li>Following note removed: "All parameter values in this document are tested with nominal supply voltage values (VDD_LV = 1.25 V, VDD_HV = 5.0 V ± 10%, VDD_HV_IO = 5.0 V ± 10% or 3.3 V ± 10%) and TA = -40 to 125 °C unless otherwise specified.". Operating conditions will appear elsewhere in the data sheet.</li> <li>Added VDD_HV_IO_FLEX before VDD_HV_FLA in the second note on the page</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|          |        | Electrical characteristics—Absolute maximum ratings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|          |        | <ul> <li>Table 6 (Absolute maximum ratings):</li> <li>I<sub>MAXD</sub> specification now given by pad type (Medium, Strong, and Very Strong)</li> <li>I<sub>MAXA</sub> specification deleted.</li> <li>New specification: I<sub>INJD</sub> (Maximum DC injection current for digital pad)</li> <li>New specification: I<sub>INJA</sub> (Maximum DC injection current for analog pad)</li> <li>New specification: I<sub>IMAXSEG</sub> (Maximum current per power segment)</li> <li>New specification: V<sub>FERS</sub> (Flash erase acceleration supply)</li> <li>New specification: V<sub>DD_HV_IO_EBI</sub> (External Bus Interface supply)</li> <li>Changed "Emulation module supply" to "BD supply" in the VDD_LV_BD − BDD_LV row</li> <li>Maximum junction temperature changed from 125 °C to 165 °C in cumulative time limits on voltage levels for V<sub>DD_LV</sub> and V<sub>DD_LV_BD</sub></li> <li>Footnote added to V<sub>FERS</sub>: V<sub>FERS</sub> is a factory test supply pin that is used to reduce the erase time of the flash. It is only available in bare die devices. There is no V<sub>FERS</sub> pin in the packaged devices. The V<sub>FERS</sub> supply pad can be bonded to ground (V<sub>SS_HV</sub>) to disable, or connected to 5.0 V ± 5% to use the flash erase acceleration feature. Pad can be left at 5 V ± 5% in normal operation.</li> <li>Footnote added to V<sub>IN</sub>: "The maximum input voltage on an I/O pin tracks with the associated I/O supply maximum. For the injection current condition on a pin, the voltage will be equal to the supply plus the voltage drop across the internal ESD diode from I/O pin to supply. The diode voltage varies greatly across process and temperature, but a value of 0.3V can be used for nominal calculations."</li> <li>Footnote V<sub>DD_LV</sub> changed: "1.32 − 1.375 V range allowed periodically for supply with sinusoidal shape and average supply value below 1.288 V at maximum TJ = 165 °C"</li> </ul> |

#### **Document revision history**

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                        |
|----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 4/2013 | Electrical characteristics—Operating conditions                                                                                               |
|          |        | Table 8 (Device operating conditions)  • Changed VSTBY_BO minimum from 0.7V to 0.8V.                                                          |
|          |        | Electrical characteristics—DC electrical specifications                                                                                       |
|          |        | Table 10 (DC electrical specifications)  Replaced table; significant changes throughout, including parameter names, descriptions, and values. |

### Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 4/2013 | Electrical characteristics—I/O pad specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|          |        | Table 11 (I/O pad specification descriptions)  Revised "Very strong configuration" description to include EBI data bus.  Added "EBI configuration" row.  Changed "Input only pads" description to "These pads, which ensure low input leakage, are associated with the ADC channels" (was "These pads are associated with the ADC channels and 32 kHz low power external crystal oscillator providing low input leakage")  Changed note following table to "Each I/O pin on the device supports specific drive configurations. See the signal description table in the device reference manual for the available drive configurations for each I/O pin" (was "All pads can be configured in all configurations.")  Table 12 (I/O input DC electrical characteristics)  New specification: VDRFTTLT (Input VIL/VIH temperature drift TTL)  New specification: VDRFTTLMOS (Input VIL/VIH temperature drift)  New specification: VDRFTCMOS (Input VIL/VIH temperature drift CMOS)  Conditions for VIHCMOS.H. VIHCMOS. VILCMOS.H. VILCMOS. VHYSCMOS. VDRFTCMOS are now 3.0 V < VDD_HV_IO < 3.6 V and 4.5 V < VDD_HV_IO < 5.5 V (was 2.7 V < VDD_HV_IO < 3.6 V and 4.5 V < VDD_HV_IO < 5.5 V (was 2.7 V < VDD_HV_IO < 3.6 V and 4.0 V < VDD_HV_IO < 5.5 V)  New specification: ILKG_MED (Digital input leakage for MEDIUM pad)  Footnotes give formulas for approximation of the variation of the minimum value with supply of VIHAUT and VHYSAUT (previously stated formulas approximated upper value instead of minimum value). Changed formula for VIHAUT to "0.69 x VDD_HV_IO" (was "0.69 supply"). Changed formula for VHYSAUT to "0.11 x VDD_HV_IO" (was "0.49 supply").  Footnote gives formula for approximation of the variation of the maximum value with supply of VIHAUT (previously stated formula approximated upper value instead of maximum value). Changed formula for VIHAUT to "0.49 x VDD_HV_IO" (was "0.49 supply").  Added footnote: "In a 1 ms period, assuming stable voltage and a temperature variation of ±30°C, VIL/VIH shift is within ±50 mV."  VHYSAUT conditions column: replaced dash with 4.5V < |

MPC5777M Microcontroller Data Sheet, Rev. 6

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 4/2013 | Electrical characteristics—I/O pad specification (con't)                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2        | 4/2013 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|          |        | <ul> <li>New specification:  t<sub>SKEW_M</sub>  (Difference between rise and fall time)</li> <li>Formula given for transition time typical value changed to: t<sub>TR_M</sub>(ns) = 5.6 ns+C<sub>L</sub>(pF) x 1.11 ns/pF (when 0 pF &lt; C<sub>L</sub> &lt; 50 pF) and t<sub>TR_M</sub>(ns) = 13 ns+C<sub>L</sub>(pF) x 0.96 ns/pF (when 50 pF &lt; C<sub>L</sub> &lt; 200 pF)</li> <li>Footnote added: R<sub>OX_M</sub>(min) may decrease by 10% at T<sub>J</sub> = 165 °C.</li> </ul> |
|          |        | <ul> <li>Footnote added: R<sub>OX_M</sub>(min) may decrease by 10% at T<sub>J</sub> = 165 °C.</li> <li>Footnote added: R<sub>OX_M</sub>(max) may increase by 10% at T<sub>J</sub> = 165 °C.</li> <li>Conditions column heading, added footnote: All VDD_HV_IO conditions for 4.5V to 5.9V are valid for VSIO[VSIO_xx] = 1, and all specifications for 3.0V to 3.6V are valid for VSIO[VSIO_xx] = 0</li> </ul>                                                                             |

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 4/2013 | Electrical characteristics—I/O pad specification (con't)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |        | Table 16 (STRONG configuration output buffer electrical characteristics)  New specification: ¹DCMAX_S (Maximum DC current)  Renamed: ROH_F (PMOS output impedance STRONG configuration) is now ROH_S  Renamed: ROL_F (NMOS output impedance STRONG configuration) is now ROL_S  Renamed: fMAX_M (Output frequency STRONG configuration) is now fMAX_S  ROH_S condition is now 4.5 V < VDD_HV_IO < 5.9 V, Push pull ¹DOH < 8 mA (was 4.0 V < VDD_HV_IO < 5.9 V). Removed 3.0 V < VDD_HV_IO < 4.0 V condition.  ROL_S condition is now 4.5 V < VDD_HV_IO < 5.9 V, Push pull ¹DOH < 8 mA (was 4.0 V < VDD_HV_IO < 5.9 V). Removed 3.0 V < VDD_HV_IO < 4.0 V condition.  **TR_S conditions changed for CL = 25 pF, CL = 50 pF, CL = 200 pF: 4.5 V < VDD_HV_IO < 5.9 V (was 4.0 V < VDD_HV_IO < 5.9 V)  **Specification change: fMAX_S, CL = 200 pF max value is 5 MHz (was "—")  **Specification change: tTR_S, CL = 25 pF, 3.0 V < VDD_HV_IO < 3.6 V min value is 4 ns (was TBD) and max value is 15 ns (was TBD)  **Specification change: tTR_S, CL = 50 pF, 3.0 V < VDD_HV_IO < 3.6 V min value is 6 ns (was TBD) and max value is 83 ns (was TBD)  **Specification change: tTR_S, CL = 200 pF, 3.0 V < VDD_HV_IO < 3.6 V min value is 20 ns (was TBD) and max value is 83 ns (was TBD)  **Specification change: tTR_S, CL = 200 pF, 3.0 V < VDD_HV_IO < 3.6 V min value is 20 ns (was TBD) and max value is 83 ns (was TBD)  **Specification change: tTR_S, CL = 200 pF, 3.0 V < VDD_HV_IO < 3.6 V min value is 20 ns (was TBD) and max value is 83 ns (was TBD)  **Specification change: tTR_S, CL = 200 pF, 3.0 V < VDD_HV_IO < 3.6 V min value is 20 ns (was TBD) and max value is 83 ns (was TBD)  **Specification change: tTR_S, CL = 200 pF, 3.0 V < VDD_HV_IO < 3.6 V min value is 20 ns (was TBD) and max value is 83 ns (was TBD)  **Specification change: tTR_S, CL = 200 pF, 3.0 V < VDD_HV_IO < 3.6 V min value is 20 ns (was TBD) and max value is 83 ns (was TBD)  **Tootnote added: ROM_S(min) may decrease by 10% at TJ = 165 °C.  **Conditions column heading, added footnote: All VDD_HV_IO conditions for |
|          |        | Electrical characteristics—I/O pad current specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |        | New section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|          |        | Electrical characteristics—Reset pad (PORST, ESR0) electrical characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          |        | Section 3.8, Reset pad (PORST, ESR0) electrical characteristics:  • Added note on PORST and active control Figure 11 (Noise filtering on reset signal):  • Replaced; significant detail added  • Clarification: V <sub>ESR0</sub> is also described by V <sub>PORST</sub> behavior shown in illustration.  • Figure prefaced with more detailed PORST description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

**Table 76. Revision history (continued)** 

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 4/2013 | Electrical characteristics—Reset pad (PORST, ESR0) electrical characteristics (con't)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|          |        | <ul> <li>Table 20 (Reset electrical characteristics)</li> <li>New specification: W<sub>FNMI</sub> (ESR1 input filtered pulse)</li> <li>New specification: V<sub>DD_POR</sub> (Minimum supply for strong pull-down activation)</li> <li>I<sub>OL_R</sub> condition changed (V<sub>DD_HV_IO</sub> = 1.0 V is now V<sub>DD_HV_IO</sub> = V<sub>DD_POR</sub>, V<sub>DD_HV_IO</sub> = 4.0 V is now 3.0 V &lt; V<sub>DD_HV_IO</sub> &lt; 5.5 V, and V<sub>OL</sub> = 0.35*V<sub>DD_HV_IO</sub> is now V<sub>OL</sub> &gt; 0.9 V)</li> <li>Specification change: I<sub>OL_R</sub> (3.0 V &lt; V<sub>DD_HV_IO</sub> &lt; 5.5 V, V<sub>OL</sub> &gt; 0.9 V) min value is 11 mA (was 15)</li> <li>Added footnote: An external 4.7 KΩ pull-up resistor is recommended to be used with the PORST and ESR0 pins for fast negation of the signals.</li> <li>Added footnote: I<sub>OL_R</sub> applies to both PORST and ESR0: Strong pull-down is active on PHASE0 for PORST. Strong pull-down is active on PHASE0, PHASE1, PHASE2, and the beginning of PHASE3 for ESR0.</li> <li>Added note on reset signal slew rate restrictions</li> </ul>                                                                                                                                                       |
|          |        | Electrical characteristics—Oscillator and FMPLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          |        | <ul> <li>Section 3.12, Oscillator and FMPLL Table 21 (PLL0 electrical characteristics)</li> <li>New specification: f<sub>PLL0PHI0</sub> (PLL0 output frequency)</li> <li>Specification change: t<sub>PLL0LOCK</sub> (PLL0 lock time) maximum is 100 μs (was 100–110 μs)</li> <li>Δ<sub>PLL0LTJ</sub> specification parameter and conditions change: "PLL0 output long term jitter, f<sub>PLL0IN</sub> = 20 MHz (resonator), VCO frequency = 800 MHz" (was "PLL0 output long term jitter, f<sub>PLL0IN</sub> = 20 MHz (resonator)"). Conditions significantly revised.</li> <li>Revised footnote: "VDD_LV noise due to application in the range V<sub>DD_LV</sub> = 1.25 V ±5% with frequency below PLL bandwidth (40 KHz) will be filtered" (was "1.25 V ±5% application noise below 40kHz at VDD_LV pin")</li> <li>Removed "F" from "FXOSC" in footnote 1</li> <li>Table 22 (PLL1 electrical characteristics)</li> <li>Specification change: f<sub>PLL1PHI</sub> (PLL1 output clock PHI) is now f<sub>PLL1PHI0</sub> (PLL1 output clock PHI0)</li> <li>Specification change: f<sub>PLL1PHI0</sub> (PLL1 output clock PHI0) max is 200 MHz (was 625 MHz)</li> <li>fPLL1PHI parameter, Max column, changed 200MHz to 300MHz.</li> <li>Removed "F" from "FXOSC" in footnote 1</li> </ul> |

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 4/2013 | Electrical characteristics—Oscillator and FMPLL (con't)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|          |        | Table 23 (External Oscillator electrical specifications):  New specification: V <sub>EXTAL</sub> (Oscillation Amplitude on the EXTAL pin after startup)  Specification change: f <sub>XTAL</sub> range values changed: f <sub>XTAL</sub> ranges are 4–8 MHz, and 20–40 MHz (previously stated as 4–8 MHz, 8–16 MHz, and 20–40 MHz  Specification change t <sub>CSI</sub> (Crystal start-up time) is now specified by temperature range Specification change: V <sub>IHEXT</sub> specified at V <sub>REF</sub> = 0.28 * V <sub>DD_HV_IO_JTAG</sub> (previously specified at V <sub>DDOSC</sub> = 3.0 V and V <sub>DDOSC</sub> = 5.5 V)  Specification change: V <sub>ILEXT</sub> specified at V <sub>REF</sub> = 0.28 * V <sub>DD_HV_IO_JTAG</sub> (previously specified at V <sub>DDOSC</sub> = 3.0 V and V <sub>DDOSC</sub> = 5.5 V)  Specification change: C <sub>S_EXTAL</sub> values specified by package (was previously based on selected load capacitance value)  Specification change: C <sub>S_XTAL</sub> values specified by package (was previously based on selected load capacitance value)  Specification change: G <sub>S_XTAL</sub> values specified by package (was previously based on selected load capacitance value)  Specification change: G <sub>M</sub> (Oscillator Transconductance) is now specified by temperature and frequency range conditions (was previously specified without conditions)  Footnote added: "All oscillator specifications are valid for V <sub>DD_HV_IO_JTAG</sub> = 3.0 V – 5.5 V."  Footnote added to C <sub>S_EXTAL</sub> , C <sub>S_XTAL</sub> to refer to crystal manufacturer's specifications for load capacitance values.  Footnote added: "Amplitude on the EXTAL pin after startup is determined by the ALC block, i.e., the Automatic Level Control Circuit. The function of the ALC is to provide high drive current during oscillator startup, but reduce current after oscillation in order to reduce power, distortion, and RFI, and to avoid over-driving the crystal. The operating point of the ALC is dependent on the crystal value and loading conditions."  Footnote added: "IxTaL is the oscillator bias current out of the XTAL pin with both EXTAL and XTAL pins grounded. This is the maximum current during startup of the oscillator. The current after oscillation |
|          |        | Electrical characteristics—ADC specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|          |        | <ul> <li>Section 3.10.1, ADC input description</li> <li>Table 26 (ADC pin specification)</li> <li>I<sub>LK_IN</sub> specification change: removed T<sub>A</sub> = 125 °C row from (T<sub>A</sub> = 125 °C)</li> <li>I<sub>LK_INUD</sub>, I<sub>LK_INUSD</sub>, I<sub>LK_INREF</sub>, and I<sub>LK_INOUT</sub> specification changes to parameters, conditions, and values.</li> <li>Specification change: I<sub>INJ</sub> min value is –3 mA (was –1)</li> <li>Specification change: C<sub>S</sub> max value is 8.5 pF (was 7)</li> <li>Specification change: R<sub>SWn</sub> max value for SARn channels is 1.1 kΩ (was 0.6)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                 |
|----------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 4/2013 | Electrical characteristics—ADC specifications (con't)                                                                                                                                                                  |
|          |        | Section 3.10.1, ADC input description                                                                                                                                                                                  |
|          |        | Table 26 (ADC pin specification):                                                                                                                                                                                      |
|          |        | <ul> <li>Specification change: Rswn max value for SARB channels is 1.7 kΩ (was 1.2)</li> </ul>                                                                                                                         |
|          |        | • Specification change: RCMSW max value is 2.6 k $\Omega$ (was 2)                                                                                                                                                      |
|          |        | Removed VREF_BG specification                                                                                                                                                                                          |
|          |        | Added Vref_bg_lr and Vref_bg_tc specifications                                                                                                                                                                         |
|          |        | Added footnote: Specifications in this table apply to both packaged parts and Known                                                                                                                                    |
|          |        | Good Die (KGD) parts, except where noted.                                                                                                                                                                              |
|          |        | Added footnote: The temperature coefficient and line regulation specifications are                                                                                                                                     |
|          |        | used to calculate the reference voltage drift at an operating point within the specified                                                                                                                               |
|          |        | voltage and temperature operating conditions.                                                                                                                                                                          |
|          |        | Parameter ILK_INOUT description column, changed MEDIUM output buffer with GPIO     Author to the first column and the first column.                                                                                    |
|          |        | output buffer. Table 27 (SARn ADC electrical specification)                                                                                                                                                            |
|          |        | Replaced table                                                                                                                                                                                                         |
|          |        | Section 3.13.3, S/D ADC electrical specification                                                                                                                                                                       |
|          |        | Revised sentence to indicate that the ADCs are 14-bit (was 16-bit)                                                                                                                                                     |
|          |        | Table 28 (SDn ADC electrical specification)                                                                                                                                                                            |
|          |        | New specification: f <sub>PASSBAND</sub> (Pass band)                                                                                                                                                                   |
|          |        | Removed V <sub>DD</sub> and V <sub>SS</sub> specifications                                                                                                                                                             |
|          |        | Removed f <sub>IN</sub> specification                                                                                                                                                                                  |
|          |        | <ul> <li>Throughout table, appended _D to change to V<sub>DD_HV_ADV_D</sub> (was V<sub>DD_HV_ADV</sub>),</li> </ul>                                                                                                    |
|          |        | $V_{SS\_HV\_ADV\_D}$ (was $V_{SS\_HV\_ADV}$ ), $V_{DD\_HV\_ADR\_D}$ (was $V_{DD\_HV\_ADR}$ ), and                                                                                                                      |
|          |        | $V_{SS\_HV\_ADR\_D}$ (was $V_{SS\_HV\_ADR}$ ).                                                                                                                                                                         |
|          |        | <ul> <li>V<sub>IN_PK2PK</sub> (Input range peak to peak V<sub>IN_PK2PK</sub>= V<sub>INP</sub> - V<sub>INM</sub>): single ended</li> </ul>                                                                              |
|          |        | specification extended to include multiple conditions                                                                                                                                                                  |
|          |        | <ul> <li>Multiple condition changes for the  δ<sub>GAIN</sub>  and SNR<sub>DIFF150</sub> parameters</li> <li>δ<sub>GAIN</sub>: changed maximum value for Before calibration condition to "1.5 %" (was 1 %).</li> </ul> |
|          |        | SFDR conditions revised to include different GAIN settings                                                                                                                                                             |
|          |        | • Specification change: $\delta V_{BIAS}$ min value is $-2.5\%$ (was $-10$ ) and the max value is $+2.5\%$                                                                                                             |
|          |        | (was +10)                                                                                                                                                                                                              |
|          |        | Significant revisions to footnotes, including one added to voltage range conditions in                                                                                                                                 |
|          |        | all SNR specs: "In the range 3.6 V< V <sub>DD HV ADV</sub> <4.0 V and                                                                                                                                                  |
|          |        | <3.0 V <v<sub>DD HV ADR D&lt;4.0 V, SNR parameter degrades by 9 dB"</v<sub>                                                                                                                                            |
|          |        | • fADCD_M, changed "S/D clock 3(4)" to "S/D Modulator Input Clock" and replaced "—"                                                                                                                                    |
|          |        | with "4" in Min column                                                                                                                                                                                                 |
|          |        | fADCD_S changed "conversion rate" to "output conversion rate"                                                                                                                                                          |
|          |        | Changed SNR specifications Unit column from "dB" to "dBFS"                                                                                                                                                             |
|          |        | Changed SFDR specification Unit column from "dB" to "dBc"                                                                                                                                                              |
|          |        | Add to footnote: Input impedance is calculated in megaohms by the formula 25.6/(Gain Footnote).                                                                                                                        |
|          |        | Fadcd_m)  Changed Crown dolay OSB 75 May value from "546" to "506"                                                                                                                                                     |
|          |        | <ul> <li>Changed Group delay, OSR = 75, Max value from "546" to "596"</li> <li>Added new specifications: SINADDIFF150, SINADDIFF333, SINADSE150, THDDIFF150,</li> </ul>                                                |
|          |        | THDDIFF333, THDse150                                                                                                                                                                                                   |
|          |        | Electrical characteristics—Temperature sensor specifications                                                                                                                                                           |
|          |        | Table 29 (Temperature sensor electrical characteristics)                                                                                                                                                               |
|          |        | T <sub>SENS</sub> , T <sub>ACC</sub> , and I <sub>TEMP_SENS</sub> added to Symbol column.                                                                                                                              |
|          |        | Condition change for T <sub>ACC</sub> (Accuracy): added 150 °C and 165 °C conditions     T <sub>ACC</sub> (Accuracy): added 150 °C and 165 °C conditions                                                               |
|          |        | • Specification change: T <sub>ACC</sub> min value for T <sub>J</sub> < 165°C is 7 °C (was –3) and max value                                                                                                           |
|          |        | is 7 °C (was 3)                                                                                                                                                                                                        |
|          |        | <ul> <li>Specification change: I<sub>TEMP_SENS</sub> max value is 700 μA (was 600).</li> </ul>                                                                                                                         |

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 4/2013 | Electrical characteristics—LFAST electrical specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          |        | Formerly named "DigRF interface electrical characteristics"; renamed to "LVDS Fast Asynchronous Serial Transmission (LFAST) pad electrical characteristics. The change from "DigRF" to "LFAST" applies throughout.  Figure 16 (LFAST and MSC/DSPI LVDS timing definition). Figure updated.  Section Table 30., LVDS pad startup and receiver electrical characteristics,  • Specification change: added I <sub>LVDS_BIAS</sub> • TRANSMITTER parameters moved to separate table: V <sub>OS_DRF</sub> (Common mode voltage),  D <sub>VOD_DRF</sub>   (Differential output voltage swing (terminated)), t <sub>TR_DRF</sub> (Rise/Fall time (10%–90% of swing)), R <sub>OUT_DRF</sub> (Terminating resistance), C <sub>OUT_DRF</sub> (Capacitance)  • Receiver requirement V <sub>ICOM_DRF</sub> renamed to V <sub>ICOM</sub> • Receiver specification V <sub>HYS_DRF</sub> renamed to  Δ <sub>VI</sub>    • Receiver specification R <sub>IN_DRF</sub> renamed to R <sub>IN</sub> • Receiver specification C <sub>IN_DRF</sub> renamed to C <sub>IN</sub> • Receiver specification L <sub>IN_DRF</sub> deleted  • Extensive changes throughout table footnotes.  Table 31 (LFAST transmitter electrical characteristics,): |
|          |        | Differential output voltage swing parameter:  Removed the delta symbol from  VOD   Changed Min = 100, Typ = 171, Max = 285. removed the "+/-" from each value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          |        | Rise/Fall time parameter:  • Changed "(10%–90% of swing)" to (absolute value of the differential output voltage swing  Table 32 (MSC/DSPI LVDS transmitter electrical characteristics ,):  Differential output voltage swing parameter:  • Removed the delta symbol from  VOD   • Changed Min +/- 150 to 150  • Changed Typ +/- 200 to 214  • Changed Max +/- 400 to 400                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|          |        | <ul> <li>Rise/Fall time parameter:</li> <li>Changed "(10%–90% of swing)" to (absolute value of the differential output voltage swing)</li> <li>Table 33 (LFAST PLL electrical characteristics)</li> <li>Changed footnote 2, from "320" to "640" MHz frequency</li> <li>Table 34 (Aurora LVDS electrical characteristics,)</li> <li>Extensive changes throughout table</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 4/2013 | Electrical characteristics—Power management: PMC, POR/LVD, sequencing                                                                                                                                                                                                                                                                                                                                                                                                                    |
|          |        | <ul> <li>Table 40 (PMC operating conditions and external regulators supply voltage)</li> <li>Specification change: V<sub>DD_HV_PMC</sub>, Reduced internal regulator output capacity max value is 3.5 V (was 5.5)</li> <li>Specification change: V<sub>DD_HV_PMC</sub>, Monitoring activity only min value is 2.7 V (was</li> </ul>                                                                                                                                                      |
|          |        | 3.0) and max value is 3.15 V (was 5.5) Section 3.14.2, Power management integration                                                                                                                                                                                                                                                                                                                                                                                                      |
|          |        | Entire section replaced  Table 36 (Flash power supply):                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|          |        | • New                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|          |        | Section 3.14.4, Device voltage monitoring                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          |        | Added Figure 24 (Voltage monitor threshold definition)  Table 37 (Voltage manitor electrical above statistics)                                                                                                                                                                                                                                                                                                                                                                           |
|          |        | <ul> <li>Table 37 (Voltage monitor electrical characteristics)</li> <li>VPORUP_LV Added footnote2, "Hysteresis is only true with the High voltage Supplies for the I/O Main and the ADC are connected together. (There is actually around 1V of Hysteresis using these two supplies.)"</li> </ul>                                                                                                                                                                                        |
|          |        | <ul> <li>New specification: V<sub>POR240</sub> (HV supply power-on reset voltage monitoring)</li> <li>New specification: t<sub>VDASSERT</sub> (Voltage detector threshold crossing assertion)</li> <li>New specification: t<sub>VDRELEASE</sub> (Voltage detector threshold crossing deassertion)</li> </ul>                                                                                                                                                                             |
|          |        | <ul> <li>Specification change: V<sub>PORUP_LV</sub>, Rising voltage max value is 1180 mV (was 1170)</li> <li>Specification change: V<sub>PORUP_LV</sub> Falling voltage max value is 1100 mV</li> <li>Significant changes to footnotes for this table.</li> </ul>                                                                                                                                                                                                                        |
|          |        | <ul> <li>V<sub>LVD096</sub> (LV internal supply low voltage monitoring). Footnote added: "LV internal supply levels are measured on device internal supply grid after internal voltage drop."</li> <li>V<sub>LVD108</sub> (LV internal supply low voltage monitoring). Footnote added: "LV internal supply levels are measured on device internal supply grid after internal voltage drop."</li> <li>Specification change: V<sub>LVD112</sub> max value is 1180 mV (was 1190)</li> </ul> |
|          |        | Specification change: VHVD140 is 1440 mV (was 1420)                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|          |        | <ul> <li>Specification change: V<sub>PORUP_HV</sub> Rising voltage max value is 4480 mV (was 4200);<br/>min value is 4040. in addition, the Falling voltage min value is 2830 mV (was 2700) and<br/>the max value of 3210 mV was added</li> </ul>                                                                                                                                                                                                                                        |
|          |        | <ul> <li>Specification change: V<sub>LVD270</sub> max value is 2950 mV (was 2980)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                             |
|          |        | <ul> <li>Specification change: V<sub>LVD400</sub> max value is 4410 mV (was 4400); min value added for<br/>Rising voltage. Also, changed min value for Falling voltage is 3970 mV (was 3980)</li> <li>Specification change: V<sub>HVD600</sub> min value is 5560 mV (was 5520) and max value is</li> </ul>                                                                                                                                                                               |
|          |        | 6000 mV (was 5960)                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|          |        | <ul> <li>Table 39 (Functional terminals state during power-up and reset)</li> <li>Corrected ESR1 RESET pad state to "Weak pull-up" (was "pull-down") and DEFAULT pad state to "Weak pull-up" (was "pull-down")</li> </ul>                                                                                                                                                                                                                                                                |
|          |        | Corrected TMS RESET pad state to "Weak pull-up" (was "pull-down") and DEFAULT pad state to "Weak pull-up" (was "pull-down")  Observed TDO DEFET and state to "Wild interpretation of the pull-up")  Observed TDO DEFET and state to "Wild interpretation of the pull-up")  Observed TDO DEFET and state to "Wild interpretation of the pull-up")                                                                                                                                         |
|          |        | <ul> <li>Changed TDO RESET pad state to "High impedance" (was "Weak pull-up")</li> <li>Revised TESTMODE footnote: "An internal pull-down is implemented on the TESTMODE pin to prevent the device from entering test mode if the package TESTMODE pin is not connected. It is recommended to connect the TESTMODE pin to Vss_Hv_io on the board for maximum robustness, but not required. The value of</li> </ul>                                                                        |
|          |        | TESTMODE is latched at the negation of reset and has no affect afterward. The device will not exit functional reset with the TESTMODE pin asserted during power-up. The TESTMODE pin can be connected externally directly to ground without any other components."                                                                                                                                                                                                                       |

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 4/2013 | Electrical characteristics—Flash memory electrical characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          |        | Section 3.15, Flash memory electrical characteristics  This section completely revised.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|          |        | Electrical characteristics—AC specifications—Debug and Calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          |        | Table 46 (JTAG pin AC electrical characteristics,):  Specification change: t <sub>JCYC</sub> (TCK cycle time) now consists of a single specification—minimum value is 100 ns. Footnotes from previous entries have been removed.  Specification change: t <sub>TDOHZ</sub> (TCK low to TDO high impedance) is now 15 ns (was 16) Classification change: All specifications are "D" (were "P" and "C")  Table 47 (Nexus debug port timing)  New specification: t <sub>EVTIPW</sub> (EVTI pulse width)  Clarification: footnote added to T <sub>CYC</sub> , defining it as the system clock period  Specification change: TDO propagation delay from falling edge of TCK max is 16 ns (was 12.5 ns)  Specification change: TCK cycle time is min value is 2 t <sub>CYC</sub> (was 4)  Specification change: TDI Data Hold Time min value is 5 ns (was 17.5)  Specification change: TMS Data Hold Time min value is 5 ns (was 17.5)  TDO propagation delay from falling edge of TCK max value is 16 ns (was 12.5)  Specification change: t <sub>TCYC</sub> (absolute minimum TCK cycle time) now consists of two specifications—one with TDO sampled on posedge of TCK and one sampled with TDO sampled on negedge of TCK.  Table 48 (Aurora LVDS interface timing specifications)  Specification change: Data rate typ. value is undefined (was 1200 Mbps)  Specification change: Data rate max. value is 1250 Mbps (was "Typ+1%")  Table 49 (Aurora debug port timing)  Specification change: t <sub>REFCLK</sub> (Reference clock frequency) max value is 1250 MHz (was 1200)  Specification change: OUI (Aurora lane unit interval) is now specified by data rate  Characteristic vs. Requirement change: J <sub>D</sub> (Transmit lane deterministic jitter) is "SR" (was "CC") |
|          |        | Electrical characteristics—AC specifications—DSPI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          |        | <ul> <li>Section 3.19.2, DSPI timing with CMOS and LVDS pads: Substantive changes to entire section, including reclassification of content as:</li> <li>Table 51 (DSPI CMOS master classic timing (full duplex and output only) – MTFE = 0, CPHA = 0 or 1)</li> <li>Table 52 (DSPI CMOS master modified timing (full duplex and output only) – MTFE = 1, CPHA = 0 or 1)</li> <li>Table 54 (DSPI LVDS slave timing – full duplex – modified transfer format (MTFE = 0/1))</li> <li>Table 55 (DSPI LVDS master timing – output only – timed serial bus mode TSB = 1 or ITSB = 1, CPOL = 0 or 1, continuous SCK clock,)</li> <li>Table 56 (DSPI CMOS master timing – output only – timed serial bus mode TSB = 1 or ITSB = 1, CPOL = 0 or 1, continuous SCK clock.)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 4/2013 | Electrical characteristics—AC specifications—Fast Ethernet Controller (FEC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          |        | Section 3.16.3, "FEC timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          |        | Table 58 (MII receive signal timing)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|          |        | Column added: SR/CC (system requirement or controller characteristic)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |        | Column added: Classification (parameters are guaranteed by design)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          |        | Table 59 (MII transmit signal timing)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |        | Column added: SR/CC (system requirement or controller characteristic)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |        | Column added: Classification (parameters are guaranteed by design)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          |        | Footnote added to max and min values columns: "Output parameters are valid for                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          |        | $C_L$ = 25 pF, where $C_L$ is the external load to the device. The internal package capacitance is accounted for, and does not need to be subtracted from the 25 pF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|          |        | value."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |        | Table 60 (MII async inputs signal timing)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          |        | Column added: SR/CC (system requirement or controller characteristic)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |        | Column added: Classification (parameters are guaranteed by design)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          |        | Table 61 (MII serial management channel timing):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|          |        | Column added: SR/CC (system requirement or controller characteristic)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |        | Column added: Classification (parameters are guaranteed by design)  This content is a second and the second address and the second address are guaranteed by design).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |        | Table 62 (RMII receive signal timing):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|          |        | Column added: SR/CC (system requirement or controller characteristic)      Column added: Classification (commenters are guaranteed by design)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|          |        | Column added: Classification (parameters are guaranteed by design)  Table 62 (PMI) transport signs of the last sign |
|          |        | Table 63 (RMII transmit signal timing,):  • Column added: SR/CC (system requirement or controller characteristic)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|          |        | Column added: Sk/CC (system requirement of controller characteristic)     Column added: Classification (parameters are guaranteed by design)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|          |        | Specification change: REF_CLK to TXD[1:0], TX_EN valid max value is 16 ns (was 14)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          |        | <ul> <li>Added footnote 2 to value column "Output parameters are valid for CL = 25 pF, where</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |        | CL is the external load to the device. The internal package capacitance is accounted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|          |        | for, and does not need to be subtracted from the 25 pF value."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          |        | Electrical characteristics—AC specifications—FlexRay                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|          |        | Section 3.16.4, FlexRay timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          |        | Table 64 (TxEN output characteristics):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |        | Column added: SR/CC (system requirement or controller characteristic)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |        | Column added: Classification (parameters are guaranteed by design)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          |        | Table 65 (TxD output characteristics:):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |        | • Σt <sub>TR20-80</sub> specification for V <sub>DD_HV_IO</sub> = 5.0 V ± 10%, Transmission line Z = 50 ohms,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|          |        | $t_{delay}$ = 1 ns, $C_L$ = 10 pF, moved from Table 17 (VERY STRONG configuration output buffer electrical characteristics)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          |        | <ul> <li>Σt<sub>TR20-80</sub> specification combined with dCCTxD<sub>RISE25</sub>+dCCTxD<sub>FALL25</sub> specification.<br/>Footnotes added for conditions. 3.3V specification added.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|          |        | Footnote added: "Specifications valid according to FlexRay EPL 3.0.1 standard with                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          |        | 20%-80% levels and a 10pF load at the end of a 50ohm, 1ns stripline. Please refer to the Very Strong I/O pad specifications."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|          |        | Column added: SR/CC (system requirement or controller characteristic)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |        | Column added: Classification (parameters are guaranteed by design)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          |        | Ostariii daded. Olassinoation (parameters are guarameter by design)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 4/2013 | Electrical characteristics—AC specifications—FlexRay (con't)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |        | Table 66 (RxD input characteristics):  New specification: dCCRxAsymAccept15 (Acceptance of asymmetry at receiving CC with 15 pF load)  New specification: dCCRxAsymAccept25 (Acceptance of asymmetry at receiving CC with 25 pF load)  Column added: SR/CC (system requirement or controller characteristic)  Column added: Classification (parameters are guaranteed by design)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          |        | Electrical characteristics—AC specifications—PSI5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          |        | <ul> <li>Section 3.19.6, PSI5 timing):</li> <li>Specification description for t<sub>MSG_DLY</sub> changed to, "Delay from last bit of frame (CRC0) to assertion of new message received interrupt" (was, "Delay from last bit of frame (end of idle time)")</li> <li>Specification description for t<sub>MSG_JIT</sub> changed to, "Delay jitter from last bit of frame (CRC0) to assertion of new message received interrupt" (was, "Delay from last bit of frame (end of idle time)")</li> <li>Maximum value for t<sub>SYNC_JIT</sub> changed to ±(1 PSI5_1µs_CLK + 1 PBRIDGEn_CLK); was 1 cycle</li> <li>Footnote 2 ("Measured in PSI5 1 MHz clock cycles (PSI5_1us_CLK on the device).") on the unit for t<sub>SYNC_JIT</sub> deleted</li> <li>Classification change: t<sub>MSG_DLY</sub> (Delay from last bit of frame (CRC0) to assertion of new message received interrupt) is "D" (was "C")</li> <li>Classification change: t<sub>SYNC_DLY</sub> (Delay from internal sync pulse to sync pulse trigger at the SDOUT_PSI5_n pin) is "D" (was "C")</li> <li>Classification change: t<sub>MSG_JIT</sub> (Delay jitter from last bit of frame (CRC0) to assertion of new message received interrupt) is "D" (was "C")</li> <li>Classification change: t<sub>SYNC_JIT</sub> (Delay jitter from internal sync pulse to sync pulse trigger at the SDOUT_PSI5_n pin) is "D" (was "C")</li> </ul> |
|          |        | Electrical characteristics—AC specifications—UART                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          |        | Section 3.18.7, UART timing • New                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          |        | Electrical characteristics—AC specifications—EBI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          |        | Section 3.16.7, External Bus Interface (EBI) Timing: • New                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|          |        | Package characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|          |        | <ul><li>292 MAPBGA case drawing Rev. A included.</li><li>416 TEPBGA case drawing Rev. 0 included.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|          |        | Electrical characteristics—Thermal Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          |        | Table 74 (Thermal characteristics)  This table consolidates what were formerly separate thermal specifications tables for each package. All values have been updated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

# **Document revision history**

**Table 76. Revision history (continued)** 

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 4/2013 | Ordering Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          |        | Section 4, Ordering information: • New                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 3        | 3/2014 | Throughout                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|          |        | <ul> <li>Changed document ID to "MPC5777M."</li> <li>Updated the "e200_z720n3" cores to "e200_z710n3" and the "e200_z719" core to "e200_z709."</li> <li>Removed references to the 292 MAPBGA and LFBGA292 packages.</li> <li>Editorial (non-technical) changes and improvements.</li> <li>Removed references to KGD and 165°C ratings.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|          |        | Introduction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|          |        | Table 1 (Family comparison): SPC5744K column, ADC (SD) feature, changed "3" to "2". MPC5777M column, removed 292 MAPBGA. Changed feature from "SIPI/LFAST <sup>7</sup> bus" to "Zipwire® (SIPI / LFAST <sup>7</sup> ) Interprocessor Communication Interface". Removed "To be confirmed for final silicon" footnote from Local RAM row for SPC5744K. Removed "Only on the I/O processor core" footnote from LSP row for all devices. Changed System SRAM for MPC5777M to "404 KB" (was 384 KB). Changed Flash memory for MPC5777M to "8640 KB" (was 7.9 MB). Changed DMA Nexus Class for SPC5744K, MPC5746M, and MPC5777M to "3+" (was 3). Changed GTM RAM for MPC5777M to "58 KB" (was 52 KB). Changed Interrupt Controller entry for MPC5777M to "727 sources" (was 930 sources). Removed "Integrated switch mode voltage regulator" row. Removed "Degraded performance below 4.0 V" footnote from 5 V value in External power supplies row. Figure 1 (Block diagram): Updated the "e200_z720n3" cores to "e200_z710n3" and the "e200_z719" core to "e200_z709". Section 1.5, Feature overview Changed item describing main CPUs to "single issue" (was "dual issue). Changed item describing on-chip flash memory to "8640 KB" (was "8528 KB"). |

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                |
|----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3        | 3/2014 | Package pinouts and signal descriptions                                                                                                                                                               |
|          |        | Section 2.1, Package pinouts:                                                                                                                                                                         |
|          |        | Removed "292" from the first sentence.                                                                                                                                                                |
|          |        | Removed figure "292-ball BGA production device pinout (top view)" and figure                                                                                                                          |
|          |        | "292-ball BGA production device pinout (bottom view)".                                                                                                                                                |
|          |        | Table 2 (Power supply and reference pins) and Table 3 (System pins):                                                                                                                                  |
|          |        | Removed the "292PD" and 292ED" BGA ball columns.                                                                                                                                                      |
|          |        | <ul> <li>V<sub>SS_LV</sub>: Added K13 and K14 for 416PD/416ED. Added M15 and M16 for<br/>512PD/512ED.</li> </ul>                                                                                      |
|          |        | <ul> <li>V<sub>DD_LV_BD</sub>: R1/R4 now applies only to 416ED (416PD changed to "—"). M13/N12 now applies only to 512ED (512PD changed to "—").</li> </ul>                                           |
|          |        | Removed V <sub>DD_HV_OSC</sub> row.                                                                                                                                                                   |
|          |        | <ul> <li>Changed V<sub>DD_HV_JTAG</sub> Description to "JTAG/Oscillator power supply."</li> <li>V<sub>DDSTBY</sub>: removed "Input" from descripion.</li> </ul>                                       |
|          |        | <ul> <li>Significantly revised V<sub>SS_HV_ADV_S</sub>, V<sub>DD_HV_ADV_S</sub>, V<sub>SS_HV_ADV_D</sub>, and</li> </ul>                                                                              |
|          |        | $V_{DD\_HV\_ADV\_D}$ rows. Added rows for $V_{SS\_HV\_ADR\_S}$ , $V_{DD\_HV\_ADR\_S}$ , $V_{SS\_HV\_ADR\_D}$ ,                                                                                        |
|          |        | VDD_HV_ADR_D·                                                                                                                                                                                         |
|          |        | Table 4 (LVDS pin descriptions):                                                                                                                                                                      |
|          |        | <ul> <li>Changed title to "LVDS pin descriptions" (was "LVDSM").</li> <li>Removed the "292 PD, 292 ED" BGA ball column.</li> </ul>                                                                    |
|          |        | In the BGA ball (416 PD,416 ED) column, added ball locations.                                                                                                                                         |
|          |        | In the BGA ball (512 PD, 512 ED) column, added ball locations.                                                                                                                                        |
|          |        | Changed SIPI_TXP to P25 for 512BGA (was T25).                                                                                                                                                         |
|          |        | DSPI 4: Changed SCK_N to G17 for 512BGA (was G18).                                                                                                                                                    |
|          |        | DSPI 2: Changed SIN_P to G23 for 416BGA (was D17).                                                                                                                                                    |
|          |        | <ul> <li>DSPI 5: For SCK_P, changed PI[15] to PF[10], G26 to J24, and P22 to W24.</li> </ul>                                                                                                          |
|          |        | <ul> <li>DSPI 5: For SCK_N, changed PI[15] to PF[9], J23 to K23, and R22 to W25.</li> </ul>                                                                                                           |
|          |        | Added another pair of SIN_P/SIN_N rows for DSPI_5.                                                                                                                                                    |
|          |        | Electrical characteristics—Absolute maximum ratings                                                                                                                                                   |
|          |        | Section 3.1, Introduction:                                                                                                                                                                            |
|          |        | <ul> <li>Added V<sub>DD_HV_IO_FLEXE</sub> and V<sub>DD_HV_IO_EBI</sub> to list in supply pins note.</li> </ul>                                                                                        |
|          |        | Table 7 (Parameter classifications):                                                                                                                                                                  |
|          |        | • Changed Tag description for C classification to "Parameters are guaranteed" (was "Those parameters are achieved"                                                                                    |
|          |        | Changed Tag description for T classification to "Parameters are guaranteed" (was                                                                                                                      |
|          |        | "Those parameters are achieved"                                                                                                                                                                       |
|          |        | Table 6 (Absolute maximum ratings):                                                                                                                                                                   |
|          |        | <ul> <li>Changed V<sub>SS</sub> to V<sub>SS_HV</sub>.</li> <li>Removed "V<sub>SS</sub> – V<sub>SS_HV_ADV</sub>" parameter row.</li> </ul>                                                             |
|          |        | Removed V <sub>SS</sub> V <sub>SS_HV_ADV</sub> parameter row.     Removed V <sub>FERS</sub> row.                                                                                                      |
|          |        | Removed "VFERs is a factory test supply pin" footnote.                                                                                                                                                |
|          |        | V <sub>SS HV</sub> <sub>ADR</sub> : Added "Reference to V <sub>SS HV</sub> " to Conditions field.                                                                                                     |
|          |        | <ul> <li>Removed V<sub>SS</sub>-V<sub>SS_HV_ADR_D</sub> and V<sub>SS</sub>-V<sub>SS_HV_ADR_S</sub> rows.</li> </ul>                                                                                   |
|          |        | <ul> <li>In V<sub>DD_HV_IO</sub> footnote, added V<sub>DD_HV_IO_JTAG</sub> to list of power supplies to which</li> </ul>                                                                              |
|          |        | V <sub>DD HV IO</sub> applies.                                                                                                                                                                        |
|          |        | • In ADC grounds footnote, removed V <sub>SS_HV_ADV_D2</sub> .                                                                                                                                        |
|          |        | <ul> <li>In ADC supplies footnote, changed V<sub>DD_HV_ADV</sub> to V<sub>DD_HV_ADV_S</sub>.</li> </ul>                                                                                               |
|          |        | <ul> <li>In ADC low and high references footnote, removed V<sub>SS_HV_ADR_D2</sub> and</li> </ul>                                                                                                     |
|          |        | VDD_HV_ADR_D2·                                                                                                                                                                                        |
|          |        | In ADC supplies rootnote, removed V <sub>DD_HV_ADV_D2</sub> .                                                                                                                                         |
|          |        |                                                                                                                                                                                                       |
|          |        | <ul> <li>In ADC supplies footnote, removed V<sub>DD_HV_ADV_D2</sub>.</li> <li>Table 7 (ESD ratings,):</li> <li>Changed ESD for Human Body Model (HBM) parameter classification to "T" (was</li> </ul> |

Table 76. Revision history (continued)

| ate | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 014 | Electrical characteristics—Electromagnetic Compatibility (EMC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|     | Removed section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     | Electrical characteristics—Operating conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     | Table 8 (Device operating conditions):  VDDSTBy added new footnote: The VDDSTBY pin should be connected to ground in the application when the standby RAM feature is not used.'  Added "Vin" specification, Min = 0V, Max = 5.5 V.  VDD_HV_ADV, changed Min value from 3.6 V to 3.7 V.  VDD_HV_LO_MAIN; LVD400/HVD 600 disabled and LVD360/HVD600 disabled conditions: changed max to "5.5 V" (was "5.9 V").  VDD_HV_LO_MAIN; LVD400/HVD 600 disabled and LVD360/HVD600 disabled conditions: changed max to "5.5 V" (was "5.9 V").  VDD_HV_LO_MAIN; Added footnote "VDD_HV_LO_MAIN range limited to 4.75–5.25 V when FERS = 1 to enable the fast erase time of the flash memory."  VDD_HV_ADR_D: Changed Typ value from VDD_HV_ADV to VDD_HV_ADV_D.  Changed "VDD_HV_ADR_D" VDD_HV_ADV_D" parameter to "VDD_HV_ADR_D" Changed Typ LY_ADV_D.  VSS_HV_ADR_D: Changed VSS_HV_ADV_D.  Changed "VSS_HV_ADR_D" VSS_HV_ADV_D.  Changed "VSS_HV_ADR_S Parameter.  Changed "VDD_HV_ADR_S PADD_HV_ADV_D" parameter to "VDD_HV_ADR_S" VDD_HV_ADV_S" Added typ value of VDD_HV_ADV_S and the VSS_HV_ADR_S VSS_HV_ADV_S.  Changed "VSS_HV_ADR_S" VDD_HV_ADV_D parameter to "SARADC, SDADC, Temperature Sensor, and Bandgap Reference supply voltage" (was SARADC and SDADC). For LVD400 disabled and LVD360 disabled conditions, referenced new footnote: "VDD_HV_ADV_S is required to be between 4.5V and 5.5V to read to read the internal Temp Sensor and Bandgap Reference."  Changed VRAMP to VRAMP_LV, and changed parameter to "slew rate on core power supply pins".  Added VRAMP_HV specification, parameter "Slew rate on HV power supply pins", max value 500 Vms.  Changed VDD_HV_ADV_S is required to be between 4.5V and 5.5V to read to read the internal Temp Sensor and Bandgap Reference."  Changed VRAMP to VRAMP_LV, and changed parameter to "slew rate on core power supply pins".  Added VRAMP_HV specification, parameter "Slew rate on HV power supply pins", max value 500 Vms.  Changed VDD_HV_ADV_STEP_STEP_STEP_STEP_STEP_STEP_STEP_STEP |
|     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3        | 3/2014 | Electrical characteristics—DC electrical specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|          |        | <ul> <li>Table 10 (DC electrical specifications):</li> <li>Changed footnote 11, to "The standby RAM regulator current is present on the VDDSTBY pin whenever a voltage is applied to the pin. This also applies to normal operation where the RAM is powered by the VDD_LV supply. Connecting the VDDSTBY pin to ground when not using the standby RAM feature will remove the leakage current on the VDDSTBY pin."</li> <li>Moved V<sub>REF_BG_T</sub>, V<sub>REF_BG_TC</sub> and V<sub>REF_BG_LR</sub> specifications from ADC pin specification table to DC electrical specifications table.</li> <li>Removed I<sub>FERS</sub> row.</li> <li>V<sub>STBY_BO</sub> and V<sub>DD_LV_STBY_SW</sub> removed from the Device operating conditions table and added to the DC electrical specifications table.</li> <li>Changed I<sub>DD_LV</sub> maximum value to 850 mA (was 910).</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|          |        | Electrical characteristics—DC electrical specification (con't)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |        | <ul> <li>Table 10 (DC electrical specifications):</li> <li>Changed I<sub>DD_LV</sub> maximum value to 850 mA (was 910).\</li> <li>I<sub>DD_LV_BD</sub>, changed "250" to "290" mA.</li> <li>I<sub>DD_BD_STBY</sub>, 150 °C condition, changed "120" to "230" mA.</li> <li>I<sub>DD_MAIN_CORE_AC</sub>: Added footnote "There is an additional 25mA when FERS=1 to enable the fast erase time of the flash memory."</li> <li>In VDD_HV_PMC availability footnote, changed "QFP" to "416 BGA" and "BGA" to "512 BGA."</li> <li>Revised footnote "If Aurora and JTAGM/LFAST not used, V<sub>DD_LV_BD</sub> current is reduced by ~20mA."</li> <li>Removed silicon characterization footnote.</li> <li>Table 12 (I/O input DC electrical characteristics):</li> <li>V<sub>DRFTAUT</sub> specification, conditions column, added "4.5 V &lt; V<sub>DD_HV_IO</sub> &lt; 5.5 V".</li> <li>V<sub>DRFTCMOS</sub> specification, added 3.0 V &lt; V<sub>DD_HV_IO</sub> &lt; 3.6 V and 4.5 V &lt; V<sub>DD_HV_IO</sub> &lt; 5.5 V conditions.</li> <li>I<sub>LKG</sub> specification, entire row revised.</li> <li>Changed footnote 6 "n the range 4.5 V &lt; VD<sub>D_HV_IO</sub> &lt; 5.9 V." to "in the range 4.5 V &lt; V<sub>DD_HV_IO</sub> &lt; 5.5 V.</li> <li>V<sub>HYSAUT</sub> conditions column: replaced dash with 4.5 V &lt; V<sub>DD_HV_IO</sub> &lt; 5.5 V.</li> <li>C<sub>IN</sub> row, changed GPIO input pins conditions Max value from "10" to "7" pF and EBI input pins Max value from "8" to "7" pF.</li> <li>I<sub>LKG_EBI</sub> removed "Vin = 10%/90%" from parameter column.</li> <li>Figure 18 (I/O output DC electrical characteristics definition): Replaced figure.</li> </ul> |

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3        | 3/2014 | Electrical characteristics—I/O pad specification                                                                                                                                                                                                                                                                                                                                                                                                              |
|          |        | Table 13 (I/O pull-up/pull-down DC electrical characteristics):  • I <sub>WPU</sub> , I <sub>WPD</sub> : substantially revised these specifications.  Table 14,Table 15,Table 16,Table 17:                                                                                                                                                                                                                                                                    |
|          |        | <ul> <li>Added footnote to "C" classification header: "Once device characterization is correlated to production I/O testing, the test classification of output resistance parameters may be subject to change in future revisions of this document."</li> <li>R<sub>OH_W</sub>, R<sub>OL_W</sub>, R<sub>OH_M</sub>, R<sub>OL_M</sub>, R<sub>OH_S</sub>, R<sub>OL_S</sub>, R<sub>OH_V</sub>, R<sub>OL_V</sub>: Changed classification to C (was P).</li> </ul> |
|          |        | <ul> <li>Removed all VSIO conditions (VSIO[VSIO_xx] = 1 and VSIO[VSIO_xx] = 0) from conditions column and added footnote: "All V<sub>DD_HV_IO</sub> conditions for 4.5 V to 5.9 V are valid for VSIO[VSIO_xx] = 1, and all specifications for 3.0 V to 3.6 V are valid for VSIO[VSIO_xx] = 0."</li> </ul>                                                                                                                                                     |
|          |        | <ul> <li>Removed T<sub>PHL/PLH</sub> specification from WEAK, MEDIUM, and STRONG configuration<br/>output buffer electrical characteristics.</li> </ul>                                                                                                                                                                                                                                                                                                       |
|          |        | <ul> <li>Removed characterization and validation footnotes (total 2) for each table.</li> <li>Table 14, Table 15, Table 16:</li> </ul>                                                                                                                                                                                                                                                                                                                        |
|          |        | <ul> <li>R<sub>OH</sub>, R<sub>OL</sub>, t<sub>TR</sub>: Changed 5.9 V conditions to 5.5 V.</li> <li>Table 15, Table 16, Table 17:</li> </ul>                                                                                                                                                                                                                                                                                                                 |
|          |        | Added t <sub>TPD10-90</sub> specification.  Table 16, Table 17:                                                                                                                                                                                                                                                                                                                                                                                               |
|          |        | <ul> <li>In footnotes, changed 5.9 V to 5.5 V.</li> <li>Table 18 (EBI pad output electrical specification):</li> <li>Replaced this table "EBI output driver electrical characteristics" with new table "EBI pad electrical specification".</li> <li>Table 19 (I/O consumption)</li> </ul>                                                                                                                                                                     |
|          |        | <ul> <li>I<sub>RMS_EBI</sub>: In Conditions column, changed 66MHz references to 66.7MHz. Removed C<sub>DRV</sub> = 6 pF condition row.</li> <li>I<sub>DYN_EBI</sub>: revised specification.</li> </ul>                                                                                                                                                                                                                                                        |
|          |        | Electrical characteristics—I/O pad current specification                                                                                                                                                                                                                                                                                                                                                                                                      |
|          |        | Section 3.7, I/O pad current specification: Changed the first note: from "In order to ensure correct functionality for SENT, the sum of all pad usage ratio within the SENT segment should remain below 50%." to "In order to maintain the required input thresholds for the SENT interface, the sum of all I/O pad output percent IR drop as defined in the I/O Signal Description table, must be below 50 %. See the I/O Signal Description attachment."    |
|          |        | Electrical characteristics—Reset pad (PORST, ESR0) electrical characteristics                                                                                                                                                                                                                                                                                                                                                                                 |
|          |        | Table 20 (Reset electrical characteristics):  •  IWPU  parameter, changed Min value from "25" to "23" and Max value from "100" to "82" uA.                                                                                                                                                                                                                                                                                                                    |
|          |        | •  Iwpd  parameter, changed Min value from "25" to "40" and Max value from "100" to "130" uA.                                                                                                                                                                                                                                                                                                                                                                 |

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3        | 3/2014 | Electrical characteristics—Oscillator and FMPLL                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|          |        | Section 3.12, Oscillator and FMPLL                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |        | Updated text to reflect that there is one FMPLL on the chip.                                                                                                                                                                                                                                                                                                                                                                                                                         |
|          |        | Table 22 (PLL1 electrical characteristics)                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|          |        | <ul> <li>f<sub>PLL1PHI</sub> parameter, changed Max freq from "200" MHz to "600" MHz.</li> <li>First footnote, changed "FXOSC" to "XOSC".</li> </ul>                                                                                                                                                                                                                                                                                                                                 |
|          |        | Table 23 (External Oscillator electrical specifications):                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          |        | <ul> <li>Added footnote to both V<sub>IHEXT</sub> and V<sub>ILEXT</sub> parameter column "Applies to an external<br/>clock input and not to crystal mode".</li> </ul>                                                                                                                                                                                                                                                                                                                |
|          |        | <ul> <li>Added footnote to V<sub>ILEXT</sub> parameter column "This parameter is guaranteed by design<br/>rather than 100% tested."</li> </ul>                                                                                                                                                                                                                                                                                                                                       |
|          |        | <ul> <li>V<sub>ILEXT</sub> parameter, changed "External Reference" to "External Clock Input".</li> </ul>                                                                                                                                                                                                                                                                                                                                                                             |
|          |        | <ul> <li>Combined C<sub>S_XTAL</sub> and C<sub>S_EXTAL</sub> parameters into one specification C<sub>S_xtal</sub>, updated<br/>Min and Max values and removed the "BG292" condition.</li> </ul>                                                                                                                                                                                                                                                                                      |
|          |        | Table 24 (Selectable load capacitance):                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|          |        | Removed last 16 rows "10000" to "11111".                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|          |        | <ul> <li>Changed footnote 2 from "Values in this table do not include 8 pF routing and ESD<br/>structure on die and package trace capacitance." to "Values in this table do not include</li> </ul>                                                                                                                                                                                                                                                                                   |
|          |        | the die and package capacitances given by Cs_xtal/Cs_extal in Table 23 (External                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |        | Oscillator electrical specifications)."  Table 35 (Internal BC Oscillator electrical appointment): Sf                                                                                                                                                                                                                                                                                                                                                                                |
|          |        | <ul> <li>Table 25 (Internal RC Oscillator electrical specifications): δf<sub>var_SW</sub> parameter added<br/>footnote "IRC software trimmed accuracy is performed either with the CMU_0 clock<br/>monitor, using the XOSC as a reference or through the CCCU (CAN clock control Unit),<br/>extracting reference clock from CAN master clock. Software trim must be repeated as<br/>the device operating temperature varies in order to maintain the specified accuracy."</li> </ul> |
|          |        | Electrical characteristics—ADC specifications                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          |        | Table 36 (ADC pin specification:):                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |        | <ul> <li>I<sub>LK_INUD</sub>, I<sub>LK_INUSD</sub>, I<sub>LK_INREF</sub>, I<sub>LK_INOUT</sub>: Removed footnote "Leakage current is a parameter potentially showing variation with process maturity. This table is based on current process model, and will be validated when preliminary silicon data of ADC modules and I/O module is available."</li> </ul>                                                                                                                      |
|          |        | <ul> <li>Parameter I<sub>LK_INOUT</sub> description column, changed "MEDIUM" output buffer with "GPIO" output buffer.</li> </ul>                                                                                                                                                                                                                                                                                                                                                     |
|          |        | Table 27 (SARn ADC electrical specification):                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          |        | <ul> <li>Added new condition for "ΔV<sub>PRECH</sub>" - "V<sub>PRECH</sub> = V<sub>DD_HV_ADR</sub>/2 T<sub>J</sub> &lt; 150 °C<br/>CTRn[PRECHG] &gt; 2"</li> </ul>                                                                                                                                                                                                                                                                                                                   |
|          |        | <ul> <li>I<sub>ADCREFL</sub> specification: added V<sub>DD_HV_ADR_S</sub> &lt;= 5.5 V to all modes in condition column.</li> </ul>                                                                                                                                                                                                                                                                                                                                                   |
|          |        | • D <sub>NL</sub> , "Differential non-linearity" parameter, conditions column, replaced "—" with "VDD_HV_ADV > 4V, VDD_HV_ADR_S > 4V".                                                                                                                                                                                                                                                                                                                                               |
|          |        | <ul> <li>I<sub>NL</sub>: Conditions column, first row, removed T<sub>J</sub> &lt; 150C and added 4.0V &lt;         V<sub>DD_HV_ADV_S</sub> &lt; 5.5V. Conditions column, second row, removed T<sub>J</sub> &lt; 150C and added V<sub>DD_HV_ADV_S</sub> = 2V.</li> </ul>                                                                                                                                                                                                              |

**Table 76. Revision history (continued)** 

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3        | 3/2014 | Electrical characteristics—ADC specifications (con't)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|          |        | Table 28 (SDn ADC electrical specification):  • Removed the I <sub>LK_IN</sub> specification from table.  • For SNR <sub>DIFF150</sub> , SNR <sub>DIFF333</sub> , and SNR <sub>SE150</sub> specifications, added reference to "S/D ADC is functional in the range 3.0 V < VDD_HV_ADR_D , 4.0 V" footnote.  • Moved V <sub>REF_BG_T</sub> , V <sub>REF_BG_TC</sub> and V <sub>REF_BG_LR</sub> specifications from ADC pin specification table to Device operating table.  • Removed I <sub>BG</sub> specification as it is already provided in the DC electrical table.  • Maximum value of parameter "GAIN" changed from "16" to "15"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|          |        | <ul> <li>Table 28 (SDn ADC electrical specification):</li> <li>Changed footnote from "The ±1% passband ripple specification is equivalent to 20 * log<sub>10</sub> (0.99) = 0.87 dB." to "The ±1% passband ripple specification is equivalent to 20 * log<sub>10</sub> (0.99) = 0.087 dB."</li> <li>Max value of δ<sub>GROUP</sub> modified for all values of OSR.</li> <li>t<sub>LATENCY</sub>, t<sub>SETTLING</sub> and t<sub>ODRECOVERY</sub>: "HPF = ON" and "HPF = OFF" conditions added. New max values.</li> <li>Added SINAD and THD specifications.</li> <li>RESOLUTION specification, added footnote "When using a GAIN setting of 16, the conversion result will always have a value of zero in the least significant bit. The gives an effective resolution of 15 bits."</li> <li> δ<sub>GAIN</sub>  specification, changed Max value from "1" % to "1.5" %, "0.1" % to "5" mV, "0.25" % to "7.5" mV, and "0.5 %" to 10" mV".</li> <li>VOFFSET specification, added 3 "After calibration" conditions, Δ<sub>VDD_HV_ADR_D</sub> &lt; 5% Δ<sub>VDD_HV_ADV_D</sub> &lt; 10% ΔT<sub>J</sub> &lt; 50 °C, Max value of "5" mV, Δ<sub>VDD_HV_ADR_D</sub> &lt; 5% Δ<sub>VDD_HV_ADV_D</sub> &lt; 10% ΔT<sub>J</sub> &lt; 100 °C, Max value of "7.5" mV and "After calibration" conditions, Δ<sub>VDD_HV_ADR_D</sub> &lt; 5% Δ<sub>VDD_HV_ADR_D</sub> &lt; 5% Δ<sub>VDD_HV_ADR_D</sub> &lt; 5% Δ<sub>VDD_HV_ADR_D</sub> &lt; 5% Δ<sub>VDD_HV_ADR_D</sub> &lt; 10% ΔT<sub>J</sub> &lt; 100 °C, Max value of "7.5" mV and "After calibration" conditions, Δ<sub>VDD_HV_ADR_D</sub> &lt; 5% Δ<sub>VDD_HV_ADR_D</sub> &lt; 5%</li></ul> |
|          |        | <ul> <li>Changed all SNR specification "Unit"s from "dB" to "dBFS".</li> <li>Changed SFDR specification "Unit" from "dB" to "dBc".</li> <li>Z<sub>IN</sub> specification, changed footnote to "Input impedance is valid over the full input frequency range. Input impedance is calculated in megaohms by the formula 25.6/(Gain * f<sub>ADCD_M</sub>).</li> <li>Common mode rejection ratio parameter changed symbol from "—" to "V<sub>cmrr</sub>".</li> <li>Anti-aliasing filter parameter, changed symbol "—" to "F<sub>caaf</sub>".</li> <li>Stop band attenuation parameter, changed symbol "—" to "F<sub>rolloff</sub>".</li> <li>Changed footnote in 13 "full input range (specified by Vin)" to "full input frequency range."</li> <li>Changed in footnote 15 "0.873" dB to "0.087" dB.</li> <li>f<sub>ADCD_M</sub>, changed "S/D clock 3(4)" to "S/D Modulator Input Clock" and replaced "—" with "4" in Min column.</li> <li>f<sub>ADCD_S</sub> changed "conversion rate" to "output conversion rate".</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3        | 3/2014 | Electrical characteristics—LFAST electrical specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|          |        | <ul> <li>Table 30 (LVDS pad startup and receiver electrical characteristics,):</li> <li> Δ<sub>VI</sub>  specification, Differential input voltage parameter, added footnote 12 "The LXRXOP[0] bit in the LFAST LVDS Control Register (LCR) must be set to one to ensure proper LFAST receive timing."</li> <li>Table 31 (LFAST transmitter electrical characteristics,):</li> <li> <sub>VOD</sub> : removed the delta from symbol. Changed values to Min = 110, Typ = 171, Max = 285 and removed the "+/-" from each value.</li> <li>t<sub>TR</sub>: changed "(10%–90% of swing)" to "(absolute value of the differential output voltage swing)."</li> <li>Table 32 (MSC/DSPI LVDS transmitter electrical characteristics ,):</li> <li> <sub>VOD</sub> : removed the delta from symbol. Changed values to Min = 150, Typ = 214, Max = 400 and removed the "+/-" from each value.</li> <li>t<sub>TR</sub>: Changed "(10%–90% of swing)" to "(absolute value of the differential output voltage swing)."</li> <li>Table 33 (LFAST PLL electrical characteristics):</li> <li> Δ<sub>VI</sub>  specification, Differential input voltage parameter, added footnote 12 "The LXRXOP[0] bit in the LFAST LVDS Control Register (LCR) must be set to one to ensure proper LFAST receive timing."</li> </ul> |
|          |        | <ul> <li>Table 32 (MSC/DSPI LVDS transmitter electrical characteristics ,), Rise/Fall time parameter:</li> <li>Changed "(10%–90% of swing)" to (absolute value of the differential output voltage swing).</li> <li>Table 33 (LFAST PLL electrical characteristics):</li> <li>Changed footnote 2, from "320" to "640" MHz frequency.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|          |        | Electrical characteristics—Aurora LVDS electrical characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|          |        | <ul> <li>Table 34 (Aurora LVDS electrical characteristics,):</li> <li>Removed V<sub>DD_HV_IO_BD</sub> and V<sub>DD_LV</sub> specifications as they are supplied in the device operating conditions table.</li> <li>Changed "C<sub>AC</sub>" specification name to "C<sub>ac_clk</sub>".</li> <li>Added specification "C<sub>ac_tx</sub>".</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

# **Document revision history**

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3        | 3/2014 | Electrical characteristics—Power management: PMC, POR/LVD, sequencing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|          |        | <ul> <li>Figure 20 (Recommended supply pin circuits):</li> <li>For VDD_LV supply: Changed "nxClv" to "Clv."</li> <li>Table 35 (Device power supply integration):</li> <li>C<sub>HV_FLA</sub> parameter, added footnote "Start-up time of the internal flash regulator from release of the LVD360 is worst case 500 us. This is based on the typical CHV_FLA bulk capacitance value."</li> <li>C<sub>LV</sub>: Changed the 3 for Bypass capacitance at pin to "Note3." Changed parameter "Bypass capacitance at pin" to "Total bypass capacitance at external pin."</li> <li>Significantly revised C<sub>HV_PMC_BYP</sub>, including changing spec name to C<sub>HV_PMC</sub>, min value to 2.2 μF (was 200 nF), and typ value to 4.7 μF (was "—"). Added footnote "For noise filtering it is recommended to add a high frequency bypass capacitance of 0.1 μF between VDD_HV_PMC and VSS_HV."</li> <li>Table 36 (Flash power supply):</li> <li>V<sub>DD_HV_FLA</sub>, after trimming, Min value "3.2" changed to "3.15". Added two notes.</li> <li>Removed I<sub>REG_FLA</sub> specification.</li> <li>Table 39 (Functional terminals state during power-up and reset):</li> <li>Changed "TRST" to "JCOMP."</li> </ul> |

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3        | 3/2014 | Electrical characteristics—Device voltage monitoring electrical characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          |        | Table 37 (Voltage monitor electrical characteristics):  VPORUP_LV Rising voltage (power up) condition, changed Min value "1040" to "1111" and Max value "1180" to "1235".  VPORUP_LV Falling voltage (power down) condition, changed Min value "960" to "1015" and Max value "1100" to "1125". Added footnote.  VLVD096 "960" to "1015" and Max value "1100" to "1145".  VLVD108 changed Min value "1080" to "1125" and Max value "1140" to "1235".  VLVD108 changed Min value "1080" to "1125" and Max value "1140" to "1235".  VLVD112 changed Min value "1320" to "1385" and Max value "1440" to "1475".  Added new specification VHVD145.  Added "HVD140 does not cause reset" at end of footnote "HVD is released after tVDRELEASE temporization when lower threshold is crossed, HVD is asserted tVDASSERT after detection when upper threshold is crossed."  IVPORUP_HV. added footnote "the PMC supply also needs to be below 5472 mV (untrimmed HVD600)". Added new conditions: Rising voltage (power up) on IO JTAG, and Osc supply, Rising voltage (power up) on ADC supply, and Hysteresis on Power-up.  VPORUP_HV: Changed Falling voltage (power down) minimum value to "2850" (was "2680") and maximum value to 3162 (was "2980").  Revised Falling voltage footnote to read "Untrimmed LVD300_A will be asserted first on power down" (was "Assume all LVDs except LVD270 on HV supplies disabled").  VLVD295 Rising voltage condition changed Min value "3100" to "3120".  VLVD295 Falling voltage condition changed Min value "2950" to "2920" and Max value "3080" to "3100".  VHVD360 Falling voltage condition changed Min value "3420" to "3435" and Max value "3610" to "3650".  VHVD360 Falling voltage condition changed Min value "3400" to "3415". |
|          |        | Electrical characteristics—Flash memory electrical characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          |        | Section 3.15, Flash memory electrical characteristics:  • This section completely revised.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|          |        | Electrical characteristics—AC specifications—Debug and Calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          |        | <ul> <li>Table 46 (JTAG pin AC electrical characteristics,):</li> <li>Added footnote "JTAG timing specified at V<sub>DD_HV_IO_JTAG</sub> = 4.0 V to 5.5 V, and maximum loading per pad type as specified in the I/O section of the data sheet."</li> <li>Table 47 (Nexus debug port timing)</li> <li>Footnote 1 changed to "Nexus timing specified at V<sub>DD_HV_IO_JTAG</sub> = 4.0 V to 5.5 V, and maximum loading per pad type as specified in the I/O section of the data sheet."</li> <li>Changed "TDI" to "TDI/TDIC," "TMS" to "TMS/TMSC," and "TDO" to "TDO/TDOC."</li> <li>Figure 27 (Nexus TDI/TDIC, TMS/TMSC, TDO/TDOC timing):</li> <li>Changed "TDI" to "TDI/TDIC," "TMS" to "TMS/TMSC," and "TDO" to "TDO/TDOC."</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3        | 3/2014 | Electrical characteristics—AC specifications—Fast Ethernet Controller (FEC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |        | <ul> <li>Table 61 (MII serial management channel timing):</li> <li>Added footnote to "Value" column: "Output parameters are valid for C<sub>L</sub> = 25 pF, where C<sub>L</sub> is the external load to the device. The internal package capacitance is accounted for, and does not need to be subtracted from the 25 pF value."</li> <li>Table 63 (RMII transmit signal timing,):</li> <li>Added footnote to "Value" column "Output parameters are valid for C<sub>L</sub> = 25 pF, where C<sub>L</sub> is the external load to the device. The internal package capacitance is accounted for, and does not need to be subtracted from the 25 pF value."</li> <li>Added footnote to table title: "RMII timing is valid only up to a maximum of 150 °C junction temperature."</li> </ul>                                                                                                                                                                                                                                     |
|          |        | Electrical characteristics—AC specifications—FlexRay                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|          |        | <ul> <li>Section 3.16.4, FlexRay timing:</li> <li>Removed reference to "292 MAPBGA".</li> <li>Removed " and subject to change per the final timing analysis of the device" from FlexRay specification sentence.</li> <li>Table 66 (RxD input characteristics):</li> <li>Added footnote: "FlexRay RxD timing is valid for all input levels and hysteresis disabled."</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          |        | Electrical characteristics—AC specifications—EBI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|          |        | Table 69 (Bus Operation Timing):  Changed bus frequency in table heading to "66.7 MHz" (was "66 MHz").  Footnote 1, added "with DSC = 0b10 for ADDR/CTRL and DSC = 0b11 for CLKOUT/DATA."  Footnote 3, changed "[Clock Register TBD]" TO "CGM_SC_DC4 register".  Footnote 4, changed "VDDE" to "VDD_HV_IO_EBI or VDD_HV_IO_FLEXE."  Spec 5, Characteristic column, added "ADDR[8:11]/WE[0:3]/BE[0:3]," "BDIP," and overbar on CS, OE, and TS. Changed "ADDR[8:31]" to "ADDR[12:31]."  Spec 6, Characteristic column, added "ADDR[8:31]" to "ADDR[12:31]."  Spec 7, changed footnote "One wait state must be added to the output signal valid delay for external writes." Changed "ADD[8:31]" to "ADDR[12:31]."  Spec 7, change Min value from "6.0" to "7.0" ns.  Spec 8, Characteristic column, changed to "DATA[0:31]".  Removed cut 1 footnotes associated with output delay and setup time (total 2).  Figure 50 (D_CLKOUT Timing)  Figure 51 (Synchronous Output Timing):  Changed "VDDE" to "VDD_HV_IO_EBI" throughout. |
|          |        | Electrical characteristics—AC specifications—I2C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|          |        | Section 3.16.8, "I2C timing:<br>New section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|          |        | Electrical characteristics—AC specifications—GPIO delay                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|          |        | Section 3.19.10, GPIO delay timing  • New section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3        | 3/2014 | Package characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |        | Section 4, Package characteristics:  Removed the "292 MAPBGAcase drawing" figures.  Table 73 (Package case numbers): Removed the 292MAPBGA row.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|          |        | Electrical characteristics—Thermal Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|          |        | Table 74 (Thermal characteristics):  Removed "292 Value" column.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          |        | Ordering Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          |        | Table 75 (Orderable part number summary)  • Changed Freescale part numbers: 416 MAPBGA PD to TEPBGA  "PPC5777MK0MVU8A" (was PPC5777MQK0MVU8), 512 TEPBGA PD to  "PPC5777MK0MVA8A" (was PPC5777MQK0MVA8), 416 MAPBGA ED to TEPBGA  "PPC5777M2K0MVU8A" (was PPC5777M2K0MVU8), and 512 TEPBGA ED to  "PPC5777M2K0MVA8A" (was PPC5777M2K0MVA8)  • Removed KGD and Production PD rows.  • Removed "Flash/SRAM," "Emulation RAM," and "Frequency" columns.  Figure 61 (Product code structure):  • Package Code, added "VA = 512 TEPBGA Pb-Free".  • Package Code, added "VU = 416 TEPBGA Pb-Free".  • Miscellaneous, added "2 = Emulation Device".  • Changed "Tape and Reel" to "Suffix" and added "A = cut2.0 revision".  • In "Fab and Mask Revision" codes, changed "K = TBD" to "K = TSMC." |
| 4        | 9/2014 | Throughout                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|          |        | <ul><li>Removed parameter classifications from specification tables.</li><li>Editorial changes and improvements.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|          |        | Introduction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          |        | <ul> <li>In Figure 1 (Block diagram), added "LFAST &amp; SIPI" block to 50 MHz concentrator.</li> <li>In Figure 2 (Periphery allocation), changed block to "2 x SIPI" (was "SIPI_0)" and removed double arrow on its right side.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          |        | Electrical characteristics—Operating conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|          |        | Extensive revisions to Table 8 (Device operating conditions).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4        | 9/2014 | Electrical characteristics—DC electrical specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          |        | <ul> <li>In Section 3.1, Introduction, added the following to note text: "V<sub>DD_HV_ADV</sub> refers to ADC supply pins V<sub>DD_HV_ADV_S</sub> and V<sub>DD_HV_ADV_D</sub>. V<sub>DD_HV_ADV</sub> refers to ADC reference pins V<sub>DD_HV_ADR_S</sub> and V<sub>DD_HV_ADR_D</sub>. V<sub>SS_HV_ADV</sub> refers to ADC ground pins V<sub>SS_HV_ADV_S</sub> and V<sub>SS_HV_ADV_D</sub>. V<sub>SS_HV_ADR</sub> refers to ADC reference pins V<sub>SS_HV_ADR_S</sub> and V<sub>SS_HV_ADR_D</sub>."</li> <li>In Table 10 (DC electrical specifications), changed I<sub>DD_HV_PMC</sub> maximum for PMC only condition (was 5 mA, is 25 mA). Added "This includes PMC consumption, LFAST PLL regulator current, and Nwell bias regulator current" to footnote associated with this value.</li> <li>In Table 10 (DC electrical specifications), changed I<sub>DD_LV</sub> maximum to 1140 mA (was 600 mA) and added "V<sub>DD_LV</sub> = 1.325 V" to conditions.</li> <li>In Table 10 (DC electrical specifications), added I<sub>DDAPP_LV</sub> specification.</li> <li>In Table 10 (DC electrical specifications), changed the conditions for I<sub>DDSTBY_RAM</sub> and I<sub>DDSTBY_REG</sub> (were "to 6 V", are "to 5.5 V").</li> <li>In Table 10 (DC electrical specifications), I<sub>DDSTBY_RAM</sub> specification: changed max value for 40°C condition to 60 μA (was 40). Changed max value for 85°C condition to 100 μA (was 60).</li> <li>In Table 10 (DC electrical specifications), V<sub>STBY_BO</sub> specification: changed min value to 0.9 V (was 0.8).</li> </ul> |
|          |        | Electrical characteristics—I/O pad current specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          |        | <ul> <li>Table 12 (I/O input DC electrical characteristics), Table 13 (I/O pull-up/pull-down DC electrical characteristics), Table 14 (WEAK configuration output buffer electrical characteristics), Table 15 (MEDIUM configuration output buffer electrical characteristics), Table 16 (STRONG configuration output buffer electrical characteristics), Table 17 (VERY STRONG configuration output buffer electrical characteristics), Table 19 (I/O consumption) added the following footnote to Conditions heading: "During power up operation, the minimum required voltage to come out of reset state is determined by the V<sub>PORUP_HV</sub> monitor, which is defined in the voltage monitor electrical characteristics table. Note that the V<sub>PORUP_HV</sub> monitor is connected to the V<sub>DD_HV_IO_MAINO</sub> physical I/O segment."</li> <li>Table 12 (I/O input DC electrical characteristics): V<sub>HYSTTL</sub> specification: changed min value to 0.275 (was 0.3). V<sub>HYSAUT</sub> specification: changed min value to 0.4 (was 0.5).</li> <li>Table 12 (I/O input DC electrical characteristics), changed V<sub>IHCMOS_H</sub> min value to "0.70 * V<sub>DD_HV_IO</sub>" (was 0.65 * V<sub>DD_HV_IO</sub>).</li> <li>In Table 12 (I/O input DC electrical characteristics), changed V<sub>IHAUT</sub> min value to 3.9 V (was 3.8).</li> <li>Table 12 (I/O input DC electrical characteristics), revised I<sub>LKG</sub> and I<sub>LKG_EBI</sub> rows.</li> </ul>                                                                                      |

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4        | 9/2014 | Electrical characteristics—I/O pad current specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          |        | <ul> <li>Table 14 (WEAK configuration output buffer electrical characteristics), R<sub>OH_W</sub> and R<sub>OL_W</sub>: changed min value to 517 (was 560) and max value to 1052 (was 1040).</li> <li>Table 15 (MEDIUM configuration output buffer electrical characteristics), R<sub>OH_M</sub> and R<sub>OL_M</sub>: changed min value to 135 (was 140).</li> <li>Table 16 (STRONG configuration output buffer electrical characteristics), R<sub>OH_S</sub> and R<sub>OL_S</sub>: changed min value to 30 (was 35) and max value to 77 (was 65).</li> <li>Table 17 (VERY STRONG configuration output buffer electrical characteristics), revised R<sub>OH_V</sub> and R<sub>OL_V</sub> conditions.</li> <li>Table 17 (VERY STRONG configuration output buffer electrical characteristics), R<sub>OH_V</sub> and R<sub>OL_V</sub>: changed max values to 72 (was 60) and 90 (was 75).</li> <li>Table 18 (EBI pad output electrical specification), R<sub>OH_EBI_GPIO</sub> and R<sub>OL_EBI_GPIO</sub>: changed max value to 400 (was 260).</li> <li>In Table 18 (EBI pad output electrical specification): V<sub>IHCMOS_H_EBI</sub> specification: changed max value to "V<sub>DD_HV_IO_EBI</sub> + 0.3" (was "V<sub>DD_HV_IO_EBI</sub> &lt; 5.5 V" (was "3.0 V &lt; V<sub>DD_HV_IO_EBI</sub> &lt; 5.5 V" (was "3.0 V &lt; V<sub>DD_HV_IO_EBI</sub> &lt; 5.5 V").</li> </ul> |
|          |        | Electrical characteristics—Oscillator and FMPLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          |        | In Table 23 (External Oscillator electrical specifications), deleted the transconductance specification (g <sub>m</sub> ).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|          |        | Electrical characteristics—ADC specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |        | <ul> <li>Table 26 (ADC pin specification), I<sub>LK_INUD</sub> specification: changed T<sub>J</sub> &lt; 40 °C condition max value to 50 nA (was 70). Changed T<sub>J</sub> &lt; 150 °C condition max value to 150 nA (was 220).</li> <li>In Table 27 (SARn ADC electrical specification): added condition rows for full and fast precharge to t<sub>ADCPRECH</sub>, revised condition entries for ΔV<sub>PRECH</sub>.</li> <li>In Table 28 (SDn ADC electrical specification), changed the max value for t<sub>LATENCY</sub> at HPF = OFF (was 2*δ<sub>GROUP</sub>, is δ<sub>GROUP</sub>).</li> <li>In Table 28 (SDn ADC electrical specification), changed the max value for GAIN (was 15, is 16).</li> <li>Table 28 (SDn ADC electrical specification), SNR<sub>SE150</sub>: changed GAIN=1 min value to 72 (was 74), GAIN=2 min value to 69 (was 71), GAIN=4 min value to 66 (was 68), GAIN=8 min value to 63 (was 65), and GAIN=16 min value to 60 (was 62).</li> <li>Table 28 (SDn ADC electrical specification), δ<sub>GROUP</sub> specification: changed OSR = 75 max value to 696 Tclk (was 746), changed OSR = 96 max value to 946.5 Tclk (was 946.4).</li> <li>In Table 28 (SDn ADC electrical specification), added footnote to parameter column for t<sub>LATENCY</sub>.</li> </ul>                                                                                |
|          |        | Electrical characteristics—Power management: PMC, POR/LVD, sequencing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|          |        | <ul> <li>In Section 3.16, Power management: PMC, POR/LVD, sequencing, replaced PMC operating conditions and external regulators supply voltage table with a cross reference to Table 8 (Device operating conditions).</li> <li>In Table 35 (Device power supply integration), changed minimum VDD_LV external capacitance footnote to "variation over voltage, temperature, and aging" (was "variation over process, voltage, temperature, and aging.")</li> <li>In Table 36 (Flash power supply), revised table footnotes and added new "After trimming; 25°C &lt; TJ ≤ 150°C" condition to V<sub>DD_HV_FLA</sub>.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4        | 9/2014 | Electrical characteristics—Device voltage monitoring electrical characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          |        | <ul> <li>In Table 37 (Voltage monitor electrical characteristics), revised the entries for V<sub>LVD108</sub> and V<sub>LVD145</sub>.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          |        | Electrical characteristics—Flash memory electrical characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|          |        | Multiple changes throughout Section 3.15, Flash memory electrical characteristics.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|          |        | Electrical characteristics—AC specifications—GPIO delay                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|          |        | • In Table 72, changed parameter to "Delay from SIUL2 MSCR register bit update to pad function enable at the input of the I/O pad" (was "Delay from MSCR bit update to pad function enable").                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |        | Electrical characteristics—Thermal Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|          |        | Updated Table 74 (Thermal characteristics).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |        | Ordering Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          |        | Revised Table 75 (Orderable part number summary).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 5        | 6/2015 | Electrical characteristics—Absolute maximum ratings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|          |        | Table 6 (Absolute maximum ratings)  V <sub>DD_LV_BD</sub> : corrected footnote numbering.  Revised footnote ("Allowed 1.38– 1.45 V") text to 1.38 (was 1.375). Revised footnote ("1.32 – 1.38 V range") text to 1.38 (was 1.375) and "1.326 V at maximum" (was "1.288 V at maximum").                                                                                                                                                                                                                                                                                                                           |
|          |        | Electrical characteristics—Operating conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          |        | <ul> <li>Table 8 (Device operating conditions)</li> <li>Consolidated duplicate footnotes throughout table.</li> <li>V<sub>DD_HV_ADV</sub>: added footnote ("SAR ADC only") to LVD disabled conditions.</li> <li>Revised V<sub>DD_HV_ADR_D</sub> row.</li> <li>Changed V<sub>RAMP_LV</sub> max value to 100 V/mx (was 500).</li> <li>Revised footnote ("RAM data retention is guaranteed at a voltage") (was "RAM data retention is not guaranteed below").</li> <li>Table 9 (Emulation (buddy) device operating conditions)</li> <li>Changed V<sub>RAMP_LV_BD</sub> max value to 100 V/ms (was 500).</li> </ul> |
|          |        | Electrical characteristics—DC electrical specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|          |        | Table 10 (DC electrical specifications)  • I <sub>DD_MAIN_CORE_AC</sub> : changed max value to 115 mA (was 105).  • I <sub>DD_CHKR_CORE_AC</sub> : changed max value to 80 mA (was 45).  • I <sub>DDSTBY_REG</sub> : changed max value to 50 μA (was 30).  • V <sub>STBY_BO</sub> specification: changed minimum to no value (was 0.9 V) and maximum to 0.9 V (was no value) with footnote ("V <sub>STBY_BO</sub> is the maximum voltage").  • V <sub>DD_LV_STBY_SW</sub> : changed min value to 0.93 V (was 0.95).                                                                                             |
|          |        | Electrical characteristics—Reset pad (PORST, ESR0) electrical characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |        | Table 20 (Reset electrical characteristics)  • Changed V <sub>IH</sub> min value to 2.2 V (was 2.0).  • Changed W <sub>FNMI</sub> max value to 15 ns (was 20).                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

**Table 76. Revision history (continued)** 

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5        | 6/2015 | Electrical characteristics—I/O pad current specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|          |        | Replaced Figure 18 (I/O output DC electrical characteristics definition).  Table 12 (I/O input DC electrical characteristics)  • V <sub>IHAUT</sub> specification: changed min value to 3.8 V.  • V <sub>IHYSTTL</sub> : Changed min value to 0.250 V (was 0.275). Removed footnote ("Minimum hysteresis") from min value.  Table 13 (I/O pull-up/pull-down DC electrical characteristics)  • Added "AUTO" and "CMOS" designations to conditions for  I <sub>WPU</sub>   and  I <sub>WPD</sub>  .  •  I <sub>WPU</sub>   specification: changed final condition row to "V <sub>IN</sub> = 0.35"V <sub>DD_HV_IO</sub> " (was "V <sub>IN</sub> = 0.65"V <sub>DD_HV_IO</sub> ").  Table 14 (WEAK configuration output buffer electrical characteristics)  • R <sub>OH_W</sub> specification: changed min value to 520 Ω (was 517).  • R <sub>OL_W</sub> specification: changed min value to 520 Ω (was 517).  Table 15 (MEDIUM configuration output buffer electrical characteristics), Table 16 (STRONG configuration output buffer electrical characteristics), and Table 17 (VERY STRONG configuration output buffer electrical characteristics)  • Changed specification to t <sub>TPD50-50</sub> and revised row.  Table 16 (STRONG configuration output buffer electrical characteristics)  • Added  t <sub>SKEW_S</sub>   specification.  Table 17 (VERY STRONG configuration output buffer electrical characteristics)  • Added  t <sub>DCMAX_VS</sub> specification.  Table 18 (EBI pad output electrical specification)  • Removed all specifications in Input Specifications section and changed table title to "EBI Pad Output Electrical Specifications."  • t <sub>PD_EBI</sub> : changed parameter to "50% – 50% threshold" (was "50% - 10% 90% threshold") and changed max value to 4.0 ns (was 5.5).  • R <sub>OH_EBI_GPIO</sub> specification: change min value to 100 Ω (was 150). |
|          |        | Electrical characteristics—Oscillator and FMPLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|          |        | <ul> <li>Table 21 (PLL0 electrical characteristics)</li> <li>Added footnote ("f<sub>PLL0IN</sub> frequency must be") to f<sub>PLL0IN</sub> parameter.</li> <li>Changed footnote text to "Noise on the V<sub>DD_LV</sub> supply" (was "VDD_LV noise due").</li> <li>Added footnote ("PLL jitter is guaranteed when") to  ΔPLL0PHISPJ ,  ΔPLL0PHI1SPJ , and ΔPLL0LTJ specifications.</li> <li>Added f<sub>PLL0VCOFR</sub> specification.</li> <li>Table 22 (PLL1 electrical characteristics),</li> <li>Added f<sub>PLL1VCOFR</sub> specification.</li> <li>Table 24 (Selectable load capacitance)</li> <li>Significant changes throughout table.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

Table 76. Revision history (continued)

| Revision | Date    | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5        | 6/2015  | Electrical characteristics—ADC specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          | 3,20.10 | In Table 27 (SARn ADC electrical specification)  In Table 27 (SARn ADC electrical specification)  I <sub>ADCREFH</sub> specification: changed min value for Run mode t <sub>conv</sub> ≥ 5 μs condition to 7 μA (was 3.5). Changed max value for Power Down mode condition to 6 μA (was 1).  I <sub>ADV_S</sub> specification, Power Down mode: changed max value to 1.0 mA (was 0.04).  INL and DNL rows: removed injection current footnote.  TUE <sub>12</sub> row: changed footnote text to "This parameter is guaranteed" (was "TUE, INL, and DNL are granted"). Removed T <sub>J</sub> < 150 °C, V <sub>DD_HV_ADV_S</sub> > 4 V, V <sub>DD_HV_ADR_S</sub> > 4 V condition row.  In Table 28 (SDn ADC electrical specification)  V <sub>OFFSET</sub> : Changed parameter name to "Input Referred Offset Error" (was "Conversion Offset") and added footnote ("Conversion offset error must be").  SNR <sub>DIFF150</sub> , SNR <sub>DIFF333</sub> , SNR <sub>SE150</sub> : removed footnote ("SNR degraded by 3dB") and changed conditions range to 4.5 (was 4.0).  SNR <sub>SE150</sub> specification: revised min values for each condition. Added footnote ("This parameter is guaranteed").  For first footnote "S/D ADC is functional in the range" changed voltage range to 3.6 V-4.5 V (was 3.6 V < V <sub>DD_HV_ADV_D</sub> < 4.0 V) and added "Degraded SNR value based on simulation."  For second footnote "S/D ADC is functional in the range" changed voltage range to 3.0 V-4.5 V and added "Degraded SNR value based on simulation."  V <sub>cmrr</sub> specification: changed min value to 54 dB (was 20 dB).  δ <sub>GROUP</sub> specification: increased the max value for each condition by 3 Tclk.  Σl <sub>ADR</sub> p specification: changed max value to 30 μA (was 20). Added "f <sub>ADCD M</sub> = |
|          |         | 14.4 MHz" to condition.  Electrical characteristics—LFAST electrical specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          |         | Table 30 (LVDS pad startup and receiver electrical characteristics,)  • Revised entire R <sub>IN</sub> specification row.  Table 31 (LFAST transmitter electrical characteristics,)  • f <sub>DATA</sub> : Changed max value to "312/320" (was 320) and added footnote.  Table 33 (LFAST PLL electrical characteristics)  • Changed ERR <sub>REF</sub> and DC <sub>REF</sub> parameter descriptions to "PLL input reference clock" (was "PLL reference clock").                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |         | Electrical characteristics—Power management: PMC, POR/LVD, sequencing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|          |         | Table 36 (Flash power supply)  Removed V <sub>DD_HV_PMC</sub> row (this specification documented in Table 8 (Device operating conditions).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          |         | Electrical characteristics—Flash memory electrical characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          |         | Added Section 3.15.7, Flash read wait state and address pipeline control settings.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          |         | Electrical characteristics—AC specifications—DSPI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          |         | Substantial revisions to Section 3.16.2, DSPI timing with CMOS and LVDS pads.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |         | Electrical characteristics—AC specifications—FlexRay                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|          |         | Table 66 (RxD input characteristics)  • Revised footnote ("FlexRay RxD timing is valid").                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

Table 76. Revision history (continued)

| Revision | Date   | Description of changes                                                                                                                                                                                                                                                                |
|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5        | 6/2015 | Ordering Information                                                                                                                                                                                                                                                                  |
|          |        | Table 75 (Orderable part number summary)  • Revised ED footnote ("ED' refers to").                                                                                                                                                                                                    |
| 6        | 6/2016 | Introduction                                                                                                                                                                                                                                                                          |
|          |        | Section 1.3, Device feature  • Changed the name of the section to Device feature.  • Table 1 (MPC5777M feature) Changed the name of the table to MPC5777M feature.  Figure 1  • Removed the 50 MHz from the concentrator box and added 50 MHz and 100 Mhz to the connection arrows.   |
|          |        | Electrical characteristics—I/O pad specification                                                                                                                                                                                                                                      |
|          |        | <ul> <li>Section 3.7, I/O pad current specification</li> <li>Added paragraph (In order to ensure device reliability, and In order to ensure device functionality).</li> <li>Removed the entries I<sub>RMS_SEG</sub> and I<sub>DYN_SEG</sub> in Table 19 (I/O consumption).</li> </ul> |
|          |        | Table 12 (I/O input DC electrical characteristics)  • V <sub>HYSTTL</sub> specification: Changed min value to 0.275 V (was 0.250 V)                                                                                                                                                   |
|          |        | Electrical characteristics—Oscillator and FMPLL                                                                                                                                                                                                                                       |
|          |        | Table 25 (Internal RC Oscillator electrical specifications)  • Added δf <sub>TRIM</sub> specification.                                                                                                                                                                                |
|          |        | Electrical characteristics—ADC Specifications                                                                                                                                                                                                                                         |
|          |        | Table 28 (SDn ADC electrical specification),<br>• $Z_{DIFF}$ , $Z_{CM}$ and $\Delta V_{INTCM}$ specifications added. $R_{BIAS}$ specification has been updated.                                                                                                                       |
|          |        | Electrical characteristics—AC specifications—FlexRay                                                                                                                                                                                                                                  |
|          |        | Table 66 (RxD input characteristics)  • Changed footnote ("FlexRay RxD timing is valid").                                                                                                                                                                                             |

#### How to Reach Us:

Home Page: nxp.com

Web Support: nxp.com/support

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customers technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTest, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorIQ, QorIQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. ARM, AMBA, ARM Powered, Artisan, Cortex, Jazelle, Keil, SecurCore, Thumb, TrustZone, and ìVision are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. ARM7, ARM9, ARM11, big.LITTLE, CoreLink, CoreSight, DesignStart, Mali, mbed, NEON, POP, Sensinode, Socrates, ULINK and Versatile are trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2016 NXP B.V.

Document Number: MPC5777M

Rev. 6 06/2016





# 单击下面可查看定价,库存,交付和生命周期等信息

>>NXP Semiconductors(恩智浦)