### **NXP Semiconductors** Data Sheet: Technical Data Document Number: IMX8QXPAEC Rev. 3, 05/2020 ### MIMX8QXnAVxFZAC MIMX8DXnAVxFZAC # i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors #### Package Information 21 x 21 mm package case outline 17 x 17 mm package case outline #### Ordering Information See Section 1.1Table 2 on page 5 ### 1 Introduction This data sheet contains specifications for the i.MX 8QuadXPlus and 8DualXPlus processors, which, along with the i.MX 8DualX processor, comprise the i.MX 8X Family (for i.MX 8DualX specifications, see i.MX 8DualX Automotive and Infotainment Processors [IMX8DXAEC]). The i.MX 8X processors consist of three to five Arm cores (two to four Arm Cortex®-A35 and one Cortex®-M4F). All devices include separate GPU and VPU subsystems as well as a failover-ready display controller. Advanced multicore audio processing is supported by the Arm cores and a high performance Tensilica® HiFi 4 DSP for pre- and post-audio processing as well as voice recognition. The i.MX 8X Family supports up to three displays with multiple display output options, including parallel, MIPI-DSI, and LVDS. Memory interfaces for this device include: - LPDDR4 (no error correcting code [ECC]) - DDR3L (optional ECC) - 2× Quad SPI or 1× Octal SPI (FlexSPI) - eMMC 5.1, RAW NAND, and SD 3.0 Ordering Information . . . . . . . . . . . . . . . . 5 System Controller Firmware (SCFW) Requirements6 1.3 2.1 Block Diagram.....9 Recommended Connections for Unused Interfaces16 4 1 4.2 Power supplies requirements and restrictions. . . . 27 PLL electrical characteristics......30 4.5 Output Buffer Impedance Parameters......45 4.7 System Modules Timing . . . . . . . . . . . . . . 50 General-Purpose Media Interface (GPMI) Timing. 54 4.10 External Peripheral Interface Parameters . . . . . . 63 Analog-to-digital converter (ADC) . . . . . . . . . . 111 Package information and contact assignments . . . . . 116 FCPBGA, 21 x 21 mm, 0.8 mm pitch . . . . . . . . . 116 FCPBGA, 17 x 17 mm, 0.8 mm pitch . . . . . . . . 133 NXP reserves the right to change the detail specifications as may be required to permit improvements in the design of its products. © 2018-2020 NXP B.V. #### Introduction A wide range of peripheral I/Os such as CAN, parallel or MIPI CSI camera input, Gigabit Ethernet, USB 2.0 OTG, USB 3.0 (8QuadXPlus/8DualXPlus only), ADC, and PCIe 3.0 provide impressive flexibility. The i.MX 8QuadXPlus/8DualXPlus processors offer numerous advanced features as shown in this table. Table 1. i.MX 8QuadXPlus/8DualXPlus advanced features | Function | Feature | |---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | Multicore architecture provides 2×– | AArch64 for 64-bit support and new architectural features | | 4× Cortex-A35 and 1× Cortex-M4F cores | AArch32 for full backward compatibility with ARMv7 | | | Cortex-A35 cores support ARM virtualization extensions. | | | Cortex-M4F cores for real-time applications | | Graphics Processing Unit (GPU) | 4x Vec4 shaders with 16 execution units optimized for higher performance | | | Supports OpenGL 3.0, 2.1,; OpenGL ES 3.1, 3.0, 2.0, and 1.1; OpenCL 1.2 Full Profile and 1.1; OpenVG 1.1; and Vulkan | | | High-performance 2D Blit Engine | | | H.265 decode (4Kp30) | | Video Processing Unit (VPU) | H.264 decode (4Kp30) | | | WMV9/VC-1 imple decode | | | MPEG 1 and 2 decode | | | AVS decode | | | MPEG4.2 ASP, H.263, Sorenson Spark decode | | | Divx 3.11 including GMC decode | | | ON2/Google VP6/VP8 decode | | | RealVideo 8/9/10 decode | | | JPEG and MJPEG decode | | | H.264 encode (1080p30) | | Tensilica HiFi 4 DSP for pre- and post-processing | 640 MHz Fixed-point and vector-floating-point support 32 KB instruction cache, 48 KB data cache, 512 KB SRAM (448 KB of OCRAM and 64 KB of TCM) | Table 1. i.MX 8QuadXPlus/8DualXPlus advanced features (continued) | Function | Feature | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Memory | 32-bit LPDDR4 @1200 MHz<br>40-bit DDR3L @933 MHz (ECC option) | | | 1× Quad SPI which can be used to connect to an FPGA | | | 2× Quad SPI or 1× Octal SPI (FlexSPI) for fast boot from SPI NOR flash | | | 2× SD 3.0 card interfaces (note: if eMMC is used, then 1× SD 3.0 available in IOMUX) | | | $1\times$ eMMC5.1/SD3.0 (note: use of eMMC will restrict SD card availability to $1\times$ SD 3.0 due to IOMUX restrictions) | | | RAW NAND (62-bit ECC support via BCH-62 module) | | Display Controller | Supports up to 3 independent displays (2× MIPI or LVDS + 1× Parallel) | | | Up to 18-layer composition | | | Complementary 2D blitting engines and online warping functionality | | | Integrated Failover Path (SafeAssure) to ensure display content stays valid even in event of a software failure | | Display I/O | Two MIPI-DSI/LVDS Combo PHYs (each up to 1080p60): Each single PHY can either be a 4-lane MIPI-DSI or a 4-lane channel LVDS interface for a total of 2 display interfaces. In combination, the two PHYs can be configured to be a single dual-channel LVDS interface. 1× 24-bit parallel LCD up to 720p60 (DDR bandwidth might limit the available resolution). | | Camera I/O and video | 1× MIPI-CSI with 4-lanes | | | 1× 8-bit/10-bit parallel CSI | | Security | Advanced High Assurance Boot (AHAB) secure & encrypted boot | | | Random Number Generator with a high-quality entropy source generator and Hash_DRBG (based on hash functions) | | | RSA up to 4096, Elliptic Curve up to 1023 | | | AES-128/192/256, DES, 3DES, MD5, SHA-1, SHA-224/256/384/512 | | | Dedicated Security Controller for Flashless SHE and HSM support, Trustzone, RTIC | | | Built-in ECDSA/DSA protocol support | | | See the security reference manual for this chip for a full list of security features. | | | 10× tamper pins (up to 5 active or 10 passive) | | | Voltage and Temperature tamper detection | | | 64 kB Secure RAM (can be erased via tamper detection) | | System Control | 2× I <sup>2</sup> C tightly coupled with Cortex-M4 cores (1× per Cortex M4F core) The tightly coupled M4 I <sup>2</sup> C ports cannot be used for general-purpose use System Control Unit (SCU): Power control, clocks, reset Boot ROMs PMIC interface Resource Domain Controller | #### Introduction Table 1. i.MX 8QuadXPlus/8DualXPlus advanced features (continued) | Function | Feature | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1/0 | 1× PCle 3.0 (1-lane) with L1 substate support | | | 1× USBOTG 3.0 with PHY—USB 3.0 can be used as USB 2.0 | | | 1× USBOTG 2.0 (with PHY) | | | 2× 1Gb Ethernet with AVB (can be used as 10/100 Mbps ENET with AVB) | | | 3× CAN/CAN-FD <b>Note:</b> Legacy CAN mode supports both Mailbox (MB) and RX FIFO (with DMA support) operation. Flexible Data (FD) mode supports MB operation only. There is no enhanced RX FIFO or DMA support in FD mode. | | | 1× Media Local Bus (MLB25/50) | | | <ul> <li>6× UARTs:</li> <li>4× UARTs (3× with hardware flow control)</li> <li>1× UART tightly coupled with Cortex-M4F cores</li> <li>1× SCU UART (Note: SCU UART is dedicated to the SCU and not available for general use)</li> </ul> | | | 10× I <sup>2</sup> C (note that there are two types of I <sup>2</sup> C: High-speed I <sup>2</sup> C ports with DMA support, and low-speed I <sup>2</sup> C ports with no DMA support, which are used in conjunction with a specific PHY interface—for example, for touchscreen): • 4× I2C: High Speed, DMA support • 4× I2C: Low Speed, no DMA support • 1× I2C: PMIC control (dedicated) • 1× I2C: Cortex M4F (dedicated) Note: I2C ports associated with a PHY (e.g. MIPI DSI) can be used generally but require the PHY to be powered on even if the PHY interface itself is not used. | | | 4x SAI (SAI0 and SAI1 are transmit/receive; SAI2 and SAI3 are receive only) | | | 1× Enhanced Serial Audio Interface (ESAI) | | | 2× ASRC (Asynchronous Sample Rate Converter) (note: no I/O signals are directly connected to this module) | | | 1× SPDIF (Tx and Rx) | | | 1× 6-channel ADC converter | | | 3.3 V/1.8 V GPIO | | | 4× PWM channels | | | 1× 6×8 KPP (Key Pad Port) | | | 1× MQS (Medium Quality Sound) | | | 4× SPI | | Packaging | Case FCPBGA 21 x 21 mm, 0.8 mm pitch | | | Case FCPBGA 17 x 17 mm, 0.8 mm pitch | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 # 1.1 Ordering Information For ordering information, contact an NXP representative at nxp.com. Table 2. i.MX 8QuadXPlus Orderable part numbers | Part Number | Options | Cortex-A35<br>Speed<br>Grade | Cortex-M4F<br>Speed<br>Grade | Temperatur<br>e Grade | Package | |-----------------|-----------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------------------|-----------------------|----------------------------------------------------| | MiMX8QX6AVLFZAC | With GPU, VPU, DSP, 24-bit<br>Parallel LCD | 1.2 GHz | 264 MHz | Automotive | 21 mm X 21 mm, 0.8<br>mm pitch, FCPBGA<br>(lidded) | | MiMX8QX5AVLFZAC | With GPU, VPU, 24-bit Parallel<br>LCD | 1.2 GHz | 264 MHz | Automotive | 21 mm X 21 mm, 0.8<br>mm pitch, FCPBGA<br>(lidded) | | MiMX8QX2AVLFZAC | With DSP. Features not<br>supported: GPU, Display<br>Controller, VPU, 24-bit Parallel<br>LCD | 1.2 GHz | 264 MHz | Automotive | 21 mm X 21 mm, 0.8<br>mm pitch, FCPBGA<br>(lidded) | | MiMX8QX1AVLFZAC | Features not supported: GPU,<br>Display Controller, VPU, 24-bit<br>Parallel LCD, DSP | 1.2 GHz | 264 MHz | Automotive | 21 mm X 21 mm, 0.8<br>mm pitch, FCPBGA<br>(lidded) | | MiMX8QX2AVOFZAC | With DSP, 16-bit DDR. Features<br>not supported: GPU, USB3,<br>Display Controller, VPU, 24-bit<br>Parallel LCD, ECC on DDR3 | 1.2 GHz | 264 MHz | Automotive | 17 mm X 17 mm, 0.8<br>mm pitch, FCPBGA<br>(lidded) | | MiMX8QX1AVOFZAC | With 16-bit DDR. Features not<br>supported: GPU, USB3, Display<br>Controller, VPU, 24-bit Parallel<br>LCD, ECC on DDR3, DSP | 1.2 GHz | 264 MHz | Automotive | 17 mm X 17 mm, 0.8<br>mm pitch, FCPBGA<br>(lidded) | Table 3. i.MX 8DualXPlus Orderable part numbers | Part Number | Options | Cortex-A35<br>Speed<br>Grade | Cortex-M4F<br>Speed<br>Grade | Temperature<br>Grade | Package | |-----------------|--------------------------------------------|------------------------------|------------------------------|----------------------|-------------------------------------------------| | MiMX8DX6AVLFZAC | With GPU, VPU, DSP, 24-bit<br>Parallel LCD | 1.2 GHz | 264 MHz | Automotive | 21 mm X 21 mm, 0.8 mm<br>pitch, FCPBGA (lidded) | | MiMX8DX5AVLFZAC | With GPU, VPU, 24-bit<br>Parallel LCD | 1.2 GHz | 264 MHz | Automotive | 21 mm X 21 mm, 0.8 mm<br>pitch, FCPBGA (lidded) | #### Introduction Table 3. i.MX 8DualXPlus Orderable part numbers (continued) | MiMX8DX2AVLFZAC | With DSP. Features not<br>supported: GPU, Display<br>Controller, VPU, 24-bit Parallel<br>LCD | 1.2 GHz | 264 MHz | Automotive | 21 mm X 21 mm, 0.8 mm<br>pitch, FCPBGA (lidded) | |-----------------|--------------------------------------------------------------------------------------------------------------------------------|---------|---------|------------|-------------------------------------------------| | MiMX8DX1AVLFZAC | VLFZAC Features not supported: GPU, Display Controller, VPU, 24-bit Parallel LCD, DSP | | 264 MHz | Automotive | 21 mm X 21 mm, 0.8 mm<br>pitch, FCPBGA (lidded) | | MiMX8DX2AVOFZAC | With DSP, 16-bit DDR. Features not supported: GPU, USB3, Display Controller, VPU, 24-bit Parallel LCD, ECC on DDR3 | 1.2 GHz | 264 MHz | Automotive | 17 mm X 17 mm, 0.8 mm pitch, FCPBGA (lidded) | | MiMX8DX1AVOFZAC | With 16-bit DDR. Features not<br>supported: GPU, USB3,<br>Display Controller, VPU, 24-bit<br>Parallel LCD, ECC on DDR3,<br>DSP | 1.2 GHz | 264 MHz | Automotive | 17 mm X 17 mm, 0.8 mm pitch, FCPBGA (lidded) | ### 1.2 System Controller Firmware (SCFW) Requirements The i.MX 8 and 8X families require a minimum SCFW release version for correct operation and to prevent potential reliability issues. The SCFW is released as part of a Board Support Package (e.g. Linux, Android) which may vary in version number for a specific BSP. For example, NXP Yocto Linux release 4.14.98\_2.3.0 contains SCFW version 1.3.0, NXP Yocto Linux release 4.14.98\_2.0.0 GA contains SCFW version 1.2.10, whereas NXP Yocto Linux release 4.14.78 1.0.0GA contains SCFW version 1.1.10. The released SCFW version associated within each BSP is the minimum version required to correctly support the wider BSP functionality. Customers should always check that they are using the specific SCFW binary delivered within their chosen BSP release. Customers should not mix newer BSP versions with older revisions of the SCFW. i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 ### 1.3 Package options This data sheet lists and describes the superset of features in the i.MX 8X family of parts. The feature lists are subsets and differ between packages. This table describes the differences in feature availability per package. Table 4. Feature differences per package<sup>1</sup> | Function | 21 x 21 mm<br>0.8 mm FCPBGA | 17 x 17 mm<br>0.8 mm FCPBGA | Comment | |----------|------------------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------| | DRAM | 32-bit LPDDR4, and 40-bit<br>DDR3L with optional ECC | 16-bit LPDDR4 and 16-bit<br>DDR3L (no ECC) | Due to the reduced DDR interface on the 17 x 17 package, the maximum DDR density supported is also reduced. | | MIPI-CSI | 1 (4-lane plus dedicated GPIO) | 1 (4-lane interface and MIPI_CSI0_MCLK_OUT only) | MIPI_CSI0_I2C0, MIPI_CSI0_GPIO0_00 and MIPI_CSI0_GPIO0_01 balls removed | | MIPI-DSI | 2 (4-lane plus dedicated GPIO) | 2 (4-lane interface and MIPI_DSIx_I2C0 only) | MIPI_DSIx_GPIO0_00 and MIPI_DSIx_GPIO0_01 balls removed (x is 0 or 1) | | SAI | 4 | 2 | SAI0 and SAI1 (RX only) balls removed NOTE: By removing these interfaces the LCDIF is reduced from 24-bit to 18-bit maximum | | SPI | 4 | 3 | SPI2 balls removed | | USB | USB3 (SS3 plus OTG2) and OTG1 | OTG1 only | SS3 and OTG2 balls removed | | USDHC | 2 | 1 | USDHC1 balls removed Note: Boot from SD not supported in 17x17 packages | Alternate IOMUX options may exist to replace some of the removed functionality, such as SAI0, SAI1 and SPI2; however, that will place different restrictions on the overall IOMUX capabilities of the smaller package parts. ### 1.4 Related resources Table 5. Related resources | Туре | Description | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reference manual | The i.MX 8DualX/8DualXPlus/8QuadXPlus Applications Processor Reference Manual (IMX8DQXPRM) contains a comprehensive description of the structure and function (operation) of the SoC. | | Data sheet | This data sheet includes electrical characteristics and signal connections. | | Chip Errata | The chip mask set errata provides additional and/or corrective information for a particular device mask set. | | Package drawing | Package dimensions are provided in Section 6, "Package information and contact assignments"." | | Hardware guide | Contact an NXP representative for access. | #### **Architectural Overview** # 2 Architectural Overview The following subsections provide an architectural overview of the i.MX 8QuadXPlus/8DualXPlus processor system. ### 2.1 Block Diagram The following figure shows the functional modules in the processor system. Figure 1. i.MX 8QuadXPlus/8DualXPlus System Block Diagram # 3 Modules List The i.MX 8QuadXPlus/8DualXPlus processors contain a variety of digital and analog modules. This table describes the processor modules in alphabetical order. Table 6. i.MX 8QuadXPlus/8DualXPlus modules list | Block<br>Mnemonic | Block Name | Brief Description | | |-------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | ADC | Analog-to-Digital<br>Converter | The analog-to-digital converter (ADC) is a successive approximation ADC designed for operation within a SoC. | | | APBH-DMA | NAND Flash and BCH<br>ECC DMA Controller | The AHB-to-APBH bridge provides the chip with a peripheral attachment bus running on the AHB's HCLK, which includes the AHB-to-APB PIO bridge for a memory-mapped I/O to the APB devices, as well as a central DMA facility for devices on this bus and a vectored interrupt controller for the Arm core. | | | A35 | Arm (CPU1) | 2–4x Cortex-A35 CPUs with a 32KB L1 instruction cache and a 32 KB data cache. The CPUs share a 512 KB L2 cache. | | | ASRC | Asynchronous Sample<br>Rate Converter | The Asynchronous Sample Rate Converter (ASRC) converts the sampling rate of a signal associated to an input clock into a signal associated to a different output clock. The ASRC supports concurrent sample rate conversion of up to 10 channels of about -120dB THD+N. The sample rate conversion of each channel is associated to a pair of incoming and outgoing sampling rates. The ASRC supports up to three sampling rate pairs. | | | BCH-62 | Binary-BCH ECC<br>Processor | The BCH62 module provides up to 62-bit ECC for NAND Flash controller (GPMI2) | | | CAAM | Cryptographic<br>Accelerator and<br>Assurance Module | CAAM is a cryptographic accelerator and assurance module. CAAM implements several encryption and hashing functions, a run-time integrity checker, and a Pseudo Random Number Generator (PRNG). CAAM also implements a Secure Memory mechanism. In this device the security memory provided is 64 KB. | | | СТІ | Cross Trigger Interface | CTI sends signals across the chip indicating that debug events have occurred. It is used by features of the Coresight infrastructure. | | | СТМ | Cross Trigger Matrix | Cross Trigger Matrix IP is used to route triggering events between CTIs. | | | DAP | Debug Access Port | The DAP provides real-time access for the debugger without halting the core to: • System memory and peripheral registers • All debug configuration registers The DAP also provides debugger access to JTAG scan chains. | | | DC | Display Controller | Dual display controller | | | DDR Controller | DRAM Controller | Memory types: LPDDR4 (no ECC) and DDR3L (ECC option) One channel of 32-bit memory: LPDDR4 up to 1.2 GHz DDR3L up to 933MHz | | | DPR | Display/Prefetch/<br>Resolve | The DPR prefetches data from memory and converts the data to raster format for display output. Raster source buffers can also be prefetched unconverted. The resolve process supports graphics and video formatted tile frame buffers and converts them to raster format. Embedded display memory is used as temporary storage for data which is sourced by the display controller to drive the display. | | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 6. i.MX 8QuadXPlus/8DualXPlus modules list (continued) | Block<br>Mnemonic | Block Name | Brief Description | |-------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DTCP | Digital Transport<br>Content Protection | Provides encryption function according to Digital Transmission Content Protection standard for traffic over MLB25/50. | | eDMA | Enhanced Direct<br>Memory Access | 4× eDMA with a total of 96 channels (note: all channels are not assigned; see the product reference manual for more information): 2× instances with 32 channels each 2× instances with 16 channels each Programmable source, destination addresses, transfer size, plus support for enhanced addressing modes Internal data buffer, used as temporary storage to support 64-byte burst transfers, one outstanding transaction per DMA controller. Transfer control descriptor organized to support two-deep, nested transfer operations Channel service request via one of three methods: | | ENET | Ethernet Controller | 2× 1 Gbps Ethernet + AVB (Audio Video Bridging, IEEE 802.1Qav) | | ESAI | Enhanced Serial Audio<br>Interface | The Enhanced Serial Audio Interface (ESAI) provides a full-duplex serial port for serial communication with a variety of serial devices, including industry-standard codecs, SPDIF transceivers, and other processors. The ESAI consists of independent transmitter and receiver sections, each section with its own clock generator. All serial transfers are synchronized to a clock. Additional synchronization signals are used to delineate the word frames. The normal mode of operation is used to transfer data at a periodic rate, one word per period. The network mode is also intended for periodic transfers; however, it supports up to 32 words (time slots) per period. This mode can be used to build time division multiplexed (TDM) networks. In contrast, the on-demand mode is intended for non-periodic transfers of data and to transfer data serially at high speed when the data becomes available. The ESAI has 12 pins for data and clocking connection to external devices. | | FTM | FlexTimer | Provides input signal capture and PWM support | | FlexCAN | Flexible Controller Area<br>Network | Communication controller implementing the CAN with Flexible Data rate (CAN FD) protocol and the CAN protocol according to the CAN 2.0B protocol specification. | #### **Modules List** Table 6. i.MX 8QuadXPlus/8DualXPlus modules list (continued) | Block<br>Mnemonic | Block Name | Brief Description | |---------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FlexSpi (Quad<br>SPI/Octal SPI) | Flexible Serial<br>Peripheral Interface | <ul> <li>Flexible sequence engine to support various flash vendor devices, including HyperBus™ devices:</li> <li>Support for FPGA interface</li> <li>Single, dual, quad, and octal mode of operation.</li> <li>DDR/DTR mode wherein the data is generated on every edge of the serial flash clock.</li> <li>Support for flash data strobe signal for data sampling in DDR and SDR mode.</li> <li>Two identical serial flash devices can be connected and accessed in parallel for data read operations, forming one (virtual) flash memory with doubled readout bandwidth.</li> </ul> | | GIC | Generic Interrupt<br>Controller | The GIC-500 handles all interrupts from the various subsystems and is ready for virtualization. | | GPIO | General Purpose I/O<br>Modules | Used for general purpose input/output to external devices. Each GPIO module supports 32 bits of I/O. | | GPMI | General Purpose Media<br>Interface | The GPMI module supports up to 8× NAND devices. 62-bit ECC (BCH) for NAND Flash controller (GPMI). The GPMI supports separate DMA channels per NAND device. | | GPT | General Purpose Timer | Each GPT is a 32-bit "free-running" or "set and forget" mode timer with programmable prescaler and compare and capture register. A timer counter value can be captured using an external event and can be configured to trigger a capture event on either the leading or trailing edges of an input pulse. When the timer is configured to operate in "set and forget" mode, it is capable of providing precise interrupts at regular intervals with minimal processor intervention. The counter has output compare logic to provide the status and interrupt at comparison. This timer can be configured to run either on an external clock or on an internal clock. | | GPU | Graphics Processing | 1× GC7000Lite with 4x Vec4 shader cores (16 execution units) | | HiFi 4 DSP | Audio Processor | A highly optimized audio processor geared for efficient execution of audio and voice codecs and pre- and post-processing modules to offload the Arm core. | | I <sup>2</sup> C | I <sup>2</sup> C Interface | I <sup>2</sup> C provides serial interface for external devices. | | IEE | | Supports direct encryption and decryption of FlexSPI memory type Provides decryption services (lower performance) for DRAM traffic Supports I/O direct encrypted storage and retrieval Support for a number of cryptographic standards: 128/256-bit AES Encryption (AES-CTR, AES-XTS mode options) Multiple keys supported: Loaded via secure key channel from security block Key selection is per access and based on source of transaction | | IOMUXC | IOMUX Control | This module enables flexible I/O multiplexing. Each I/O pad has default and several alternate functions. The alternate functions are software configurable. | | JPEG/dec | MJPEG engine for decode | Provides up to 4-stream decoding in parallel. | | JPEG/enc | MJPEG engine for encode | Provides up to 4-stream encoding in parallel. | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 6. i.MX 8QuadXPlus/8DualXPlus modules list (continued) | Block<br>Mnemonic | Block Name | Brief Description | |-------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | KPP | Key Pad Port | The Keypad Port (KPP) is a 16-bit peripheral that can be used as a 4 x 4 keypad matrix interface or as general purpose input/output (I/O). | | LPIT-1<br>LPIT-2 | Low-Power Periodic<br>Interrupt Timer | Each LPIT is a 32-bit "set and forget" timer that starts counting after the LPIT is enabled by software. It is capable of providing precise interrupts at regular intervals with minimal processor intervention. It has a 12-bit prescaler for division of input clock frequency to get the required time setting for the interrupts to occur, and counter value can be programmed on the fly. | | LPSPI 0-3 | Configurable SPI | Full-duplex enhanced Synchronous Serial Interface. It is configurable to support Master/Slave modes, four chip selects to support multiple peripherals. | | M4F | Arm (CPU3) | Cortex-M4F core AHB LMEM (Local Memory Controller) including controllers for TCM and cache memories 256 KB tightly coupled memory(TCM) (128 KB TCMU, 128 KB TCML) 16 KB Code Bus Cache 16 KB System Bus Cache ECC for TCM memories and parity for code and system caches Integrated Nested Vector Interrupt Controller (NVIC) Wakeup Interrupt Controller (WIC) FPU (Floating Point Unit) Core MPU (Memory Protection Unit) Support for exclusive access on the system bus MMCAU (Crypto Acceleration Unit) MCM (Miscellaneous Control Module) | | MIPI CSI-2 | MIPI CSI-2 Interface | The MIPI CSI-2 IP provides MIPI CSI-2 standard camera interface ports. The MIPI CSI-2 interface supports up to 1.5 Gbps for up to 4 data lanes | | MIPI-DSI/LVDS | MIPI DSI/LVDS Combo interface | The MIPI DSI IP provides DSI standard display serial interface with 4 data lines. The DSI interface supports 80 Mbps to 1.05 Gbps speed per data lane. The LVDS is a high-performance 2-channel serializer that interfaces with LVDS displays. Note: This is a combination PHY interface. It includes the digital logic and physical interface pins for both MIPI DSI (4 data lanes) and LVDS (4 differential pairs plus one for clock). The interface can be pinned out either as MIPI DSI or as LVDS. However, it does not allow for simultaneous use on one interface | | MLB | MediaLB | Media local bus interface module that provides a link to a MOST <sup>®</sup> data network, using the standardized MediaLB protocol. Supports 3-wire interface (MLB25, MLB50). | | MQS | Medium Quality Sound | Medium Quality Sound (MQS) is used to generate 2-channel medium quality PWM-like audio via two standard digital GPIO pins. | | OCOTP_CTRL | OTP Controller | The On-Chip OTP controller (OCOTP_CTRL) provides an interface for reading, programming, and/or overriding identification and control information stored in on-chip fuse elements. The module supports electrically-programmable poly fuses (eFUSEs). The OCOTP_CTRL also provides a set of volatile software-accessible signals that can be used for software control of hardware elements, not requiring non-volatility. The OCOTP_CTRL provides the primary user-visible mechanism for interfacing with on-chip fuse elements. Among the uses for the fuses are unique chip identifiers, mask revision numbers, cryptographic keys, JTAG secure mode, boot characteristics, and various control signals requiring permanent nonvolatility. | #### **Modules List** Table 6. i.MX 8QuadXPlus/8DualXPlus modules list (continued) | Block<br>Mnemonic | Block Name | Brief Description | |----------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OCRAM | On-Chip Memory<br>Controller | The On-Chip Memory controller (OCRAM) module is designed as an interface between the system's AXI bus and the internal (on-chip) SRAM memory module. The OCRAM is used for controlling the 256 KB multimedia RAM through a 64-bit AXI bus. | | Parallel CSI | Parallel CSI interface | The Parallel Port Capture Subsystem interfaces to Parallel CSI sensors and includes the following features: • Configurable interface logic to support the most commonly used parallel CMOS sensors • Configurable master clock output to drive external sensor (24 MHz nominal) • Up to 150 MHz input clock from sensor • Input data formats supported: • 8-bit/10-bit BT.656 • 8-bit/24-bit data port for RGB, YCbCr, and YUV data input • 8-bit/12-bit/10-bit/16-bit data port for Bayer data input Note: For some formats a single pixel is sent per clock, for others two or three are sent per clock. | | PCIe | PCI Express 3.0 | The PCIe IP provides PCI Express Gen 3.0 functionality . | | PRG | Prefetch/Resolve<br>Gasket | The PRG is a gasket which translates system memory accesses to local display RTRAM accesses for display refresh. It works with the DPR to complete the prefetch and resolving operations needed to drive the display. | | PWM | Pulse Width Modulation | The pulse-width modulator (PWM) has a 16-bit counter and is optimized to generate sound from stored sample audio images and it can also generate tones. It uses 16-bit resolution and a 4×16 data FIFO to generate square waveforms. | | RAM<br>64 KB Secure<br>RAM | Secure/non-secure<br>RAM | Secure/non-secure Internal RAM, interfaced through the CAAM. | | RAM<br>256 KB | Internal RAM | Internal RAM, which is accessed through OCRAM memory controllers. | | RNG | Random Number<br>Generator | The purpose of the RNG is to generate cryptographically strong random data. It uses a true random number generator (TRNG) and a pseudo-random number generator (PRNG) to achieve true randomness and cryptographic strength. The RNG generates random numbers for secret keys, per message secrets, random challenges, and other similar quantities used in cryptographic algorithms. | | SAI | I2S/SSI/AC97 Interface | The SAI module provides a synchronous audio interface that supports full duplex serial interfaces with frame synchronization, such as I2S, AC97, TDM, and codec/DSP interfaces. | | SECO | Security Controller | Core and associated memory and hardware responsible for key management. | | SJC | Secure JTAG Controller | The SJC provides the JTAG interface, which is compatible with JTAG TAP standards, to internal logic. This device uses JTAG port for production, testing, and system debugging. Additionally, the SJC provides BSR (Boundary Scan Register) standard support, which is compatible with IEEE1149.1 and IEEE1149.6 standards. The JTAG port must be accessible during platform initial laboratory bring-up, for manufacturing tests and troubleshooting, as well as for software debugging by authorized entities. The SJC incorporates three security modes for protecting against unauthorized accesses. Modes are selected through eFUSE configuration. | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 6. i.MX 8QuadXPlus/8DualXPlus modules list (continued) | Block<br>Mnemonic | Block Name | Brief Description | |-------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SNVS | Secure Non-Volatile<br>Storage | Secure Non-Volatile Storage, including Secure Real Time Clock, Security State Machine, Master Key Control, and Violation/Tamper Detection and reporting. | | SPDIF | Sony Philips Digital<br>Interconnect Format | The Sony/Philips Digital Interface (SPDIF) audio block is a stereo transceiver that allows the processor to receive and transmit digital audio. The SPDIF transceiver allows the handling of both SPDIF channel status (CS) and User (U) data and includes a frequency measurement block that allows the precise measurement of an incoming sampling frequency. | | TEMPMON | Temperature Monitor | The temperature monitor/sensor IP module for detecting high temperature conditions. The temperature read out does not reflect case or ambient temperature. It reflects the temperature in proximity of the sensor location on the die. Temperature distribution may not be uniformly distributed; therefore, the read-out value may not be the reflection of the temperature value for the entire die. | | UART | UART Interface | <ul> <li>High-speed TIA/EIA-232-F compatible, up to 5.0 Mbps</li> <li>Serial IR interface low-speed, IrDA-compatible (up to 115.2 Kbit/s)</li> <li>9-bit or Multidrop mode (RS-485) support (automatic slave address detection)</li> <li>7, 8, 9, or 10-bit data characters (7-bits only with parity)</li> <li>1 or 2 stop bits</li> <li>Programmable parity (even, odd, and no parity)</li> <li>Hardware flow control support for request to send (RTS_B) and clear to send (CTS_B) signals</li> </ul> | | USB3/USB2 | | The USB3/USB2 OTG module has been specified to perform USB 3.0 dual role and USB 2.0 On-The-Go (OTG) compatible with the USB 3.0, and USB 2.0 specification with OTG supplementary specifications. This controller supports twoindependent USB cores (1× USB3.0 dual-role, 1× USB2.0 OTG) and includes the PHY and I/O interfaces to support this operation. The full pinout of the USB 3.0 controller includes the signaling for both USB 3.0 and USB 2.0. This does not mean there is a separate USB 2.0 controller that can be used independently and simultaneously with USB 3.0. This device has an additional separate, independent USB 2.0 OTG controller which can be used simultaneously with this USB 3.0. Specific features requested for this updated module: • Super Speed (5 Gbps), High Speed (480 Mbps), full speed (12 Mbps) and low speed (1.5 Mbps) • Fully compatible with the USB 3.0 specification (backward compatible with USB 2.0) • Fully compatible with the USB On-The-Go supplement to the USB 2.0 specification • Hardware support for OTG signaling • Host Negotiation Protocol (HNP) and Session Request Protocol (SRP) implemented in hardware, which can also be controlled by software | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 #### **Modules List** Table 6. i.MX 8QuadXPlus/8DualXPlus modules list (continued) | Block<br>Mnemonic | Block Name | Brief Description | |-------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | USBOH | | The USBOH module has been specified which performs USB 2.0 On-The-Go (OTG) and USB 2.0 Host functionality compatible with the USB 2.0 with OTG supplement specification. This controller supports one independent USB core (1× USB2.0 OTG) and includes the PHY and I/O interfaces to support this operation. Key features: One USB2.0 OTG controller High Speed (480 Mbps), full speed (12 Mbps) and low speed (1.5 Mbps) Fully compatible with the USB 2.0 specification Fully compatible with the USB On-The-Go supplement to the USB 2.0 specification Hardware support for OTG signaling Host Negotiation Protocol (HNP) and Session Request Protocol (SRP) implemented in hardware, which can also be controlled by software | | uSDHC | SD/eMMC and SDXC<br>Enhanced Multi-Media<br>Card / Secure Digital<br>Host Controller | The uSDHC is a host controller used to communicate with external low cost data storage and communication media. It supports the previous versions of the MultiMediaCard (MMC) and Secure Digital Card (SD) standards. Specifically, the uSDHC supports: • SD Host Controller Standard Specification v3.0 with the exception that all the registers do not match the standards address mapping. • SD Physical Layer Specification v3.0 UHS-I (SDR104/DDR50) • SDIO specification v3.0 • eMMC System Specification v5.1 | | VPU | Video Processing Unit | See the device reference manual for the complete list of the VPU's decoding/encoding capabilities. | | WDOG | Watchdog | The Watchdog Timer supports two comparison points during each counting period. Each of the comparison points is configurable to evoke an interrupt to the Arm core, and a second point evokes an external event on the WDOG line. | | XTAL OSC24M | | The 24 MHz clock source is an external crystal that acts as one of two main clock sources to the chip. The OSC24M is used as the source clock for subsystem PLLs. OSC24M can be turned off by the System Control Unit (SCU) during sleep mode. | | XTAL OSC32K | | The 32 KHz clock source is an external crystal that is one of two main clock sources to the chip. The OSC32K is intended to be always on and is distributed by the SCU to modules in the chip. | # 3.1 Special Signal Considerations The package contact assignments can be found in Section 6, "Package information and contact assignments"." Signal descriptions are defined in the device reference manual. ### 3.2 Recommended Connections for Unused Interfaces The recommended connections for unused analog interfaces can be found in the section, "Unused Input/Output Terminations," in the hardware development guide for this device. i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 ### 4 Electrical characteristics This section provides the device and module-level electrical characteristics for these processors. ### 4.1 Chip-level conditions This section provides the device-level electrical characteristics for the SoC. See the following table for a quick reference to the individual tables and sections. Table 7. Chip-level conditions | For these characteristics, | Topic appears | |----------------------------------------------------------------------------------------|---------------| | Absolute maximum ratings | on page 17 | | FCPBGA package thermal resistance data | on page 19 | | Operating ranges | on page 20 | | External Input Clock Frequency | on page 22 | | Maximum supply currents | on page 23 | | USB 2.0 PHY typical current consumption in Power-Down Mode | on page 26 | | USB 3.0 PHY typical current consumption in Power-Down Mode | on page 26 | | Typical current consumption in Power-Down mode for USB 2.0 PHY embedded in USB 3.0 PHY | on page 26 | ### 4.1.1 Absolute Maximum Ratings #### **CAUTION** Stresses beyond those listed under Table 8 may affect reliability or cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the "Operating ranges" or other parameter tables is not implied. Exposure to absolute-maximum-rated conditions for extended periods will affect device reliability. Table 8. Absolute maximum ratings | Parameter Description | Symbol | Min | Max | Units | |-----------------------------|--------------|------|------|-------| | Core Supplies Input Voltage | VDD_A35 | -0.3 | 1.2 | V | | | VDD_GPU | | | | | | VDD_MAIN | | | | | DDR PHY supplies | VDD_DDR_VDDQ | -0.3 | 1.75 | V | #### **Electrical characteristics** Table 8. Absolute maximum ratings (continued) | Parameter Description | Symbol | Min | Max | Units | |----------------------------------------|-----------------------------------|------|------|-------| | 1.0V IO supplies | VDD_MIPI_1P0 | -0.3 | 1.2 | V | | | VDD_USB_OTG_1P0 | | | | | IO Supply for GPIO Type | VDD_ADC_1P8 | -0.5 | 2.1 | V | | 1.8V IO Single supply | VDD_ADC_DIG_1P8 | | | | | | VDD_ANA0_1P8 (IO, analog,OSC SCU) | | | | | | VDD_ANA1_1P8 (IO, analog,OSC SCU) | | | | | | VDD_DDR_PLL_1P8 (memory PLLs) | | | | | | VDD_MIPI_1P8 (PHY, GPIO) | | | | | | VDD_MIPI_CSI_DIG_1P8 (PHY, GPIO) | | | | | | VDD_PCIE_1P8 (PHY) | | | | | | VDD_USB_1P8 (PHY, GPIO) | | | | | IO Supply for GPIO Type | DD_ENET0_VSELECT_1P8_2P5_3P3 -0.3 | 3.8 | V | | | 1.8 / 2.5 / 3.3V IO Tri-voltage Supply | VDD_ENET0_1P8_2P5_3P3 | | | | | | VDD_ESAI_SPDIF_1P8_2P5_3P3 | | | | | IO Supply for GPIO Type | VDD_CAN_UART_1P8_3P3 | -0.3 | 3.8 | V | | 1.8 / 3.3V IO Dual Voltage Supply | VDD_CSI_1P8_3P3 | | | | | | VDD_EMMC0_1P8_3P3 | | | | | | VDD_EMMC0_VSELECT_1P8_3P3 | | | | | | VDD_ENET_MDIO_1P8_3P3 | | | | | | VDD_MIPI_DSI_DIG_1P8_3P3 | | | | | | VDD_PCIE_DIG_1P8_3P3 | | | | | | VDD_QSPI0A_1P8_3P3 | | | | | | VDD_QSPI0B_1P8_3P3 | | | | | | VDD_SPI_MCLK_UART_1P8_3P3 | | | | | | VDD_SPI_SAI_1P8_3P3 | | | | | | VDD_TMPR_CSI_1P8_3P3 | | | | | | VDD_USB_3P3 (PHY & GPIO) | | | | | | VDD_USDHC1_1P8_3P3 | | | | | | VDD_USDHC1_VSELECT_1P8_3P3 | | | | | SNVS Coin Cell | VDD_SNVS_4P2 | -0.3 | 4.3 | V | | USB VBUS (OTG2) | USB_OTG2_VBUS | -0.3 | 3.63 | V | | USB VBUS (OTG1) | USB_OTG1_VBUS | -0.3 | 5.5 | V | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 8. Absolute maximum ratings (continued) | Parameter Description | Symbol | Min | Max | Units | |------------------------------------------------------|-------------------------|------|-------------------------|-------| | I/O Voltage for USB Drivers | USB_OTG1_DP/USB_OTG1_DN | -0.3 | 3.63 | V | | | USB_OTG2_DP/USB_OTG2_DN | | | | | I/O Voltage for ADC | ADC_INx | -0.1 | 2.1 | V | | Vin/Vout input/output voltage range (GPIO Type Pins) | Vin/Vout | -0.3 | OVDD+0.3 <sup>1</sup> | V | | Vin/Vout input/output voltage range (DDR pins) | Vin/Vout | -0.3 | OVDD+0.4 <sup>1,2</sup> | V | | ESD immunity (HBM). | Vesd_HBMX | _ | 1000 | V | | ESD immunity (CDM). | Vesd_CDM | _ | 250 | V | | Storage temperature range | Tstorage | -55 | 150 | °C | <sup>&</sup>lt;sup>1</sup> OVDD is the I/O supply voltage. ### 4.1.2 Thermal resistance ### 4.1.2.1 FCPBGA package thermal resistance This table provides the FCPBGA package thermal resistance data. Table 9. FCPBGA package thermal resistance data | Rating | Board Type <sup>1</sup> | Symbol | Value,<br>21x21 mm<br>package | Value,<br>17x17<br>mm<br>package | Unit | |---------------------------------------------------------|-------------------------|----------------|-------------------------------|----------------------------------|------| | Junction to Ambient Thermal Resistance <sup>2</sup> | JESD51-9, 2s2p | $R_{ heta JA}$ | 15.2 | 15.8 | °C/W | | Junction to Package Top Thermal Resistance <sup>2</sup> | JESD51-9, 2s2p | $\Psi_{ m JT}$ | 0.1 | 0.1 | °C/W | | Junction to Case Thermal Resistance <sup>3</sup> | JESD51-9, 1s | $R_{ heta JC}$ | 0.7 | 0.9 | °C/W | <sup>1</sup> Thermal test board meets JEDEC specification for this package (JESD51-9). <sup>&</sup>lt;sup>2</sup> The absolute maximum voltage includes an allowance for 400 mV of overshoot on the I/O pins. Per JEDEC standard the allowed signal overshoot must be derated if NVCC\_DRAM exceeds 1.575 V. Determined in accordance to JEDEC JESD51-2A natural convection environment. Thermal resistance data in this report is solely for a thermal performance comparison of one package to another in a standardized specified environment. It is not meant to predict the performance of a package in an application-specific environment. Junction-to-Case thermal resistance determined using an isothermal cold plate. Case temperature refers to the mold surface temperature at the package top side dead center. #### **Electrical characteristics** ## 4.1.3 Operating Ranges The following table provides the operating ranges of these processors. Table 10. Operating ranges<sup>1</sup> | Symbol | Description | Mode | Min | Тур | Max | Unit | Comments | |---------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----------|------|------|------|------|---------------------------------------------------------------------------------------------| | VDD_A35 | Power supply of | Overdrive | 1.05 | 1.10 | 1.15 | V | Max frequency: 1.2 GHz | | | Cortex-A35 cluster | Nominal | 0.95 | 1.00 | 1.10 | ٧ | Max frequency: 900 MHz | | VDD_GPU | Power supply of<br>GPU instance | Overdrive | 1.05 | 1.10 | 1.15 | V | Max frequencies: • Shaders: 850MHz • Core: 700 MHz | | | | Nominal | 0.95 | 1.00 | 1.10 | V | Max frequencies:<br>shaders: 372 MHz;<br>core: 372 MHz | | VDD_MAIN <sup>2</sup> | Power supply of remaining core logic | N/A | 0.95 | 1.00 | 1.10 | V | Max freq.: HiFi4 DSP<br>640 MHz<br>Max freq.: M4 264 MHz<br>Max freq.: VPU 600 MHz | | VDD_DDR_VDDQ | Power supplies of memory IOs | DDR3L | 1.30 | 1.35 | 1.45 | V | Max frequency: 933 MHz<br>to support DDR3L-1866 | | | | LPDDR4 | 1.06 | 1.10 | 1.17 | V | Max frequency: 1.2GHz<br>to support<br>LPDDR4-2400 | | VDD_DDR_PLL_1P8 | Power supplies of memory PLLs | N/A | 1.65 | 1.80 | 1.95 | V | PLL supply can be<br>merged with other 1.8V<br>supplies with proper on<br>board decoupling. | | VDD_MIPI_1P0 | Power supplies of PHYs (1.0V part) | N/A | 0.95 | 1.00 | 1.10 | V | _ | | VDD_ANA0_1P8<br>VDD_ANA1_1P8 | Power supplies of<br>IOs, analog and<br>oscillator of the<br>SCU | N/A | 1.65 | 1.80 | 1.95 | V | These balls shall be powered by a dedicated supply | | VDD_ADC_1P8<br>VDD_ADC_DIG_1P8<br>VDD_MIPI_1P8<br>VDD_MIPI_CSI_DIG_1P8<br>VDD_USB_1P8 | Power supplies of PHYs (1.8V part) and GPIO operating at 1.8V only. | N/A | 1.65 | 1.80 | 1.95 | V | _ | | VDD_PCIE_1P8 | Power supplies of PCIE PHY (1.8 V part) | | 1.71 | 1.80 | 1.89 | V | _ | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 10. Operating ranges<sup>1</sup> (continued) | Symbol | Description | Mode | Min | Тур | Max | Unit | Comments | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------|------|------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | VDD_USB_3P3 | Power supplies of<br>PHYs (3.3V part)<br>and GPIO<br>operating at 3.3V<br>only | N/A | 3.00 | 3.30 | 3.60 | V | _ | | | VDD_CAN_UART_1P8_3P3 VDD_CSI_1P8_3P3 VDD_EMMC0_1P8_3P3 VDD_EMMC0_VSELECT_1P8_3P3 VDD_ENET_MDIO_1P8_3P3 VDD_MIPI_DSI_DIG_1P8_3P3 VDD_PCIE_DIG_1P8_3P3 VDD_QSPI0A_1P8_3P3 VDD_QSPI0B_1P8_3P3 VDD_SPI_MCLK_UART_1P8_3P3 VDD_SPI_SAI_1P8_3P3 VDD_TMPR_CSI_1P8_3P3 VDD_USDHC1_1P8_3P3 VDD_USDHC1_VSELECT_1P8_3P3 | Power supplies of<br>GPIO supporting<br>both 1.8V or 3.3V | 1.8V | 1.65 | 1.80 | 1.95 | V | When VDD_USDHC1_1P8_3P 3 is used to support an SD card, then it shall be on a dedicated 1.8V/3.3V regulator. When VDD_SIM0_1P8_3P3 is used to support a SIM card, it shall be on a dedicated 1.8V/3.3V regulator. When VDD_TMPR_CSI_1P8_ 3P3 is used as a GPIO it can be connected to the 1.8/3.3V supply. VDDs of this list targeting 1.8V can share 1.8V regulator of 1.8V only VDDs VDDs of this list targeting 3.3V can share 3.3V regulator of 3.3V only VDDs | | | | | 3.3V | 3.00 | 3.30 | 3.60 | V | _ | | | VDD_ENET0_1P8_2P5_3P3 | Power supplies of | 1.8V | 1.65 | 1.80 | 1.95 | V | _ | | | VDD_ENET0_VSELECT_1P8_2P5_3P3<br>VDD_ESAI_SPDIF_1P8_2P5_3P3 | ethernet IOs | 2.5V | 2.40 | 2.50 | 2.60 | V | _ | | | | | 3.3V | 3.00 | 3.30 | 3.60 | V | _ | | | VDD_SNVS_4P2 | Power supply of SNVS | N/A | 2.80 | 3.30 | 4.20 | V | It can be supplied by a backup battery: a coin cell or a super cap. | | | | Output of embedded LDOs | | | | | | | | | VDD_PCIE_LDO_1P0_CAP<br>VDD_USB_SS3_LDO_1P0_CAP | 1.0V output of embedded LDOs | N/A | _ | 1.00 | _ | V | _ | | | VDD_SNVS_LDO_1P8_CAP | 1.8V output of<br>SNVS embedded<br>LDO | N/A | _ | 1.80 | _ | V | _ | | Table 10. Operating ranges<sup>1</sup> (continued) | Symbol | Description | Mode | Min | Тур | Max | Unit | Comments | | |---------------------------------------------------------------------|-------------|------|-----|------|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Power supplies that shall be connected to output of an embedded LDO | | | | | | | | | | VDD_TMPR_CSI_1P8_3P3 | _ | N/A | _ | 1.80 | _ | <b>V</b> | Shall be connected to VDD_SNVS_LDO_1P8_ CAP when used as a tamper pin. In CSI mode use an external 1.8 V supply. In this case, follow the 1.8 V I/O specification above. | | | VDD_USB_OTG_1P0 | _ | N/A | _ | 1.00 | _ | V | Shall be externally connected to VDD_USB_SS3_LDO_1 P0_CAP | | | Junction temperature | | | | | | | | | | Junction temperature | _ | _ | -40 | | 125 | °C | _ | | <sup>1</sup> Voltage ranges are defined to group as many supplies as possible. Some supplies may have a wider range than listed here. ### 4.1.4 External clock sources Each processor has two external input system clocks: a low frequency (RTC\_XTALI) and a high frequency (XTALI). The RTC\_XTALI is used for real time functions. It supplies the clock for real time clock operation and for slow-system and watchdog counters. The clock input can be connected to either an external oscillator or a crystal using the internal oscillator amplifier. The system clock input XTALI is used to generate the main system clock. It supplies the PLLs and other peripherals. The system clock input requires a crystal using the internal oscillator amplifier. The PCIe oscillator can be sourced internally or input to the chip. In both cases, it is a 100 MHz nominal clock using HCSL signaling to provide the PCIe reference clock. The following table shows the interface frequency requirements. **Table 11. External Input Clock Frequency** | Parameter Description | Symbol | Min | Тур | Max | Unit | |-------------------------------------|-------------------|-----|---------------------------|------|------| | RTC_XTALI Oscillator <sup>1,2</sup> | f <sub>ckil</sub> | _ | 32.768 <sup>3</sup> /32.0 | _ | kHz | | XTALI Oscillator <sup>4,2</sup> | f <sub>xtal</sub> | _ | 24 | _ | MHz | | PCIe oscillator <sup>5</sup> | f <sub>100M</sub> | _ | 100 | _ | MHz | | Frequency accuracy | _ | _ | _ | ±300 | ppm | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 During low power state (see Section 4.1.6, "Low power mode supply currents"), this voltage can be dropped to 0.8 V +/- 3% for retention. The typical values shown in Table 11 are required for use with NXP board support packages (BSPs) to ensure precise time keeping and USB operations. ### 4.1.5 Maximum Supply Currents #### **NOTE** Some of the numbers shown in this table are based on the companion regulator limits and not actual use cases. Work is in progress to provide use case—based numbers in future data sheet releases. Table 12. Maximum supply currents | Symbol | Value | Unit | Comments | |-----------------------------------|-------|------|----------------------------------| | VDD_A35 <sup>1</sup> | 2500 | mA | | | VDD_GPU <sup>1</sup> | 2500 | mA | | | VDD_MAIN | 5000 | mA | | | VDD_DDR_VDDQ | 1200 | mA | Does not comprehend IO of memory | | VDD_DDR_PLL_1P8 | 20 | mA | | | VDD_ANA0_1P8 | 200 | mA | | | VDD_ANA1_1P8 | 200 | mA | | | VDD_MIPI_1P0 | 100 | mA | | | VDD_MIPI_1P8 | 115 | mA | | | VDD_ADC_DIG_1P8 | 18 | mA | | | VDD_CAN_UART_1P8_3P3 | 30 | mA | | | VDD_CSI_1P8_3P3 | 12 | mA | | | VDD_EMMC0_1P8_3P3 | 30 | mA | | | VDD_EMMC0_VSELECT_1P8_3P3 | 30 | mA | | | VDD_ENET_MDIO_1P8_3P3 | 15 | mA | | | VDD_ENET0_1P8_2P5_3P3 | 30 | mA | | | VDD_ENET0_VSELECT_1P8_2P5_3<br>P3 | 30 | mA | | | VDD_ESAI_SPDIF_1P8_2P5_3P3 | 39 | mA | | | VDD_MIPI_CSI_DIG_1P8 | 15 | mA | | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 <sup>&</sup>lt;sup>1</sup> External oscillator or a crystal with internal oscillator amplifier. <sup>&</sup>lt;sup>2</sup> The required frequency stability of this clock source is application dependent. For recommendations, see the hardware development guide for this device. <sup>&</sup>lt;sup>3</sup> Recommended nominal frequency 32.768 kHz. <sup>&</sup>lt;sup>4</sup> Fundamental frequency crystal with internal oscillator amplifier. <sup>&</sup>lt;sup>5</sup> If using an external clock instead of the internal clock source, an HCSL-compatible clock is required. #### **Electrical characteristics** Table 12. Maximum supply currents (continued) | Symbol | Value | Unit | Comments | |----------------------------|-------|------|----------------------------------------------------------| | VDD_MIPI_DSI_DIG_1P8_3P3 | 24 | mA | | | VDD_PCIE_DIG_1P8_3P3 | 9 | mA | | | VDD_QSPI0A_1P8_3P3 | 40 | mA | | | VDD_QSPI0B_1P8_3P3 | 40 | mA | | | VDD_SPI_MCLK_UART_1P8_3P3 | 36 | mA | | | VDD_SPI_SAI_1P8_3P3 | 48 | mA | | | VDD_TMPR_CSI_1P8_3P3 | 30 | mA | | | VDD_USDHC1_1P8_3P3 | 30 | mA | | | VDD_USDHC1_VSELECT_1P8_3P3 | 20 | mA | | | VDD_ADC_1P8 | 5 | mA | | | VDD_USB_OTG_1P0 | 36 | mA | Shall be externally connected to VDD_USB_SS3_LDO_1P0_CAP | | VDD_USB_1P8 | 175 | mA | | | VDD_USB_3P3 | 40 | mA | | | VDD_PCIE_1P8 | 255 | mA | | | VDD_SNVS_4P2 <sup>2</sup> | 5 | mA | Start-up current | <sup>&</sup>lt;sup>1</sup> VDD\_A35 and VDD\_GPU can be combined with one power supply. <sup>&</sup>lt;sup>2</sup> Under normal operating conditions, the maximum current on VDD\_SNVS\_4P2 is shown Table 11. During initial power on, VDD\_SNVS\_4P2 can draw up to 5 mA if the supply is capable of sourcing that current. If less than 5 mA is available, the VDD\_SNVS\_LDO\_1P8\_CAP charge time will increase. 25 ### 4.1.6 Low power mode supply currents The following table shows the current core consumption (not including I/O) in selected low power modes. Table 13. i.MX 8QuadXPlus/8DualXPlus Key State (KSx) power consumption | Mode | Test conditions | Supply | Max | Unit | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------|----------------------------------| | KS0 | SNVS only, all other supplies OFF. RTC running, tamper not active, external 32K crystal. | VDD_SNVS_4P2 (4.2 V) | 50 | μА | | KS1 <sup>1</sup> | RAM and IO state retained. DRAM in self-refresh, associated I/O's OFF. 32K running, 24M, PLLs and ring oscillators OFF. PHYs are in idle state. A35 and GPU supplies OFF. MAIN <sup>2</sup> dropped to 0.8 V. | VDD_ANAx_1P8 (1.8 V) VDD_A35 (OFF) VDD_GPU (OFF) VDD_MAIN (0.8 V) VDD_DDR_VDDQ (1.1 V) Total | 0.9<br>—<br>33<br>0.5<br>28.6 | mA<br>mA<br>mA<br>mA<br>mA<br>mW | | KS4 <sup>3</sup> | Leakage test, not intended as a customer use case. Overdrive conditions set, memories active, all sub-systems powered ON. Active power minimized. | VDD_ANAx_1P8 (1.8 V)<br>VDD_A35 (1.1 V)<br>VDD_GPU (1.1 V)<br>VDD_MAIN (1.0 V)<br>Total | 3.6<br>660<br>300<br>1700<br>2763 | mA<br>mA<br>mA<br>mA<br>mW | <sup>&</sup>lt;sup>1</sup> Maximum values are for 25 °C T<sub>ambient</sub> . **NXP Semiconductors** $<sup>^2</sup>$ 0.8 V nominal—voltage specification under this case is $\pm$ 3%. $<sup>^3</sup>$ Maximum values are for 125 °C $\rm T_{junction}$ . ### 4.1.7 USB 2.0 PHY typical current consumption in Power-Down mode In power down mode, everything is powered down, including the VBUS valid detectors, typical condition. The following table shows the USB interface typical current consumption in Power-Down mode. Table 14. USB 2.0 PHY typical current consumption in Power-Down Mode | | VDD_USB_3P3 (3.3 V) | VDD_USB_1P8 (1.8 V) | VDD_USB_OTG_1P0 (1.0 V) | |---------|---------------------|---------------------|-------------------------| | Current | 1 μΑ | 0.06 μΑ | 0.5 μΑ | ### 4.1.8 USB 3.0 PHY typical current consumption in Power-Down mode In power down mode, everything is powered down, including the VBUS valid detectors, typical condition. The following table shows the USB interface typical current consumption in Power-Down mode. Table 15. USB 3.0 PHY typical current consumption in Power-Down Mode | | _ | VDD_USB_1P8 (1.8 V) | VDD_USB_OTG_1P0 (1.0 V) | |---------|---|---------------------|-------------------------| | Current | _ | 10 μΑ | 70 μΑ | The following table shows the current consumption for the USB 2.0 PHY embedded in the USB 3.0 PHY. Table 16. Typical current consumption in Power-Down mode for USB 2.0 PHY embedded in USB 3.0 PHY | | VDD_USB_3P3 (3.3 V) | VDD_USB_1P8 (1.8 V) | VDD_USB_OTG2_1P0VDD_U<br>SB_OTG_1P0 (1.0 V) | |---------------------|---------------------|---------------------|---------------------------------------------| | Current—Host mode | 22.6 μΑ | 12.7 μΑ | 81.5 μΑ | | Current—Device mode | 12.6 μΑ | 85.7 μΑ | 78.5 μΑ | ### 4.1.8.1 USB 3.0 Type-C connector considerations The device supports USB 3.0 Type-C connection when used in conjunction with the following devices: - PTN36043 - PTN5150A - NX5P3090UK NXP supports many other configurations and implementations for USB 3.0 Type-C connections. See NXP USB Type-C: True Plug'n Play . 27 ### 4.2 Power supplies requirements and restrictions The system design must comply with power-up sequence, power-down sequence, and steady state guidelines as described in this section to ensure the reliable operation of the device. Any deviation from these sequences may result in the following situations: - Excessive current during power-up phase - Prevention of the device from booting - Irreversible damage to the processor ### 4.2.1 Power-up sequence The device has the following power-up sequence requirements: - Supply group 0 (SNVS) must be powered first. It is expected that group 0 will typically remain always on after the first power-on. - Supply group 1 (MAIN and SCU) and group 0 must both be powered to their nominal values prior to boot. They must power up after or simultaneously with group 0. - Supply group 2 (I/O's and DDR interface) consists of those modules required to start the boot process by accessing external storage devices. These must be fully powered prior to POR release if booting from one of these supplies interfaces. They must power up after or simultaneously with group 1. - Supply group 3 consists of the remaining portions of the SoC. This includes nonboot I/O voltages and supplies for the major computational units. These can be sequenced in any order and as required to perform the desired functions for the intended application. They must power up after or simultaneously with group 2. #### NOTE The definition of "power-up" refers to a stable voltage operating within the range defined in Table 10. This should be taken into consideration, along with the different capacitive loading on each rail, if considering simultaneous switch-on of the different supply groups. ### 4.2.2 Power-down sequence **NXP Semiconductors** The device processor has the following power-down sequence requirements: - Supply group 0 must be turned off last, after all other supplies. - Supply group 1 can be turned off just prior to group 0. All remaining supplies can be turned off prior to group 1. #### **Electrical characteristics** ### **NOTE** When switching off supply group 0 (SNVS), VDD\_SNVS\_4P2 must be discharged below 2.4 V before starting the next power-up sequence to ensure correct operation. This will generate a full SNVS reset, allowing correct operation on the next power-up sequence. This would also be a requirement to clear any security related flag as a result of an SNVS voltage drop, when tamper features are enabled. # 4.2.3 Power Supplies Usage The following table shows the power supplies usage by group. Table 17. Power supplies usage | Supply<br>Groups | Voltage | | | | | | |------------------|----------------------|-----------------------------------|-----------------------------------|-------------------------|-------------|--| | Group 0 | 2.4 - 4.2v | 1.8v internal LDO | | | | | | Group v | VDD_SNVS_4P2 | VDD_TMPR_CSI_1P8_3P3 <sup>1</sup> | | | | | | | 1.0v | 1.8v | | | | | | Group 1 | VDD_MAIN | VDD_ANA <b>x</b> _1P8 | | | | | | | VDD_MIPI_1P0 | | | | | | | | 1.1 - 1.35v | 1.8v | 1.8v or 3.3v | 1.8v or 3.3v switchable | 3.3v | | | | VDD_DDR_VDDQ | VDD_ADC_DIG_1P8 | VDD_CAN_UART_1P8_3P3 | VDD_EMMC0_1P8_3P3 | VDD_USB_3P3 | | | | | VDD_ADC_1P8 | VDD_CSI_1P8_3P3 | VDD_USDHC1_1P8_3P3 | | | | | | VDD_DDR_PLL_1P8 | VDD_EMMC0_VSELECT_1P8_3P3 | | | | | | | VDD_MIPI_1P8 | VDD_ENET_MDIO_1P8_3P3 | | | | | Group 2 | | VDD_MIPI_CSI_DIG_1P8 | VDD_MIPI_DSI_DIG_1P8_3P3 | | | | | 4.000 | | VDD_PCIE_1P8 | VDD_PCIE_DIG_1P8_3P3 | | | | | | | VDD_USB_1P8 | VDD_QSPI0x_1P8_3P3 | | | | | | | | VDD_SPI_MCLK_UART_1P8_3P3 | | | | | | | | VDD_SPI_SAI_1P8_3P3 | | | | | | | | VDD_TMPR_CSI_1P8_3P3 <sup>1</sup> | | | | | | | | VDD_USDHC1_VSELECT_1P8_3P3 | | | | | | 1.1 - 1.1v | 1.0v internal LDO's | 1.8v or 2.5v or 3.3v | | | | | Group 3 | VDD_A35 <sup>2</sup> | VDD_USB_OTG_1P0 | VDD_ENET0_1P8_2P5_3P3 | | | | | 2.0ap 0 | VDD_GPU <sup>2</sup> | | VDD_ENET0_VSELECT_1P8_2P5_3P3 | | | | | | | | VDD_ESAI_SPDIF_1P8_2P5_3P3 | | | | Supply connection and Supply Group vary depending on use case. For use as tamper pin, it must be tied to the VDD\_SNVS\_LDO\_1P8\_CAP. If used as a CSI/SAI, it is tied to I/O supply. <sup>&</sup>lt;sup>2</sup> VDD\_A35 and VDD\_GPU can be combined with one power supply. ### 4.3 PLL electrical characteristics ### 4.3.1 PLLs of subsystems i.MX 8QuadXPlus/8DualXPlus embeds a large number of PLLs to address clocking requirements of the various subsystems. These PLLs are controlled through the SCU and not directly by Cortex-A or Cortex-M4F processors. A software API shall be used by those processors to access the PLL settings. Additional PLLs are specific to high-performance interfaces. These are described in the following sections. This table summarizes the PLLs controlled by the SCU. Table 18. PLLs controlled by SCU | Cubauatana | PLL usage | Source clock | Lockin | g range <sup>1</sup> | Lask from | Unit | |--------------------------|------------------------------|--------------|-----------|----------------------|-----------------------------------------------------------------------|------| | Subsystem | FLL usage | Source clock | Min freq. | Max freq. | Lock freq. | Unit | | Cortex-A35 | Subsystem | 24 | 650 | 1300 | <ul> <li>Overdrive: 1200</li> <li>Nominal: 900<sup>2</sup></li> </ul> | | | GPU | | | | | | | | | PLL #0: subsystem | 24 | 648 | 1344 | <ul> <li>Overdrive: 700</li> <li>Nominal: 744<sup>3</sup></li> </ul> | MHz | | | PLL #1: shaders | 24 | 648 | 1344 | • Overdrive: : 850<br>• Nominal: 744 <sup>4</sup> | MHz | | DRC (DRAM<br>Controller) | Subsystem | 24 | 1250 | 2500 | • LPDDR4: 2400<br>• DDR3L: 1866 <sup>5</sup> | MHz | | DB (DRAM Block) | Subsystem | 24 | 650 | 1300 | 1200 | MHz | | Display Controller 0 | PLL #0: subsystem | 24 | 650 | 1300 | 800 | MHz | | | PLL #1: display clock #0 | 24 | 650 | 1300 | User-configurable | MHz | | | PLL #2: display clock #1 | 24 | 650 | 1300 | User-configurable | MHz | | Imaging | Subsystem | 24 | 650 | 1300 | 1200 | MHz | | ADMA <sup>6</sup> | PLL #0: subsystem | 24 | 650 | 1300 | 1280 | MHz | | | PLL #1: audio PLL #0 | 24 | 650 | 1300 | User-configurable | MHz | | | PLL #2: audio PLL #1 | 24 | 650 | 1300 | User-configurable | MHz | | | PLL #3: Parallel LCD display | 24 | 650 | 1300 | Pixel freq. ×N | MHz | | Connectivity | PLL #0: Subsystem | 24 | 650 | 1300 | 792 | MHz | | | PLL #1: PHY | 24 | 650 | 1300 | 1000 | MHz | | HSIO (High-speed I/O) | Subsystem | 24 | 650 | 1300 | 800 | MHz | | LSIO (Low-speed I/O) | Subsystem | 24 | 650 | 1300 | 800 | MHz | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 18. PLLs controlled by SCU (continued) | Subsystem | em PLL usage Source | Sauraa alaak | Locking range <sup>1</sup> | | Look from | Unit | |---------------------------------|---------------------|--------------|----------------------------|-----------|------------|-------| | Subsystem | | Source clock | Min freq. | Max freq. | Lock freq. | Oiiit | | Cortex-M4 | Subsystem | 24 | 650 | 1300 | 792 | MHz | | VPU | PLL #0: subsystem | 24 | 650 | 1300 | 1200 | MHz | | MIPI-DSI | Subsystem | 24 | 650 | 1300 | 864 | MHz | | MIPI-CSI | Subsystem | 24 | 650 | 1300 | 720 | MHz | | SCU (System<br>Controller Unit) | Subsystem | 24 | 650 | 1300 | 1056 | MHz | Operating frequencies are limited to only those supported by the SCFW. ### 4.3.2 PLLs dedicated to specific interfaces The following sections cover PLLs used for specific interfaces. Clock output frequency and clock output range refer to the output of the PLL. Additional clock dividers may be on the output path to divide the output frequency down to the targeted frequency. See the related sections in the reference manual for settings of these clock dividers. #### 4.3.2.1 Ethernet PLL This PLL is controlled by the SCU. Table 19. Ethernet PLL | Parameter | Value | Unit | |------------------------|-------|------| | Reference clock | 24 | MHz | | Clock output frequency | 1 | GHz | #### 4.3.2.2 USB 3.0 PLLs USB 3.0 has two PLLs. One is embedded in Super-Speed PHY. The other one is embedded in the USB 2.0 OTG PHY that is part of the USB 3.0 interface. i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 <sup>&</sup>lt;sup>2</sup> 1200 MHz is used to generate the max frequency points, and 1000 MHz for the typical frequency point. See Table 10 to get associated voltages. <sup>&</sup>lt;sup>3</sup> 700 MHz is used to generate the max frequency point, and 744 is used to generate the typical point (372 MHz). <sup>&</sup>lt;sup>4</sup> 850 MHz is used to generate the max frequency point, and 744 is used to generate the typical point (372 MHz) <sup>&</sup>lt;sup>5</sup> 2400 MHz is used to generate 1200 MHz when in LPDDR4 mode. 1866 MHz is used to generate 933 MHz when in DDR3L mode. See Table 10 to get associated voltages. The audio PLLs support on-the-fly frequency changes for clock synchronization applications, 25 Hz steps, up to a maximum change of +/- 250 KHz is supported. #### **Electrical characteristics** The table below describes the PLL embedded in the Super-Speed PHY. Table 20. USB 2.0 PLL embedded in Super Speed PHY | Parameter | Value | Unit | |------------------------|-------|------| | Reference clock | 24 | MHz | | Clock output frequency | 5 | GHz | The table below describes the PLL embedded in the USBOTG PHY. Table 21, USB 2.0 PLL embedded in USBOTG PHY | Parameter | Value | Unit | |------------------------|-------|------| | Reference clock | 24 | MHz | | Clock output frequency | 480 | MHz | #### 4.3.2.3 USB 2.0 OTG PLLs This PLL is embedded in the USB 2.0 OTG PHY (the one which is not part of the USB 3.0 feature). Table 22. USB 2.0 OTG PLLs | Parameter | Value | Unit | |------------------------|-------|------| | Reference clock | 24 | MHz | | Clock output frequency | 480 | MHz | #### 4.3.2.4 PCle PLLs The PCIe interface has three PLLs: - One is used to generate the single, common 100 MHz reference clock to each lane - One Transmit and one Receive PLL in one lane The table below shows the characteristics for the reference clock PLL. Table 23. PCIe reference clock PLLs | Parameter | Value | Unit | Comments | |------------------------|-------|------|-----------------------------------------------------------------| | Reference clock | 24 | MHz | _ | | Clock output frequency | 100 | MHz | Used to generate internal 100 MHz reference clock to PCIe lanes | The table below shows characteristics of the TX and RX PLLs used in each lane. Table 24. PCIe Transmit and Receive PLLs | Parameter | Value | Unit | Comments | |--------------------|--------|------|--------------------------------------------------------------------------------------------------------------------------| | Reference clock | 100 | MHz | From differential input clock pads or from internal PLL | | Clock output range | 6 ~ 10 | GHz | PCIe gen3: 8GHz to get 8GHz baud clock PCIe gen2: 10GHz to get 5GHz baud clock PCIe gen3: 10GHz to get 2.5GHz baud clock | #### 4.3.2.5 MIPI-DSI/LVDS combo PLL The table below shows characteristics of the PLL embedded in the MIPI-DSI/LVDS combo PHY. Table 25. MIPI-DSI/LVDS combo PHY PLL | Parameter | Value | Unit | Comments | |--------------------|-------------|------|---------------------------------------------| | Reference clock | 24 | MHz | _ | | Clock output range | 0.75 ~ 1.05 | GHz | Dependent on targeted display configuration | ### 4.4 On-chip oscillators ### 4.4.1 OSC24M This block integrates trimmable internal loading capacitors and driving circuitry. When combined with a suitable 24 MHz external quartz element, it can generate a low-jitter clock. The oscillator is powered from VDD\_ANA1\_1P8. The internal loading capacitors are trimmable to provide fine adjustment of the 24 MHz oscillation frequency. It is expected that customers burn appropriate trim values for the selected crystal and board parasitics. i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Figure 2. Normal Crystal Oscillation mode | Parameter description | Min | Тур | Max | Unit | |------------------------|--------------|-----|-----|------| | Frequency <sup>1</sup> | _ | 24 | _ | MHz | | Cload <sup>2</sup> | <del>-</del> | 18 | _ | pF | | Maximum drive level | 200 | _ | _ | μW | | ESR | _ | _ | 60 | Ω | Table 26. Crystal specifications ### 4.4.2 OSC32K This block implements an internal amplifier, trimmable load capacitors and a bias network that when combined with a suitable quartz crystal implements a low power oscillator. Additionally, if the clock monitor determines that the 32KHz oscillation is not present, then the source of the 32 KHz clock will automatically switch to the internal relaxation oscillator of lesser frequency accuracy. The required frequency accuracy is set by the serial interfaces utilized for a specific application and is detailed in the respective standard documents. <sup>&</sup>lt;sup>2</sup> Cload is the specification of the quartz element, not for the capacitors coupled to the quartz element. #### **CAUTION** The internal ring oscillator is not meant to be used in customer applications, due to gross frequency variation over wafer processing, temperature, and supply voltage. These variations will cause timing issues to many different circuits that use the internal ring oscillator for reference; and, if this timing is critical, application issues will occur. To prevent application issues, it is recommended to only use an external crystal or an accurate external clock. If this recommendation is not followed, NXP cannot guarantee full compliance of any circuit using this clock. The OSC32K runs from VDD\_SNVS\_LDO\_1P8\_CAP, which is regulated from VDD\_SNVS. The target battery/voltage range is 2.8 to 4.2 V for VDD\_SNVS, with a regulated output of approximately 1.75 V. Table 27. OSC32K main characteristics | Parameter | Min | Тур | Max | Comments | |---------------------|--------|---------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | - arameter | 141111 | тур | IVIGA | Comments | | Fosc | _ | 32.768 kHz | _ | This frequency is nominal and determined mainly by the crystal selected. 32.0 KHz is also supported. | | Current consumption | 1 | <ul> <li>xtal oscillator mode: 5 μA</li> <li>32K internal oscillator mode: 10 μA</li> </ul> | 1 | These values are for typical process and room temperature. Values will be updated after silicon characterization. | | Bias resistor | | 200 ΜΩ | | This the integrated bias resistor that sets the amplifier into a high gain state. Any leakage through the ESD network, external board leakage, or even a scope probe that is significant relative to this value will debias the amplifier. The debiasing will result in low gain, and will impact the circuit's ability to start up and maintain oscillations. | | | | Target Cryst | al Prope | rties | | Cload | _ | 10 pF | _ | Usually crystals can be purchased tuned for different Cloads. This Cload value is typically 1/2 of the capacitances realized on the PCB on either side of the quartz. A higher Cload will decrease oscillation margin, but increases current oscillating through the crystal. | | ESR | 1 | 50 kΩ | 100 kΩ | Equivalent series resistance of the crystal. Choosing a crystal with a higher value will decrease the oscillating margin. | Table 28. External input clock for OSC32K | | Min | Тур | Max | Unit | Notes | |---------------------------|-----|--------------|----------------------|------|-------| | Frequency | _ | 32.768 or 32 | _ | kHz | _ | | V <sub>PP</sub> RTC_XTALI | 700 | _ | VDD_SNVS_LDO_1P8_CAP | mV | 1,2,3 | | Rise/fall time | | _ | _ | ns | 4 | #### **Electrical characteristics** - <sup>1</sup> The external clock is fed into the chip from the RTC\_XTALI pin; the RTC\_XTALO pin should be left floating. - <sup>2</sup> The parameter specified here is a peak-to-peak value and VI<sub>H/</sub>V<sub>IL</sub> specifications do not apply. - <sup>3</sup> The voltage applied on RTC XTALI must be within the range of VSS to VDD SNVS LDO 1P8 CAP. - 4 The rise/fall time of the applied clock are not strictly confined. ### 4.5 I/O DC Parameters This section includes the DC parameters of the following I/O types: - XTALI and RTC\_XTALI (clock inputs) DC parameters - General Purpose I/O (GPIO) DC parameters #### NOTE The term 'OVDD' in this section refers to the associated supply rail of an input or output. Figure 3. Circuit for Parameters Voh and Vol for I/O Cells ## 4.5.1 XTALI and RTC\_XTALI (Clock Inputs) DC Parameters For RTC\_XTALI, $V_{IH}/V_{IL}$ specifications do not apply. The high and low levels of the applied clock on this pin are not strictly defined, as long as the input's peak-to-peak amplitude meet the requirements and the input's voltage value does not exceed the limits. ### 4.5.2 General-purpose I/O (GPIO) DC parameters ### 4.5.2.1 Tri-voltage GPIO DC parameters The following tables show tri-voltage 1.8V, 2.5 V, and 3.3 V DC parameters, respectively, for GPIO pads. These parameters are guaranteed per the operating ranges in Table 10, unless otherwise noted. Table 29. Tri-voltage 1.8 V GPIO DC parameters<sup>1</sup> | Parameter | Symbol | Test Conditions | Min | Max | Units | |------------------------------------------|-------------------|---------------------------------------------------------------------|--------------|--------------|-------| | High-level output voltage <sup>2,3</sup> | V <sub>OH</sub> | I <sub>OH</sub> = -0.1mA<br>DSE=1 | 0.8 × OVDD | _ | V | | | | I <sub>OH</sub> = -2mA<br>DSE=0 | _ | | | | Low-level output voltage <sup>2,3</sup> | V <sub>OL</sub> | I <sub>OL</sub> = -0.1mA<br>DSE=1 | _ | 0.125 × OVDD | V | | | | I <sub>OL</sub> = -2mA<br>DSE=0 | | | | | High-Level input voltage <sup>2,4</sup> | V <sub>IH</sub> | _ | 0.625 × OVDD | OVDD | V | | Low-Level input voltage | V <sub>IL</sub> | _ | 0 | 0.25 × OVDD | V | | Pull-up resistance | R <sub>PU</sub> | V <sub>IN</sub> =0V (Pullup Resistor) 15 50<br>PUN = "L", PDN = "H" | | 50 | kΩ | | Pull-down resistance | R <sub>DOWN</sub> | V <sub>IN</sub> =OVDD( Pulldown Resistor)<br>PUN = "H", PDN = "L" | | | kΩ | | Input current (no PU/PD) | I <sub>IN</sub> | VI = 0, VI = OVDD<br>PUN = "H", PDN = "H" | -1 | 1 | μА | <sup>&</sup>lt;sup>1</sup> For tri-voltage I/O, the associated IOMUXD compensation control register PSW\_OVR and COMP bits must be set correctly. For 1.8 or 3.3 V operation, the SCFW API must be used to set PSW\_OVR = 0b0 and COMP=0b000. For 2.5 V operation, PSW\_OVR = 0b1 and COMP = 0b010. Table 30. Tri-voltage 2.5 V GPIO DC parameters<sup>1</sup> | Parameter | Symbol | Test Conditions Min | | Max | Units | |------------------------------------------|-----------------|---------------------------------------------------------------|-----------------|--------------|-------| | High-level output voltage <sup>2,3</sup> | V | I <sub>OH</sub> = -2mA<br>DSE=0 | 0.8 × OVDD | _ | V | | Low-level output voltage <sup>2,3</sup> | V <sub>OL</sub> | I <sub>OL</sub> = -2mA — DSE=0 | | 0.125 × OVDD | V | | High-Level input voltage <sup>2,4</sup> | V <sub>IH</sub> | _ | 0.625 × OVDD | OVDD | V | | Low-Level input voltage | V <sub>IL</sub> | _ | <b>—</b> 0 0.25 | | V | | Pull-up resistance | RPU | V <sub>IN</sub> =0V (Pullup Resistor)<br>PUN = "L", PDN = "H" | 10 | 100 | kΩ | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Overshoot and undershoot conditions (transitions above OVDD and below GND) on switching pads must be held below 0.3 V, and the duration of the overshoot/undershoot must not exceed 10% of the system clock cycle. Overshoot/ undershoot must be controlled through printed circuit board layout, transmission line impedance matching, signal line termination, or other methods. Noncompliance to this specification may affect device reliability or cause permanent damage to the device. (OVDD is the I/O Supply) <sup>&</sup>lt;sup>3</sup> DSE is the setting of the PDRV register. High Drive mode is recommended for 3v3 and 2v5 modes. Low Drive mode is recommended for 1v8 mode. To maintain a valid level, the transition edge of the input must sustain a constant slew rate (monotonic) from the current DC level through to the target DC level, V<sub>IL</sub> or V<sub>IH</sub>. Monotonic input transition time is from 0.1 ns to 1 ns. Table 30. Tri-voltage 2.5 V GPIO DC parameters<sup>1</sup> (continued) | Parameter | Symbol | Test Conditions | Min | Max | Units | |--------------------------|-------------------|----------------------------------------------------------------------|-----|-----|-------| | Pull-down resistance | R <sub>DOWN</sub> | V <sub>IN</sub> =OVDD( Pulldown<br>Resistor)<br>PUN = "H", PDN = "L" | 10 | 100 | kΩ | | Input current (no PU/PD) | I <sub>IN</sub> | VI = 0, VI = OVDD<br>PUN = "H", PDN = "H" | -1 | 1 | μА | For tri-voltage I/O, the associated IOMUXD compensation control register PSW\_OVR and COMP bits must be set correctly. For 1.8 or 3.3 V operation, the SCFW API must be used to set PSW\_OVR = 0b0 and COMP=0b000. For 2.5 V operation, PSW\_OVR = 0b1 and COMP = 0b010. Table 31. Tri-voltage 3.3 V GPIO DC parameters<sup>1</sup> | Parameter | Symbol | Test Conditions | Min | Max | Units | |-------------------------------------------|-------------------|----------------------------------------------------------------------|--------------|--------------|-------| | High-level output voltage <sup>2,3</sup> | V | I <sub>OH</sub> = -0.1mA<br>4DSE=1 | 0.8 × OVDD | | V | | | | I <sub>OH</sub> = -2mA<br>4DSE=0 | | | | | Low-level output voltage <sup>2,3</sup> | V <sub>OL</sub> | I <sub>OL</sub> = -0.1mA<br>4DSE <sup>3</sup> =1 | _ | 0.125 × OVDD | V | | | | I <sub>OL</sub> = -2mA<br>4DSE=0 | | | | | High-Level input voltage <sup>2,4,3</sup> | V | _ | 0.725 × OVDD | OVDD | V | | Low-Level input voltage | V <sub>IL</sub> | _ | 0 | 0.25 × OVDD | V | | Pull-up resistance | RPU | V <sub>IN</sub> =0V (Pullup Resistor) 10 100<br>PUN = "L", PDN = "H" | | 100 | kΩ | | Pull-down resistance | R <sub>DOWN</sub> | V <sub>IN</sub> =OVDD( Pulldown Resistor)<br>PUN = "H", PDN = "L" | | | kΩ | | Input current (no PU/PD) | IIN | VI = 0, VI = OVDD<br>PUN = "H", PDN = "H" | -2 | 2 | μА | <sup>&</sup>lt;sup>1</sup> For tri-voltage I/O, the associated IOMUXD compensation control register PSW\_OVR and COMP bits must be set correctly. For 1.8 or 3.3 V operation, the SCFW API must be used to set PSW\_OVR = 0b0 and COMP=0b000. For 2.5 V operation, PSW\_OVR = 0b1 and COMP = 0b010. i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Overshoot and undershoot conditions (transitions above OVDD and below GND) on switching pads must be held below 0.3 V, and the duration of the overshoot/undershoot must not exceed 10% of the system clock cycle. Overshoot/undershoot must be controlled through printed circuit board layout, transmission line impedance matching, signal line termination, or other methods. Noncompliance to this specification may affect device reliability or cause permanent damage to the device. (OVDD is the I/O supply.) <sup>3</sup> DSE is the setting of the PDRV register. High Drive mode is recommended for 3v3 and 2v5 modes. Low Drive mode is recommended for 1v8 mode. To maintain a valid level, the transition edge of the input must sustain a constant slew rate (monotonic) from the current DC level through to the target DC level, V<sub>IL</sub> or V<sub>IH</sub>. Monotonic input transition time is from 0.1 ns to 1 ns. - Overshoot and undershoot conditions (transitions above OVDD and below GND) on switching pads must be held below 0.3 V, and the duration of the overshoot/undershoot must not exceed 10% of the system clock cycle. Overshoot/ undershoot must be controlled through printed circuit board layout, transmission line impedance matching, signal line termination, or other methods. Noncompliance to this specification may affect device reliability or cause permanent damage to the device. (OVDD is the I/O Supply.) - <sup>3</sup> DSE is the setting of the PDRV register. High Drive mode recommended for 3v3 and 2v5 modes. Low Drive mode is recommended for 1v8 mode. - <sup>4</sup> To maintain a valid level, the transition edge of the input must sustain a constant slew rate (monotonic) from the current DC level through to the target DC level, V<sub>IL</sub> or V<sub>IH</sub>. Monotonic input transition time is from 0.1 ns to 1 ns. ## 4.5.2.2 Dual-voltage GPIO DC parameters The following two tables show dual-voltage 1.8 V and 3.3 V DC parameters, respectively, for GPIO pads. These parameters are guaranteed per the operating ranges in Table 10, unless otherwise noted. | | <u> </u> | | | | Ī., , | |------------------------------------------|-------------------|-------------------------------------------------------------------|------------------|------------------|-------| | Parameter | Symbol | Test Conditions | Min | Max | Units | | High-level output voltage <sup>1,2</sup> | V <sub>OH</sub> | loh= -0.1mA<br>DSE=1 | 0.8 × OVDD | _ | V | | | | loh= -2mA<br>DSE=0 | | | | | Low-level output voltage <sup>1,2</sup> | V <sub>OL</sub> | Iol= -0.1mA<br>DSE=1 | _ | 0.125 × OVD<br>D | V | | | | lol= -2mA<br>DSE=0 | | | | | High-Level input voltage <sup>1,3</sup> | V <sub>IH</sub> | _ | 0.625 × OVD<br>D | OVDD | V | | Low-Level input voltage | V <sub>IL</sub> | _ | 0 | 0.25 × OVDD | V | | Pull-up resistance | R <sub>PU</sub> | Vin=0 V (Pullup Resistor)<br>PUN = "L", PDN = "H" | 15 | 50 | kΩ | | Pull-down resistance | R <sub>down</sub> | Vin=OVDD( Pulldown Resistor)<br>PUN = "H", PDN = "L" | 15 | 50 | kΩ | | Input current (no PU/PD) | I <sub>IN</sub> | V <sub>I</sub> = 0, V <sub>I</sub> = OVDD<br>PUN = "H", PDN = "H" | -1 | 1 | μА | Table 32. Dual-voltage 1.8 V GPIO DC parameters i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Overshoot and undershoot conditions (transitions above OVDD and below GND) on switching pads must be held below 0.3 V, and the duration of the overshoot/undershoot must not exceed 10% of the system clock cycle. Overshoot/undershoot must be controlled through printed circuit board layout, transmission line impedance matching, signal line termination, or other methods. Noncompliance to this specification may affect device reliability or cause permanent damage to the device. (OVDD is the IO Supply.) <sup>&</sup>lt;sup>2</sup> DSE is the setting of the PDRV register. High Drive mode is recommended for SD standard (3v3 mode) and MMC standard (1v8/3v3 modes). Low Drive mode is recommended for SD standard (1v8 mode). <sup>&</sup>lt;sup>3</sup> To maintain a valid level, the transition edge of the input must sustain a constant slew rate (monotonic) from the current DC level through to the target DC level, Vil or Vih. Monotonic input transition time is from 0.1 ns to 1 ns. Table 33. Dual-voltage 3.3 V GPIO DC parameters | Parameter | Symbol | Test Conditions | Min | Max | Units | |------------------------------------------|-------------------|-------------------------------------------------------------------|--------------|--------------|-------| | High-level output voltage <sup>1,2</sup> | V <sub>OH</sub> | loh= -0.1mA<br>DSE=1 | 0.8 × OVDD | _ | V | | | | loh= -2mA<br>DSE=0 | | | | | Low-level output voltage <sup>1,2</sup> | V <sub>OL</sub> | lol= -0.1mA<br>DSE=1 | _ | 0.125 × OVDD | V | | | | lol= -2mA<br>DSE=0 | | | | | High-Level input voltage <sup>1,3</sup> | V <sub>IH</sub> | _ | 0.725 × OVDD | OVDD | V | | Low-Level input voltage | V <sub>IL</sub> | _ | 0 | 0.25 × OVDD | V | | Pull-upresistance | R <sub>PU</sub> | Vin=0V (Pullup Resistor)<br>PUN = "L", PDN = "H" | 10 | 100 | kΩ | | Pull-down resistance | R <sub>down</sub> | Vin=OVDD( Pulldown Resistor)<br>PUN = "H", PDN = "L" | 10 | 100 | kΩ | | Input current (no PU/PD) | I <sub>IN</sub> | V <sub>I</sub> = 0, V <sub>I</sub> = OVDD<br>PUN = "H", PDN = "H" | -2 | 2 | μА | Overshoot and undershoot conditions (transitions above OVDD and below GND) on switching pads must be held below 0.3 V, and the duration of the overshoot/undershoot must not exceed 10% of the system clock cycle. Overshoot/ undershoot must be controlled through printed circuit board layout, transmission line impedance matching, signal line termination, or other methods. Noncompliance to this specification may affect device reliability or cause permanent damage to the device. (OVDD is the I/O Supply.) ## 4.5.2.3 Single-voltage GPIO DC parameters Table 34 and Table 35 show single-voltage 1.8 V and 3.3 V DC parameters, respectively, for GPIO pads. These parameters are guaranteed per the operating ranges in Table 10 unless otherwise noted. Table 34. Single-voltage 1.8 V GPIO DC parameters | Parameter | Symbol | Test Conditions | Min | Max | Units | |------------------------------------------|-----------------|----------------------------------------------|------------|-----|-------| | High-level output voltage <sup>1,2</sup> | V <sub>OH</sub> | I <sub>OH</sub> = -0.1mA<br>DSE = 000 or 001 | OVDD × 0.8 | _ | V | | | | I <sub>OH</sub> = -2mA<br>DSE = 010 or 011 | | | | | | | I <sub>OH</sub> = -4mA<br>DSE = 100 to 110 | | | | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 <sup>&</sup>lt;sup>2</sup> DSE is the setting of the PDRV register. High Drive mode is recommended for SD standard (3v3 mode) and MMC standard (1v8/3v3 modes). Low Drive mode is recommended for SD standard (1v8 mode). To maintain a valid level, the transition edge of the input must sustain a constant slew rate (monotonic) from the current DC level through to the target DC level, V<sub>II</sub> or V<sub>IH</sub>. Monotonic input transition time is from 0.1 ns to 1 ns. Table 34. Single-voltage 1.8 V GPIO DC parameters (continued) | Parameter | Symbol | Symbol Test Conditions | | Max | Units | |-----------------------------------------|-------------------|-------------------------------------------------------------------|-------------|-------------|-------| | Low-level output voltage <sup>1,2</sup> | V <sub>OL</sub> | I <sub>OL</sub> = 0.1mA<br>DSE = 000 or 001 | _ | OVDD × 0.2 | ٧ | | | | I <sub>OL</sub> = 2mA<br>DSE = 010 or 011 | | | | | | | I <sub>OL</sub> = 4mA<br>DSE = 100 to 110 | | | | | High-Level input voltage <sup>2,3</sup> | V <sub>IH</sub> | _ | 0.65 × OVDD | OVDD | V | | Low-Level input voltage <sup>2,3</sup> | V <sub>IL</sub> | _ | 0 | 0.35 × OVDD | V | | Pull-up resistance | R <sub>PU</sub> | Vin=0V (Pullup Resistor)<br>PUN = "L", PDN = "H" | 20 | 90 | kΩ | | Pull-down resistance | R <sub>down</sub> | Vin=OVDD( Pulldown Resistor)<br>PUN = "H", PDN = "L" | 20 | 90 | kΩ | | Input current (no PU/PD) | I <sub>IN</sub> | V <sub>I</sub> = 0, V <sub>I</sub> = OVDD<br>PUN = "H", PDN = "H" | -5 | 5 | μА | | Keeper Circuit Resistance | R_Keeper | V <sub>I</sub> =.3xOVDD, VI = .7x OVDD<br>PUN = "L", PDN = "L" | 20 | 90 | kΩ | <sup>&</sup>lt;sup>1</sup> As programmed in the associated IOMUX (DSE field) register. Table 35. Single-voltage 3.3 V GPIO DC parameters | Parameter | Symbol | Test Conditions | Min | Max | Units | |------------------------------------------|-----------------|---------------------------------------------------|-------------|-------------|-------| | High-level output voltage <sup>1,2</sup> | V <sub>OH</sub> | I <sub>OH</sub> = -0.1mA<br>DSE = 00 or 01 | 0.8 × OVDD | _ | V | | | | I <sub>OH</sub> = -2mA<br>DSE = 10 or 11 | | | | | Low-level output voltage <sup>1,2</sup> | V <sub>OL</sub> | I <sub>OL</sub> =0.1mA<br>DSE = 00 or 01 | _ | 0.2 × OVDD | V | | | | I <sub>OL</sub> = 2mA<br>DSE = 10 or 11 | | | | | High-Level input voltage <sup>2,3</sup> | V <sub>IH</sub> | _ | 0.75 × OVDD | OVDD | V | | Low-Level input voltage <sup>2,3</sup> | V <sub>IL</sub> | _ 0 | | 0.25 × OVDD | V | | Pull-upresistance | R <sub>PU</sub> | Vin=0 V (Pullup Resistor)<br>PUN = "L", PDN = "H" | 20 | 90 | kΩ | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Overshoot and undershoot conditions (transitions above OVDD and below GND) on switching pads must be held below 0.3 V, and the duration of the overshoot/undershoot must not exceed 10% of the system clock cycle. Overshoot/ undershoot must be controlled through printed circuit board layout, transmission line impedance matching, signal line termination, or other methods. Noncompliance to this specification may affect device reliability or cause permanent damage to the device. (OVDD is the IO supply.) <sup>&</sup>lt;sup>3</sup> To maintain a valid level, the transition edge of the input must sustain a constant slew rate (monotonic) from the current DC level through to the target DC level, V<sub>IL</sub> or V<sub>IH</sub>. Monotonic input transition time is from 0.1 ns to 1 ns. Table 35. Single-voltage 3.3 V GPIO DC parameters (continued) | Parameter | Symbol | Test Conditions | Min | Max | Units | |---------------------------|-------------------|-------------------------------------------------------------------|-----|-----|-------| | Pull-down resistance | R <sub>down</sub> | Vin=OVDD( Pulldown Resistor)<br>PUN = "H", PDN = "L" | 20 | 90 | kΩ | | Input current (no PU/PD) | I <sub>IN</sub> | V <sub>I</sub> = 0, V <sub>I</sub> = OVDD<br>PUN = "H", PDN = "H" | -5 | 5 | μΑ | | Keeper Circuit Resistance | R_Keeper | V <sub>I</sub> =.3xOVDD, VI = .7x OVDD<br>PUN = "L", PDN = "L" | 20 | 90 | kΩ | <sup>&</sup>lt;sup>1</sup> As programmed in the associated IOMUX (DSE field) register. ## 4.5.3 DDR I/O DC parameters ## 4.5.3.1 LPDDR4 mode I/O DC parameters These parameters are guaranteed per the operating ranges in Table 10 unless otherwise noted. Table 36. LPDDR4 DC parameters | Parameter | Symbol | Test Conditions | Min | Max | Units | |----------------------------------------|--------------------|------------------------------------------------------------------------------------------------------------|----------------------|------------------------|-------| | High-level output voltage <sup>1</sup> | V <sub>OH</sub> | Out Drive = All setting<br>(40,48,60,80,120,240)<br>unterminated outputs loaded<br>with 1pF capacitor load | $0.9 \times V_{DDQ}$ | _ | V | | Low-level output voltage <sup>1</sup> | V <sub>OL</sub> | Out Drive = All setting<br>(40,48,60,80,120,240)<br>unterminated outputs loaded<br>with 1pF capacitor load | _ | 0.1 × V <sub>DDQ</sub> | V | | Input current (no ODT) | I <sub>IN</sub> | V <sub>I</sub> = VSSQ, V <sub>I</sub> = VDDQ | -2 | 2 | μΑ | | DC High-Level input voltage | V <sub>IH_DC</sub> | _ | VREF + 0.1 | VDDQ | V | | DC Low-Level input voltage | V <sub>IL_DC</sub> | _ | VSSQ | VREF - 0.1 | V | Maximum peak amplitude allowed for overshoot and undershoot area = 0.35 V. Maximum overshoot area above VDD/VDDQ 0.8 V-ns; maximum undershoot area below VSS/VSSQ 0.8 V-ns. Overshoot and undershoot conditions (transitions above OVDD and below GND) on switching pads must be held below 0.3 V, and the duration of the overshoot/undershoot must not exceed 10% of the system clock cycle. Overshoot/ undershoot must be controlled through printed circuit board layout, transmission line impedance matching, signal line termination, or other methods. Noncompliance to this specification may affect device reliability or cause permanent damage to the device. (OVDD is the IO supply.) <sup>&</sup>lt;sup>3</sup> To maintain a valid level, the transition edge of the input must sustain a constant slew rate (monotonic) from the current DC level through to the target DC level, V<sub>IL</sub> or V<sub>IH</sub>. Monotonic input transition time is from 0.1 ns to 1 ns. ## 4.5.3.2 DDR3L mode I/O DC parameters Table 37. SSTL DDR3L DC parameters | Parameter | Symbol | Test Conditions | Min | Max | Units | |----------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------|----------------------|------------------------|-------| | DC High-level output voltage <sup>1</sup> | V <sub>OH</sub> | Out Drive = All setting<br>(40,60,120) unterminated<br>outputs loaded with 1pF<br>capacitor load | $0.8 \times V_{DDQ}$ | _ | V | | DC Low-level output voltage <sup>1</sup> | V <sub>OL</sub> | Out Drive = All setting<br>(40,60,120) unterminated<br>outputs loaded with 1pF<br>capacitor load | _ | 0.2 × V <sub>DDQ</sub> | V | | Input termination resistance (ODT) to VDDQ/2 | RTT | 40 Ω setting | 36 | 44 | Ω | | | | 60 Ω setting | 54 | 66 | | | | | 120 Ω setting | 100 | 140 | | | Input current (no ODT) | I <sub>IN</sub> | V <sub>I</sub> = VSSQ, V <sub>I</sub> = VDDQ | -2 | 2 | μΑ | | DC High-Level input voltage | V <sub>IH_DC</sub> | | VREF + 0.09 | VDDQ | V | | DC Low-Level input voltage | $V_{IL\_DC}$ | | VSSQ | VREF - 0.09 | V | Maximum peak amplitude allowed for overshoot and undershoot area = 0.35 V. Maximum overshoot area above VDD/VDDQ 0.8 V-ns; maximum undershoot area below VSS/VSSQ 0.8 V-ns. ## 4.6 I/O AC Parameters The GPIO and DDR I/O load circuit and output transition time waveforms are shown in Figure 4 and Figure 5. CL includes package, probe and fixture capacitance Figure 4. Load Circuit for Output Figure 5. Output Transition Time Waveform i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 ## 4.6.1 General Purpose I/O (GPIO) AC Parameters Table 38. General Purpose I/O AC Parameters<sup>1</sup> | Symbol | Parameter | Test Condition | | Тур | Max | Unit | |------------------|-------------------|------------------------------------------------------|-----|-----|------|------| | | | 1.8 V application <sup>2</sup> | | | | | | f <sub>max</sub> | Maximum frequency | Load = 21 pF (PDRV = H, high<br>drive, Type A, 33 Ω | _ | _ | 208 | MHz | | | | Load = 15 pF (PDRV = L, low<br>drive, Type B, 50 Ω | | | | | | tr | Rise time | Measured between $V_{OL}$ and $V_{OH}$ | | | 1.32 | ns | | tf | Fall time | Measured between $V_{OH}$ and $V_{OL}$ | 0.4 | _ | 1.32 | ns | | | ı | Driver 3.3 V application <sup>3</sup> | | | | | | f <sub>max</sub> | Maximum frequency | Load = 30 pF | _ | _ | 52 | MHz | | tr | Rise time | Measured between V <sub>OL</sub> and V <sub>OH</sub> | | | 3 | ns | | tf | Fall time | Measured between V <sub>OH</sub> and V <sub>OL</sub> | | _ | 3 | ns | All output I/O specifications are guaranteed for Accurate mode of the compensation cell operation. This is applicable for both DC and AC specifications. Table 39. Dynamic input characteristics | Symbol | Parameter | Condition <sup>1,2</sup> | Min | Max | Unit | | | | |-----------------|-----------------------------------------------------|----------------------------------------------|--------|---------------|------|--|--|--| | | Dynamic Input Characteristics for 3.3 V Application | | | | | | | | | f <sub>op</sub> | Input frequency of operation | _ | _ | 52 | MHz | | | | | INPSL | Slope of input signal at I/O | Measured between 10% to 90% of the I/O swing | _ | 3.5 | ns | | | | | IOMAX | High level input voltage | _ | _ | 3.3 V + 0.3 V | V | | | | | IOMIN | Low level input voltage | _ | -0.3 V | _ | | | | | | | Dynamic | Input Characteristics for 1.8 V Application | | | | | | | | f <sub>op</sub> | Input frequency of operation | _ | _ | 208 | MHz | | | | | INPSL | Slope of input signal at I/O | Measured between 10% to 90% of the I/O swing | _ | 1.5 | ns | | | | | IOMAX | High level input voltage | _ | _ | 1.8 V + 0.3 V | V | | | | | IOMIN | Low level input voltage | _ | -0.3 V | _ | | | | | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 <sup>&</sup>lt;sup>2</sup> All timing specifications in 1.8 V application are valid for High Drive mode (PDRV = H). In Low Drive mode (PDRV = L), the driver is functional. <sup>&</sup>lt;sup>3</sup> All timing specifications in 3.3 V application are valid for Type B driver only. In Type A, the driver is functional. ## 4.7 Output Buffer Impedance Parameters This section defines the I/O impedance parameters for the following I/O types: - General Purpose I/O (GPIO) output buffer impedance - Double Data Rate I/O (DDR) output buffer impedance for LPDDR4 and DDR3L modes ### **NOTE** GPIO and DDR I/O output driver impedance is measured with "long" transmission line of impedance Ztl attached to I/O pad and incident wave launched into transmission line. Rpu/Rpd and Ztl form a voltage divider that defines specific voltage of incident wave relative to OVDD. Output driver impedance is calculated from this voltage divider (see Figure 6). i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 <sup>&</sup>lt;sup>1</sup> For all supply ranges of operation. <sup>&</sup>lt;sup>2</sup> The dynamic input characteristic specifications are applicable for the digital bidirectional cells. Figure 6. Impedance Matching Load for Measurement ## 4.7.1 GPIO output buffer impedance ## 4.7.1.1 Tri-voltage GPIO output buffer impedance Table 40. Tri-voltage 1.8 V GPIO output impedance DC parameters | Parameter | Symbol | Test conditions | Typical | Units | |------------------|----------------|--------------------|---------|-------| | Output impedance | Z <sub>O</sub> | <sup>1</sup> DSE=0 | 33 | Ω | | Output impedance | Z <sub>O</sub> | <sup>1</sup> DSE=1 | 50 | Ω | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 41. Tri-voltage 2.5 V GPIO output impedance DC parameters | Parameter | Symbol | Test conditions | Typical | Units | |------------------|----------------|--------------------|---------|-------| | Output impedance | Z <sub>O</sub> | <sup>1</sup> DSE=0 | 25 | Ω | | Output impedance | Z <sub>O</sub> | <sup>1</sup> DSE=1 | 33 | Ω | <sup>&</sup>lt;sup>1</sup> As programmed in the associated IOMUX (PDRV field) register. Table 42. Tri-voltage 3.3 V GPIO output impedance DC parameters | Parameter | Symbol | Test conditions | Typical | Units | |------------------|----------------|--------------------|---------|-------| | Output impedance | Z <sub>O</sub> | <sup>1</sup> DSE=0 | 25 | Ω | | Output impedance | Z <sub>O</sub> | <sup>1</sup> DSE=1 | 37 | Ω | <sup>&</sup>lt;sup>1</sup> As programmed in the associated IOMUX (PDRV field) register. ## 4.7.1.2 Dual-voltage GPIO output buffer impedance Table 43. Dual-voltage 1.8 V GPIO output impedance DC parameters | Parameter | Symbol | Test conditions | Typical | Units | |------------------|----------------|--------------------|---------|-------| | Output impedance | Z <sub>O</sub> | <sup>1</sup> DSE=0 | 33 | Ω | | Output impedance | Z <sub>O</sub> | <sup>1</sup> DSE=1 | 50 | Ω | <sup>&</sup>lt;sup>1</sup> 'As programmed in the associated IOMUX (PDRV field) register. Table 44. Dual-voltage 3.3 V GPIO output impedance DC parameters | Parameter | Symbol | Test conditions | Typical | Units | |------------------|----------------|--------------------|---------|-------| | Output impedance | Z <sub>O</sub> | <sup>1</sup> DSE=0 | 25 | Ω | | Output impedance | Z <sub>O</sub> | <sup>1</sup> DSE=1 | 37 | Ω | <sup>&</sup>lt;sup>1</sup> As programmed in the associated IOMUX (PDRV field) register. i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 <sup>&</sup>lt;sup>1</sup> As programmed in the associated IOMUX (PDRV field) register. ## 4.7.1.3 Single-voltage 1.8 V GPIO output buffer drive strength The following table shows the GPIO output buffer drive strength (OVDD 1.8 V). Table 45. Single-voltage GPIO 1.8 V output impedance DC parameters | Parameter | Symbol | Test conditions | Typical | Units | |------------------|----------------|----------------------|---------|-------| | | | <sup>1</sup> DSE=000 | 200 | Ω | | | | <sup>1</sup> DSE=001 | 100 | | | | | <sup>1</sup> DSE=010 | 55 | | | Output impedance | 7 | <sup>1</sup> DSE=011 | 40 | | | Output impedance | Z <sub>O</sub> | <sup>1</sup> DSE=100 | 30 | | | | | <sup>1</sup> DSE=101 | 24 | | | | | <sup>1</sup> DSE=110 | 20 | | | | | <sup>1</sup> DSE=111 | 18 | | <sup>&</sup>lt;sup>1</sup> As programmed in the associated IOMUX (DSE field) register. ## 4.7.1.4 Single-voltage 3.3 V GPIO output buffer drive strength The following table shows the GPIO output buffer drive strength (OVDD 3.3 V). Table 46. Single-voltage GPIO 3.3 V output impedance DC parameters | Parameter | Symbol | Test conditions | Typical | Units | |------------------|----------------|---------------------|---------|-------| | Output impedance | Z <sub>O</sub> | <sup>1</sup> DSE=00 | 400 | Ω | | | | <sup>1</sup> DSE=01 | 200 | | | | | <sup>1</sup> DSE=10 | 100 | | | | | <sup>1</sup> DSE=11 | 50 | | <sup>&</sup>lt;sup>1</sup> As programmed in the associated IOMUX (DSE field) register. ## 4.7.2 DDR I/O output buffer impedance The following tables show DDR3L and LPDDR4 I/O output buffer impedance of the device. The ZQ Calibration cell uses a single register (ZQnPR0) to determine the target output buffer impedances of the pull-up driver and the pull-down driver, as well as the target on-die termination impedance. The resulting calibration setting is then applied to all DDR pads within the PHY complex. Table 47 and Table 49 show, respectively, the recommended ZQnPR0 field settings for the DDR3L and LPDDR4 I/Os to achieve the desired output buffer impedances. Table 48 and Table 50 show, respectively, the recommended ZQnPR0 field settings for the DDR3L and LPDDR4 I/Os to achieve the desired ODT settings. **Typical Parameter** ZQnPR0 ZQnPR0 **Impedance Impedance** ZPROG\_ASYM\_PU\_DRV ZPROG\_ASYM\_PD\_DRV Recommended combinations 5 $\Omega$ 08 3 $120 \Omega$ for DQ /CA pins 7 $60 \Omega$ 5 $\Omega$ 08 9 48 Ω 7 60 Ω 9 11 40 Ω $48 \Omega$ Table 47. LPDDR4 I/O output buffer impedance | Parameter | Typical<br>Impedance | ZQnPR0. ZPROG_HOST_ODT | |-----------------------------------------|----------------------|------------------------| | Recommended combinations for DQ/CA pins | 120.0 Ω | 3 | | | 80.0 Ω | 5 | | | 60.0 Ω | 7 | | | 48.0 Ω | 9 | | | 40.0 Ω | 11 | Table 49. DDR3L I/O output buffer impedance | Parameter | Typical<br>Impedance | ZQnPR0. ZPROG_ASYM_PU_DRV | ZQnPR0. ZPROG_ASYM_PD_DRV | |--------------------------|----------------------|---------------------------|---------------------------| | Recommended combinations | 48.0 Ω | 9 | 9 | | for DQ/CA pins | 40.0 Ω | 11 | 11 | | | 34.3 Ω | 13 | 13 | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 50. DDR3L I/O on-die termination impedance | Parameter | Typical<br>Impedance | ZQnPR0. ZPROG_HOST_ODT | |-----------------------------------------|----------------------|------------------------| | Recommended combinations for DQ/CA pins | 120.0 Ω | 1 | | | 60.0 Ω | 3 | | | 40.0 Ω | 5 | ### **NOTE** - Output driver impedance is controlled across PVTs using ZQ calibration procedure. - Calibration is done against 240 $\Omega$ external reference resistor. - Output driver impedance deviation (calibration accuracy) is $\pm 5\%$ (max/min impedance) across PVTs. ## 4.8 System Modules Timing This section contains the timing and electrical parameters for the modules in each processor. ## 4.8.1 Reset Timing Parameters The following figure shows the reset timing and Table 51 lists the timing parameters. Figure 7. Reset timing diagram Table 51. Reset timing parameters | ID | Parameter | Min | Max | Unit | |-----|------------------------------------------------|-----|-----|--------------------------| | CC1 | Duration of SRC_POR_B to be qualified as valid | 1 | _ | XTALOSC_RTC_ XTALI cycle | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 ## 4.8.2 WDOG reset timing parameters The following figure shows the WDOG reset timing and Table 52 lists the timing parameters. Figure 8. SCU\_WDOG\_OUT timing diagram Table 52. WDOG1\_B timing parameters | ID | Parameter | Min | Max | Unit | |-----|------------------------------------|-----|-----|--------------------------| | CC3 | Duration of SCU_WDOG_OUT assertion | 1 | | XTALOSC_RTC_ XTALI cycle | #### NOTE XTALOSC\_RTC\_XTALI is approximately 32 kHz. XTALOSC\_RTC\_XTALI cycle is one period or approximately 30 μs. ## 4.8.3 DDR SDRAM-specific parameters (LPDDR4 and DDR3L) The i.MX 8x Family of processors have been designed and tested to work with JEDEC JESD209-4A—compliant LPDDR4 memory and with JEDEC JESD79-3-1 DDR3L compliant with DDR3L memory. Timing diagrams and tolerances required to work with these memories are specified in the respective documents and are not reprinted here. Meeting the necessary timing requirements for a DDR memory system is highly dependent on the components chosen and the design layout of the system as a whole. NXP cannot cover in this document all the requirements needed to achieve a design that meets full system performance over temperature, voltage, and part variation; PCB trace routing, PCB dielectric material, number of routing layers used, placement of bulk/decoupling capacitors on critical power rails, VIA placement, GND and Supply planes layout, and DDR controller/PHY register settings all are factors affecting the performance of the memory system. Consult the hardware user guide for this device and NXP validated design layouts for information on how to properly design a PCB for best DDR performance. NXP strongly recommends duplicating an NXP validated design as much as possible in the design of critical power rails, placement of bulk/decoupling capacitors and DDR trace routing between the processor and the selected DDR memory. All supporting material is readily available on the device web page on i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 $https://www.nxp.com/products/processors-and-microcontrollers/applications-processors/i.mx-applications-processors/i.mx-8-processors:IMX8-SERIES\ .$ Processors that demonstrate full DDR performance on NXP validated designs, but do not function on customer designs, are not considered marginal parts. A report detailing how the returned part behaved on an NXP validated system will be provided to the customer as closure to a customer's reported DDR issue. Customers bear the responsibility of properly designing the Printed Circuit Board, correctly simulating and modeling the designed DDR system, and validating the system under all expected operating conditions (temperatures, voltages) prior to releasing their product to market. Table 53. i.MX 8 Family DRAM controller supported SDRAM configurations | Parameter | LPDDR4 | |-------------------------|---------------------------------| | Number of Controllers | 2 | | Number of Channels | 2 per controller | | Number of Chip Selects | 2 per channel | | Bus Width | 16 bit per channel <sup>1</sup> | | Maximum Clock Frequency | 1600 MHz | <sup>&</sup>lt;sup>1</sup> Only 16-bit external memory configurations are supported. Table 54. i.MX 8QuadXPlus/8DualXPlus DRAM controller supported SDRAM configurations | Parameter | LPDDR4 | DDR3L | |-------------------------|--------------------|-----------------------------------| | Number of Controllers | | 1 | | Number of Channels | 2 per controller | N/A | | Number of Chip Selects | 2 per channel | 2 per controller | | Bus Width | 16-bit per channel | 32-bit (optional 40-bit with ECC) | | Maximum Clock Frequency | 1200 MHz | 933 MHz | ## 4.8.3.1 Clock/data/command/address pin allocations These processors uses generic names for clock, data and command address bus (DCF—DRAM controller functions); the following table provides mapping of clock, data and command address signals for LPDDR4 and DDR3L modes. Table 55. Clock, data, and command address signals for LPDDR4 and DDR3L modes | Signal name | LPDDR4 | |-------------|--------| | DDR_CK0_P | CK_t_A | | DDR_CK0_N | CK_c_A | Table 55. Clock, data, and command address signals for LPDDR4 and DDR3L modes (continued) | Signal name | LPDDR4 | |-----------------|-------------| | DDR_CK1_P | CK_t_B | | DDR_CK1_N | CK_c_B | | DDR_DQ_[15:0] | DQ[15:0]_A | | DDR_DQ_[31:16] | DQ[15:0]_B | | DDR_DQ_[39:32] | | | DDR_DQS_N_[3:0] | DQS_N_[3:0] | | DDR_DQS_P_[3:0] | DQS_P_[3:0] | | DDR_DQS_N_4 | | | DDR_DQS_P_4 | | | DDR_DM_[3:0] | DM_[3:0] | | DDR_DM_4 | | | DDR_DCF00 | CA2_A | | DDR_DCF01 | CA4_A | | DDR_DCF03 | CA5_A | | DDR_DCF04 | | | DDR_DCF05 | | | DDR_DCF07 | | | DDR_DCF08 | CA3_A | | DDR_DCF09 | ODT_CA_A | | DDR_DCF10 | CS0_A | | DDR_DCF11 | CA0_A | | DDR_DCF12 | CS1_A | | DDR_DCF14 | CKE0_A | | DDR_DCF15 | CKE1_A | | DDR_DCF16 | CA1_A | | DDR_DCF17 | CA4_B | | DDR_DCF18 | RESET_N | | DDR_DCF19 | CA5_B | | DDR_DCF20 | | | DDR_DCF21 | | | DDR_DCF22 | | | DDR_DCF23 | | | DDR_DCF24 | | Table 55. Clock, data, and command address signals for LPDDR4 and DDR3L modes (continued) | Signal name | LPDDR4 | |-------------|----------| | DDR_DCF25 | ODT_CA_B | | DDR_DCF26 | CA3_B | | DDR_DCF27 | CA0_B | | DDR_DCF28 | CS0_B | | DDR_DCF29 | CS1_B | | DDR_DCF30 | CKE0_B | | DDR_DCF31 | CKE1_B | | DDR_DCF32 | CA1_B | | DDR_DCF33 | CA2_B | ### 4.8.3.2 ECC for DDR3L i.MX 8QuadXPlus/8DualXPlus supports up to 8-bit ECC when using DDR3L only. This is accomplished through the use of a fifth byte lane (DQS4[P:N],DM4, DQ[32:39]). When using the fifth byte lane, it is not a requirement that all DDR3L devices be identical, but it is required that all devices be able to operate with the same timing parameters. This can be easily accomplished by using memory containing the same die(s), but contained in different packages. Consult the DDR3L device datasheets for timing requirements. The fifth byte lane is for the exclusive use of ECC. If not using ECC, leave the pins as not connected. For LPDDR4 mode, pins DQS4[P:N],DM4, DQ[32:39] are not used and cannot be substituted for one of the other byte lanes. If using LPDDR4 mode, leave these pins as not connected. ## 4.9 General-Purpose Media Interface (GPMI) Timing The GPMI controller is a flexible interface NAND Flash controller with 8-bit data width, up to 400 MB/s I/O speed, and individual chip select. It supports Asynchronous Timing mode, Source Synchronous Timing mode, and Toggle Timing mode, as described in the following subsections. i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 ## 4.9.1 GPMI Asynchronous mode AC timing (ONFI 1.0 compatible) Asynchronous mode AC timings are provided as multiplications of the clock cycle and fixed delay. The Maximum I/O speed of GPMI in Asynchronous mode is about 50 MB/s. Figure 9 through Figure 12 depict the relative timing between GPMI signals at the module level for different operations under Asynchronous mode. Table 56 describes the timing parameters (NF1–NF17) that are shown in the figures. Figure 9. Command Latch Cycle Timing Diagram Figure 10. Address Latch Cycle Timing Diagram Figure 11. Write Data Latch Cycle Timing Diagram i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Figure 12. Read Data Latch Cycle Timing Diagram (Non-EDO Mode) Figure 13. Read Data Latch Cycle Timing Diagram (EDO Mode) Table 56. Asynchronous Mode Timing Parameters<sup>1</sup> | ID | Parameter Sys | Symbol | Tim<br>T = GPMI C | | Unit | |------|--------------------------|------------------|--------------------------------------------|------------------------------|------| | | | | Min | Max | | | NF1 | NAND_CLE setup time | tCLS | (AS + DS) × T - | - 0.12 [see <sup>2,3</sup> ] | ns | | NF2 | NAND_CLE hold time | tCLH | DH × T - 0. | 72 [see <sup>2</sup> ] | ns | | NF3 | NAND_CEx_B setup time | tCS | (AS + DS + 1) | ) × T [see <sup>3,2</sup> ] | ns | | NF4 | NAND_CEx_B hold time | tCH | (DH+1)×T | - 1 [see <sup>2</sup> ] | ns | | NF5 | NAND_WE_B pulse width | tWP | DS × T [see <sup>2</sup> ] | | ns | | NF6 | NAND_ALE setup time | tALS | (AS + DS) × T - 0.49 [see <sup>3,2</sup> ] | | ns | | NF7 | NAND_ALE hold time | tALH | (DH × T - 0.42 [see <sup>2</sup> ] | | ns | | NF8 | Data setup time | tDS | DS × T - 0. | 26 [see <sup>2</sup> ] | ns | | NF9 | Data hold time | tDH | DH × T - 1. | 37 [see <sup>2</sup> ] | ns | | NF10 | Write cycle time | tWC | (DS + DH) | ×T [see <sup>2</sup> ] | ns | | NF11 | NAND_WE_B hold time | tWH | $DH \times T$ [see $^2$ ] | | ns | | NF12 | Ready to NAND_RE_B low | tRR <sup>4</sup> | (AS + 2) × T [see <sup>3,2</sup> ] — | | ns | | NF13 | NAND_RE_B pulse width | tRP | DS × T [see <sup>2</sup> ] | | ns | | NF14 | READ cycle time | tRC | (DS + DH) × T [see <sup>2</sup> ] | | ns | | NF15 | NAND_RE_B high hold time | tREH | DH×T | [see <sup>2</sup> ] | ns | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 57 Table 56. Asynchronous Mode Timing Parameters<sup>1</sup> (continued) | ID | Parameter | Symbol | Timing<br>T = GPMI Clock Cycle | | | |------|--------------------|--------|----------------------------------|--------------------------------------------|----| | | | | Min | Max | | | NF16 | Data setup on read | tDSR | _ | (DS × T -0.67)/18.38 [see <sup>5,6</sup> ] | ns | | NF17 | Data hold on read | tDHR | 0.82/11.83 [see <sup>5,6</sup> ] | _ | ns | The GPMI asynchronous mode output timing can be controlled by the module's internal registers HW\_GPMI\_TIMINGO\_ADDRESS\_SETUP, HW\_GPMI\_TIMINGO\_DATA\_SETUP, and HW\_GPMI\_TIMINGO\_DATA\_HOLD. This AC timing depends on these registers settings. In the table, AS/DS/DH represents each of these settings. **NXP Semiconductors** In EDO mode (Figure 13), NF16/NF17 are different from the definition in non-EDO mode (Figure 12). They are called tREA/tRHOH (NAND\_RE\_B access time/NAND\_RE\_B HIGH to output hold). The typical value for them are 16 ns (max for tREA)/15 ns (min for tRHOH) at 50 MB/s EDO mode. In EDO mode, GPMI will sample NAND\_DATAxx at rising edge of delayed NAND\_RE\_B provided by an internal DPLL. The delay value can be controlled by GPMI\_CTRL1.RDN\_DELAY (see the GPMI chapter of the device reference manual. The typical value of this control register is 0x8 at 50 MT/s EDO mode. However, if the board delay is large enough and cannot be ignored, the delay value should be made larger to compensate the board delay. <sup>&</sup>lt;sup>2</sup> AS minimum value can be 0, while DS/DH minimum value is 1. <sup>&</sup>lt;sup>3</sup> T = GPMI clock period -0.075ns (half of maximum p-p jitter). <sup>&</sup>lt;sup>4</sup> NF12 is met automatically by the design. <sup>&</sup>lt;sup>5</sup> Non-EDO mode. <sup>&</sup>lt;sup>6</sup> EDO mode, GPMI clock ≈ 100 MHz (AS=DS=DH=1, GPMI\_CTL1 [RDN\_DELAY] = 8, GPMI\_CTL1 [HALF\_PERIOD] = 0). ## 4.9.2 GPMI Source Synchronous mode AC timing (ONFI 2.x compatible) The following figure shows the write and read timing of Source Synchronous mode. Figure 14. Source Synchronous Mode Command and Address Timing Diagram Figure 15. Source Synchronous Mode Data Write Timing Diagram Figure 16. Source Synchronous Mode Data Read Timing Diagram Figure 17. NAND\_DQS/NAND\_DQ Read Valid Window Table 57. Source Synchronous Mode Timing Parameters<sup>1</sup> | ID | Parameter | Symbol | Timing<br>T = GPMI Clock Cycle | | Unit | |------|------------------------------------------------|--------|-------------------------------------------|--------------------------|------| | | | | Min | Max | | | NF18 | NAND_CEx_B access time | tCE | CE_DELAY × T - | 0.79 [see <sup>2</sup> ] | ns | | NF19 | NAND_CEx_B hold time | tCH | 0.5 × tCK - 0.6 | 3 [see <sup>2</sup> ] | ns | | NF20 | Command/address NAND_DATAxx setup time | tCAS | 0.5 × tCK - | 0.05 | ns | | NF21 | Command/address NAND_DATAxx hold time | tCAH | 0.5 × tCK - 1.23 | | ns | | NF22 | clock period | tCK | _ | | ns | | NF23 | preamble delay | tPRE | PRE_DELAY × T - 0.29 [see <sup>2</sup> ] | | ns | | NF24 | postamble delay | tPOST | POST_DELAY × T - 0.78 [see <sup>2</sup> ] | | ns | | NF25 | NAND_CLE and NAND_ALE setup time | tCALS | 0.5 × tCK - | 0.86 | ns | | NF26 | NAND_CLE and NAND_ALE hold time | tCALH | 0.5 × tCK - | 0.37 | ns | | NF27 | NAND_CLK to first NAND_DQS latching transition | tDQSS | T - 0.41 [s | ee <sup>2</sup> ] | ns | | NF28 | Data write setup | tDS | 0.25 × tCK - 0.35 | | ns | | NF29 | Data write hold | tDH | 0.25 × tCK - 0.85 | | ns | | NF30 | NAND_DQS/NAND_DQ read setup skew | tDQSQ | <b>—</b> 2.06 | | | | NF31 | NAND_DQS/NAND_DQ read hold skew | tQHS | _ | 1.95 | _ | The GPMI source synchronous mode output timing can be controlled by the module's internal registers GPMI\_TIMING2\_CE\_DELAY, GPMI\_TIMING\_PREAMBLE\_DELAY, GPMI\_TIMING2\_POST\_DELAY. This AC timing depends on these registers settings. In the table, CE\_DELAY/PRE\_DELAY/POST\_DELAY represents each of these settings. Figure 17 shows the timing diagram of NAND\_DQS/NAND\_DATAxx read valid window. For Source Synchronous mode, the typical value of tDQSQ is 0.85 ns (max) and 1 ns (max) for tQHS at 200 MB/s. GPMI will sample NAND\_DATA[7:0] at both rising and falling edge of a delayed NAND\_DQS signal, which can be provided by an internal DPLL. The delay value can be controlled by GPMI register GPMI\_READ\_DDR\_DLL\_CTRL.SLV\_DLY\_TARGET (see the GPMI chapter of the device reference manual. Generally, the typical delay value of this register is equal to 0x7 which means 1/4 clock cycle delay expected. However, if the board delay is large enough and cannot be ignored, the delay value should be made larger to compensate the board delay. i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 <sup>&</sup>lt;sup>2</sup> T = tCK (GPMI clock period) -0.075ns (half of maximum p-p jitter). ## 4.9.3 ONFI NV-DDR2 mode (ONFI 3.2 compatible) ### 4.9.3.1 Command and address timing ONFI 3.2 mode command and address timing is the same as ONFI 1.0 compatible Async mode AC timing. See Section 4.9.1, "GPMI Asynchronous mode AC timing (ONFI 1.0 compatible)"," for details. ### 4.9.3.2 Read and write timing ONFI 3.2 mode read and write timing is the same as Toggle mode AC timing. See Section 4.9.4, "Toggle mode AC Timing"," for details. ## 4.9.4 Toggle mode AC Timing ### 4.9.4.1 Command and address timing #### NOTE Toggle mode command and address timing is the same as ONFI 1.0 compatible Asynchronous mode AC timing. See Section 4.9.1, "GPMI Asynchronous mode AC timing (ONFI 1.0 compatible)"," for details. ## 4.9.4.2 Read and write timing Figure 18. Toggle mode data write timing i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Figure 19. Toggle mode data read timing Table 58. Toggle mode timing parameters<sup>1</sup> | ID | Parameter | Symbol | Timing<br>T = GPMI Clock C | Cycle | Unit | |------|----------------------------------------|--------|-----------------------------------------------|---------------------------------------|------| | | | | Min. | Max. | | | NF1 | NAND_CLE setup time | tCLS | (AS + DS) × T - 0.12 [se | e note <sup>2</sup> s <sup>,3</sup> ] | | | NF2 | NAND_CLE hold time | tCLH | DH × T - 0.72 [see | note <sup>2</sup> ] | | | NF3 | NAND_CE0_B setup time | tCS | (AS + DS) × T - 0.58 [se | ee notes <sup>,2</sup> ] | | | NF4 | NAND_CE0_B hold time | tCH | DH × T - 1 [see note <sup>2</sup> ] | | | | NF5 | NAND_WE_B pulse width | tWP | DS × T [see note <sup>2</sup> ] | | | | NF6 | NAND_ALE setup time | tALS | (AS + DS) × T - 0.49 [see notes,2] | | | | NF7 | NAND_ALE hold time | tALH | DH × T - 0.42 [see note <sup>2</sup> ] | | | | NF8 | Command/address NAND_DATAxx setup time | tCAS | DS × T - 0.26 [see | note <sup>2</sup> ] | | | NF9 | Command/address NAND_DATAxx hold time | tCAH | DH × T - 1.37 [see | note <sup>2</sup> ] | | | NF18 | NAND_CEx_B access time | tCE | CE_DELAY × T [see notes <sup>4,2</sup> ] | _ | ns | | NF22 | clock period | tCK | _ | _ | ns | | NF23 | preamble delay | tPRE | PRE_DELAY × T [see notes <sup>5,2</sup> ] | _ | ns | | NF24 | postamble delay | tPOST | POST_DELAY × T +0.43 [see note <sup>2</sup> ] | _ | ns | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 58. Toggle mode timing parameters<sup>1</sup> (continued) | ID | Parameter | Symbol | Timing T = GPMI Clock Cycle | | Unit | |------|----------------------------------|--------------------|-----------------------------|------|------| | | | | Min. | Max. | | | NF28 | Data write setup | tDS <sup>6</sup> | 0.25 × tCK - 0.32 | _ | ns | | NF29 | Data write hold | tDH <sup>6</sup> | 0.25 × tCK - 0.79 | _ | ns | | NF30 | NAND_DQS/NAND_DQ read setup skew | tDQSQ <sup>7</sup> | _ | 3.18 | | | NF31 | NAND_DQS/NAND_DQ read hold skew | tQHS <sup>7</sup> | _ | 3.27 | | The GPMI toggle mode output timing can be controlled by the module's internal registers HW\_GPMI\_TIMING0\_ADDRESS\_SETUP, HW\_GPMI\_TIMING0\_DATA\_SETUP, and HW\_GPMI\_TIMING0\_DATA\_HOLD. This AC timing depends on these registers settings. In the table, AS/DS/DH represents each of these settings. For DDR Toggle mode, Figure 19 shows the timing diagram of NAND\_DQS/NAND\_DATAxx read valid window. The typical value of tDQSQ is 1.4 ns (max) and 1.4 ns (max) for tQHS at 133 MB/s. GPMI will sample NAND\_DATA[7:0] at both rising and falling edge of an delayed NAND\_DQS signal, which is provided by an internal DPLL. The delay value of this register can be controlled by GPMI register GPMI\_READ\_DDR\_DLL\_CTRL.SLV\_DLY\_TARGET (see the GPMI chapter of the device reference manual. Generally, the typical delay value is equal to 0x7 which means 1/4 clock cycle delay expected. But if the board delay is big enough and cannot be ignored, the delay value should be made larger to compensate the board delay. ## 4.10 External Peripheral Interface Parameters The following subsections provide information on external peripheral interfaces. ## 4.10.1 LPSPI timing parameters All LPSPI interfaces do not have the same maximum serial clock frequency. There are two groups. LPSPI interfaces which can operate at 60 MHz in Master mode and 40 MHz in Slave mode and the other group where interfaces operate at 40 MHz in Master mode and 20 MHz in Slave mode. The same performance is achieved at 1.8 V and 3.3 V unless otherwise stated. $<sup>^{2}\,\,</sup>$ AS minimum value can be 0, while DS/DH minimum value is 1. <sup>&</sup>lt;sup>3</sup> T = tCK (GPMI clock period) -0.075 ns (half of maximum p-p jitter). <sup>&</sup>lt;sup>4</sup> CE\_DELAY represents HW\_GPMI\_TIMING2[CE\_DELAY]. NF18 is guaranteed by the design. Read/Write operation is started with enough time of ALE/CLE assertion to low level. <sup>&</sup>lt;sup>5</sup> PRE DELAY+1) ≥ (AS+DS) <sup>&</sup>lt;sup>6</sup> Shown in Figure 18. <sup>&</sup>lt;sup>7</sup> Shown in Figure 19. Below are the LPSPI interfaces and their respective chip selects: Table 59. LPSPI interfaces and chip selects | LPSPI interface | Chip select | Comment | |------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------| | 60 MHz in Master mode and 40 MHz in Slave mode | SPI0, SPI2, SPI2b, SPI3 | SPI2 - default SPI2 balls<br>SPI2b - muxed behind audio balls | | 40 MHz in Master mode and 20 MHz in Slave mode | SPI1, SPI1b, SPI2c | SPI1 - muxed behind SAI balls<br>SPI1b - muxed behind CSI balls<br>SP2c - muxed behind uSDHC1 balls | ### 4.10.1.1 LPSPI Master mode Waveform is assuming LPSPI is configured in mode 0, i.e. TCR.CPOL=0b0 and TCR.CPHA=0b0. Timing parameters are valid for all modes using appropriate edge of the clock. Figure 20. LPSPI Master mode Table 60. LPSPI timings—Master mode at 60 MHz | ID | Parameter | Min | Max | Unit | |----|---------------------------------------------------------------------|--------------------------------------------------------------------------|-----|------| | _ | SPIx_SCLK Cycle frequency | _ | 60 | MHz | | | SPIx_SCLK High or Low Time–Read<br>SPIx_SCLK High or Low Time–Write | 7.5 | _ | ns | | t2 | SPIx_CSy pulse width | 7.5 | _ | ns | | t3 | SPIx_CSy Lead Time <sup>(1)</sup> | FCLK_PERIOD <sup>(2)</sup> x (PCSSCK<br>+ 1) / 2 <sup>PRESCALE</sup> - 3 | _ | ns | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 60. LPSPI timings—Master mode at 60 MHz (continued) | ID | Parameter | Min | Max | Unit | |----|---------------------------------------|--------------------------------------------------------------------------|-----|------| | t4 | SPIx_CSy Lag Time <sup>(3)</sup> | FCLK_PERIOD <sup>(2)</sup> x (SCKPCS<br>+ 1) / 2 <sup>PRESCALE</sup> + 3 | _ | ns | | t5 | SPIx_SDO output Delay (CLOAD = 20 pF) | _ | 3 | ns | | t6 | SPIx_SDI Setup Time | 2 | _ | ns | | t7 | SPIx_SDI Hold Time | 2 | _ | ns | This timing is controllable through CCR.PCSSCK and TCR.PRESCALE registers. Table 61. LPSPI timings—Master mode at 40 MHz | ID | Parameter | Min | Max | Unit | |----|---------------------------------------------------------------------|--------------------------------------------------------------------------|-----|------| | _ | SPIx_SCLK Cycle frequency | _ | 40 | MHz | | t1 | SPIx_SCLK High or Low Time–Read<br>SPIx_SCLK High or Low Time–Write | 11 | _ | ns | | t2 | SPIx_CSy pulse width | 11 | _ | ns | | t3 | SPIx_CSy Lead Time <sup>(1)</sup> | FCLK_PERIOD <sup>(2)</sup> x (PCSSCK<br>+ 1) / 2 <sup>PRESCALE</sup> + 3 | _ | ns | | t4 | SPIx_CSy Lag Time <sup>(3)</sup> | FCLK_PERIOD <sup>(2)</sup> x (SCKPCS<br>+ 1) / 2 <sup>PRESCALE</sup> + 3 | _ | ns | | t5 | SPIx_SDO output Delay (CLOAD = 20 pF) | _ | 5 | ns | | t6 | SPIx_SDI Setup Time | 5 | _ | ns | | t7 | SPIx_SDI Hold Time | 4 | _ | ns | <sup>&</sup>lt;sup>1</sup> This timing is controllable through CCR.PCSSCK and TCR.PRESCALE registers. i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 FCLK\_PERIOD is the period of the functional clock provided to LPSPI module. Maximum allowed frequency is 240 MHz. This timing is controllable through CCR.SCKPCS and TCR.PRESCALE registers. <sup>&</sup>lt;sup>2</sup> FCLK\_PERIOD is the period of the functional clock provided to LPSPI module. Maximum allowed frequency is 240 MHz. This timing is controllable through CCR.SCKPCS and TCR.PRESCALE registers. Figure 21. LPSPI Slave mode Table 62. LPSPI timings—Slave mode at 40 MHz | ID | Parameter | Min | Max | Unit | |----|------------------------------------------------------------------|-----|-----|------| | _ | SPIx_SCLK Cycle frequency | _ | 40 | MHz | | t1 | SPIx_SCLK High or Low Time–Read SPIx_SCLK High or Low Time–Write | 11 | _ | ns | | t2 | SPIx_CSy pulse width | 11 | _ | ns | | t3 | SPIx_CSy Lead Time (CS setup time) | 4 | _ | ns | | t4 | SPIx_CSy Lag Time (CS hold time) | 2 | _ | ns | | t5 | SPIx_SDO output Delay (CLOAD = 20 pF) | | 5 | ns | | t6 | SPIx_SDI Setup Time | 2 | _ | ns | | t7 | SPIx_SDI Hold Time | 2 | _ | ns | Table 63. LPSPI timings—Slave mode at 20 MHz | ID | Parameter | Min | Max | Unit | |----|------------------------------------------------------------------|-----|-----|------| | _ | SPIx_SCLK Cycle frequency | | 20 | MHz | | t1 | SPIx_SCLK High or Low Time–Read SPIx_SCLK High or Low Time–Write | 22 | _ | ns | | t2 | SPIx_CSy pulse width | 22 | _ | ns | | t3 | SPIx_CSy Lead Time (CS setup time) | 4 | _ | ns | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 | Table 63. LPSPI timings—Slave mode at 20 MHz (continued) | Table 63, LPS | 3PI timinas—9 | Slave mode | at 20 MHz | (continued) | |----------------------------------------------------------|---------------|---------------|------------|-----------|-------------| |----------------------------------------------------------|---------------|---------------|------------|-----------|-------------| | ID | Parameter | Min | Max | Unit | |----|---------------------------------------|-----|-----|------| | t4 | SPIx_CSy Lag Time (CS hold time) | 2 | _ | ns | | t5 | SPIx_SDO output Delay (CLOAD = 20 pF) | _ | 18 | ns | | t6 | SPIx_SDI Setup Time | 2 | _ | ns | | t7 | SPIx_SDI Hold Time | 2 | _ | ns | ## 4.10.2 Serial audio interface (SAI) timing parameters The timings and figures in this section are valid for noninverted clock polarity (I2S\_TCR2.BCP = 0b0, I2S\_RCR2.BCP = 0b0) and non-inverted frame sync polarity (I2S\_TCR4.FSP = 0b0, I2S\_RCR4.FSP = 0b0). If the polarity of the clock and/or the frame sync have been inverted, all the timings remain valid by inverting the clock signal (SAI\_TXC/SAI\_RXC) and/or the frame sync (SAI\_TXFS/SAI\_RXFS) shown in the figures below. The same performance is achieved at both 1.8 V and 3.3 V unless otherwise stated. #### NOTE SAI0 and SAI1 are transmit/receive capable. SAI2 and SAI3 are receive only. ## 4.10.2.1 SAI Master Synchronous mode In this mode, transmitter clock and frame sync are used by both transmitter and receiver (I2S\_TCR2.SYNC=0b00, I2S\_RCR2.SYNC=0b01). In that case, SAI interface requires only 4 signals to be routed: SAI\_TXC, SAI\_TXFS, SAI\_TXD and SAI\_RXD. SAI\_RXC and SAI\_RXFS can be left unconnected. I2S RCR2.BCI shall be set to 0b1 to get setup and hold times provided in Table 64. Figure 22. SAI Master Synchronous mode i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 | <b>Table 64. S</b> | SAI timings- | -Master S | Synchronous | mode | |--------------------|--------------|-----------|-------------|------| |--------------------|--------------|-----------|-------------|------| | ID | Parameters | Min | Max | Unit | |----|--------------------------------|-----|--------|----------------| | _ | SAI TXC clock frequency | _ | 49.152 | MHz | | t1 | SAI TXC pulse width low / high | 45% | 55% | SAI_TXC period | | t2 | SAI TXFS output valid | _ | 2 | ns | | t3 | SAI TXD output valid | _ | 2 | ns | | t4 | SAI RXD input setup | 1 | _ | ns | | t5 | SAI RXD input hold | 4 | _ | ns | ### 4.10.2.2 SAI Master mode In this mode, transmitter and/or receiver part are set to bring out transmit and/or receive clock. Frame sync can be either input or output. Figure 23. SAI Master mode Table 65. SAI timings—Master mode | ID | Parameters | Min | Max | Unit | |----|--------------------------------------------|-----|--------|----------------| | _ | SAI TXC / RXC clock frequency <sup>1</sup> | _ | 49.152 | MHz | | t1 | SAI TXC / RXC pulse width low / high | 45% | 55% | TXC/RXC period | | t2 | SAI TXFS / RXFS output valid | _ | 2 | ns | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 65. SAI timings—Master mode (continued) | ID | Parameters | Min | Max | Unit | |----|-------------------------------|-----|-----|------| | t3 | SAI TXD output valid | _ | 2 | ns | | t4 | SAI RXD/RXFS/TXFS input setup | 6 | _ | ns | | t5 | SAI RXD/RXFS/TXFS input hold | 0 | _ | ns | Given the high setup time requirement on inputs, receiver and transmitter, when using frame sync in input, are likely to run at a lower frequency. This frequency will be driven by characteristics of the external component connected to the interface. ### 4.10.2.3 SAI Slave mode In this mode, transmitter and/or receiver parts are set to receive transmit and/or receive clock from external world. Frame sync can be either input or output. Figure 24. SAI Slave mode Table 66. SAI timings—Slave mode | ID | Parameters | Min | Max | Unit | |-----|----------------------------------|-----|--------|----------------| | _ | SAI TXC/RXC clock frequency | _ | 24.576 | MHz | | t11 | SAI TXC/RXC pulse width low/high | 45% | 55% | TXC/RXC period | | t12 | SAI TXFS/RXFS output valid | _ | 13 | ns | | t13 | SAI TXD output valid | _ | 13 | ns | | t14 | SAI RXD/RXFS/TXFS input setup | 1 | _ | ns | | t15 | SAI RXD/RXFS/TXFS input hold | 4 | _ | ns | ## 4.10.3 Enhanced serial audio interface (ESAI) The same performance is achieved at both 1.8 V and 3.3 V unless otherwise stated. Figure 25. ESAI Transmit timing Figure 26. ESAI Receive timing The following table shows the interface timing values. The ID field in the table refers to timing signals found in Figure 25 and Figure 26. Table 67. Enhanced Serial Audio Interface (ESAI) Timing | ID | Parameters | Min | Max | Condition <sup>1</sup> | Unit | |----|---------------------------------------|-----|---------|------------------------|--------------------| | _ | Clock frequency | _ | 24.576 | _ | MHz | | t1 | SCKT / SCKT pulse width high / low | 45% | 55% | _ | SCKT / SCKR period | | t2 | FST output delay | _ | 10<br>2 | x ck<br>i ck | ns | | t3 | TX data - high impedance / valid data | _ | 9<br>1 | x ck<br>i ck | ns | | t4 | TX data output delay | _ | 10<br>2 | x ck<br>i ck | ns | | t5 | FST - setup requirement | _ | 2<br>10 | x ck<br>i ck | ns | | t6 | FST - hold requirement | _ | 2<br>0 | x ck<br>i ck | ns | | t7 | Flag output delay | | 10<br>2 | x ck<br>i ck | ns | Table 67. Enhanced Serial Audio Interface (ESAI) Timing (continued) | ID | Parameters | Min | Max | Condition <sup>1</sup> | Unit | |-----|-----------------------------------|---------|--------|------------------------|------| | t8 | FSR output delay | | 7<br>4 | x ck<br>i ck a | ns | | t9 | RX data pins - setup requirement | 2<br>10 | _ | x ck<br>i ck | ns | | t10 | RX data pins - hold requirement | 2 0 | _ | x ck<br>i ck | ns | | t11 | FSR - setup requirement | 2<br>10 | _ | x ck<br>i ck a | ns | | t12 | FSR - hold requirement | 2 0 | _ | x ck<br>i ck a | ns | | t13 | Flags - setup requirement | 2<br>10 | _ | x ck<br>i ck s | ns | | t14 | Flags - hold requirement | 2 0 | _ | x ck<br>i ck s | ns | | _ | RX_HF_CLK / TX_HX_CLK clock cycle | 20 | _ | _ | ns | | _ | TX_HF_CLK input to SCKT | | 10 | _ | ns | | _ | RX_HF_CLK input to SCKR | | 10 | _ | ns | <sup>&</sup>lt;sup>1</sup> i ck = internal clock # 4.10.4 Ultra High Speed SD/SDIO/MMC Host Interface (uSDHC) AC Timing This section describes the electrical information of the uSDHC, including: - SD3.1/eMMC5.1 High-Speed mode AC Timing - eMMC5.1 DDR 52 mode/SD3.1 DDR 50 mode timing - HS400 AC timing—eMMC 5.1 only - HS200 Mode Timing - SDR50/SDR104 AC Timing x ck = external clock i ck a = internal clock, asynchronous mode (SCKT and SCKR are two different clocks) i ck s = internal clock, synchronous mode (SCKT and SCKR are the same clock) # 4.10.4.1 SD3.1/eMMC5.1 High-Speed mode AC Timing The following figure depicts the timing of SD3.1/eMMC5.1 High-Speed mode, and Table 68 lists the timing characteristics. Figure 27. SD3.1/eMMC5.1 High-Speed mode Timing Table 68. SD3.1/eMMC5.1 High-Speed mode interface timing specification | ID | Parameter | Symbols | Min | Max | Unit | | | | |-----|-------------------------------------------------|------------------------------|------------|-------|------|--|--|--| | | Card Input Clock | | | | | | | | | SD1 | Clock Frequency (Low Speed) | f <sub>PP</sub> <sup>1</sup> | 0 | 400 | kHz | | | | | | Clock Frequency (SD/SDIO Full Speed/High Speed) | f <sub>PP</sub> <sup>2</sup> | 0 | 25/50 | MHz | | | | | | Clock Frequency (MMC Full Speed/High Speed) | f <sub>PP</sub> <sup>3</sup> | 0 | 20/52 | MHz | | | | | | Clock Frequency (Identification Mode) | f <sub>OD</sub> | 100 | 400 | kHz | | | | | SD2 | Clock Low Time | t <sub>WL</sub> | 7 | _ | ns | | | | | SD3 | Clock High Time | t <sub>WH</sub> | 7 | _ | ns | | | | | SD4 | Clock Rise Time | t <sub>TLH</sub> | _ | 3 | ns | | | | | SD5 | Clock Fall Time | t <sub>THL</sub> | _ | 3 | ns | | | | | | eSDHC Output/Card Inputs SD_CMD, SD_D | ATA (Reference | to SD_CLK | ) | | | | | | SD6 | eSDHC Output Delay | t <sub>OD</sub> | -6.6 | 3.6 | ns | | | | | | eSDHC Input/Card Outputs SD_CMD, SD_D | ATA (Reference | to SD_CLK) | | | | | | | SD7 | eSDHC Input Setup Time | t <sub>ISU</sub> | 2.5 | _ | ns | | | | | SD8 | eSDHC Input Hold Time <sup>4</sup> | t <sub>IH</sub> | 1.5 | _ | ns | | | | <sup>&</sup>lt;sup>1</sup> In low speed mode, card clock must be lower than 400 kHz, voltage ranges from 2.7 to 3.6 V. <sup>&</sup>lt;sup>2</sup> In normal (full) speed mode for SD/SDIO card, clock frequency can be any value between 0–25 MHz. In high-speed mode, clock frequency can be any value between 0–50 MHz. #### **Electrical characteristics** ### 4.10.4.2 eMMC5.1 DDR 52 mode/SD3.1 DDR 50 mode timing The following figure depicts the timing of eMMC5.1 DDR 52 mode/SD3.1 DDR 50 mode, and Table 69 lists the timing characteristics. Be aware that only SDx\_DATA is sampled on both edges of the clock (not applicable to SD CMD). Figure 28. eMMC 5.1 timing Figure 29. eMMC5.1 DDR 52 mode/SD3.1 DDR 50 mode interface timing Table 69. eMMC5.1 DDR 52 mode/SD3.150 mode interface timing specification | ID | Parameter | Symbols | Min | Max | Unit | | | |-----|-----------------------------------------------------------------|-------------------|-----|-----|------|--|--| | | Card Input C | lock <sup>1</sup> | | | | | | | SD1 | Clock Frequency (eMMC5.1 DDR) | f <sub>PP</sub> | 0 | 52 | MHz | | | | SD1 | Clock Frequency (SD3.1 DDR) | f <sub>PP</sub> | 0 | 50 | MHz | | | | | uSDHC Output / Card Inputs SD_CMD, SDx_DATAx (Reference to CLK) | | | | | | | | SD2 | uSDHC Output Delay | t <sub>OD</sub> | 2.8 | 6.8 | ns | | | | | uSDHC Input / Card Outputs SD_CMD, SDx_DATAx (Reference to CLK) | | | | | | | | SD3 | uSDHC Input Setup Time | t <sub>ISU</sub> | 1.7 | _ | ns | | | | SD4 | uSDHC Input Hold Time | t <sub>IH</sub> | 1.5 | _ | ns | | | Clock duty cycle will be in the range of 47% to 53%. # 4.10.4.3 HS400 AC timing—eMMC 5.1 only Figure 30 depicts the timing of HS400. Table 70 lists the HS400 timing characteristics. Be aware that only data is sampled on both edges of the clock (not applicable to CMD). The CMD input/output timing for In normal (full) speed mode for MMC card, clock frequency can be any value between 0—20 MHz. In high-speed mode, clock frequency can be any value between 0—52 MHz. <sup>&</sup>lt;sup>4</sup> To satisfy hold timing, the delay difference between clock input and cmd/data input must not exceed 2 ns. HS400 mode is the same as CMD input/output timing for SDR104 mode. Check SD5, SD6 and SD7 parameters in Table 72 SDR50/SDR104 Interface Timing Specification for CMD input/output timing for HS400 mode. Figure 30. HS400 timing Table 70. HS400 interface timing specifications | ID | Parameter | Symbols | Min | Max | Unit | | | |-----|----------------------------------------------------|---------------------|-----------------------|-----------------------|------|--|--| | | | Card Inp | out clock | | | | | | SD1 | Clock Frequency | fPP | 0 | 200 | Mhz | | | | SD2 | Clock Low Time | t <sub>CL</sub> | $0.46 \times t_{CLK}$ | $0.54 \times t_{CLK}$ | ns | | | | SD3 | Clock High Time | t <sub>CH</sub> | $0.46 \times t_{CLK}$ | $0.54 \times t_{CLK}$ | ns | | | | | uSDHC Output/Card inputs DAT (Reference to SCK) | | | | | | | | SD4 | Output Skew from Data of Edge of SCK | t <sub>OSkew1</sub> | 0.45 | _ | ns | | | | SD5 | Output Skew from Edge of SCK to Data | t <sub>OSkew2</sub> | 0.45 | _ | ns | | | | | uSDHC input/Card Outputs DAT (Reference to Strobe) | | | | | | | | SD6 | uSDHC input skew | t <sub>RQ</sub> | _ | 0.45 | ns | | | | SD7 | uSDHC hold skew | t <sub>RQH</sub> | _ | 0.45 | ns | | | #### **Electrical characteristics** ## 4.10.4.4 HS200 Mode Timing The following figure depicts the timing of HS200 mode, and Table 71 lists the HS200 timing characteristics. Figure 31. HS200 Mode Timing Table 71. HS200 Interface Timing Specification | ID | Parameter | Symbols | Min | Max | Unit | | | |-----|-------------------------------------------------------------------------------------|------------------|-----------------------|-----------------------|------|--|--| | | Card Input Clock | | | | | | | | SD1 | Clock Frequency Period | t <sub>CLK</sub> | 5.0 | _ | ns | | | | SD2 | Clock Low Time | t <sub>CL</sub> | $0.46 \times t_{CLK}$ | $0.54 \times t_{CLK}$ | ns | | | | SD2 | Clock High Time | t <sub>CH</sub> | $0.46 \times t_{CLK}$ | $0.54 \times t_{CLK}$ | ns | | | | | uSDHC Output/Card Inputs SD_Cl | MD, SDx_DATAx ir | HS200 (Refere | nce to CLK) | | | | | SD5 | uSDHC Output Delay | t <sub>OD</sub> | -1.6 | 1 | ns | | | | | uSDHC Input/Card Outputs SD_CMD, SDx_DATAx in HS200 (Reference to CLK) <sup>1</sup> | | | | | | | | SD8 | Card Output Data Window | t <sub>ODW</sub> | 0.5*t <sub>CLK</sub> | _ | ns | | | <sup>&</sup>lt;sup>1</sup>HS200 is for 8 bits while SDR104 is for 4 bits. ## 4.10.4.5 SDR50/SDR104 AC Timing The following figure depicts the timing of SDR50/SDR104, and Table 72 lists the SDR50/SDR104 timing characteristics. Figure 32. SDR50/SDR104 timing Table 72. SDR50/SDR104 Interface Timing Specification | ID | Parameter | Symbols | Min | Max | Unit | | | | |-----|----------------------------------------------------------------------------|------------------|-----------------------|-----------------------|------------------|--|--|--| | | Card Input Clock | | | | | | | | | SD1 | Clock Frequency Period | t <sub>CLK</sub> | 4.8 | _ | ns | | | | | SD2 | Clock Low Time | t <sub>CL</sub> | $0.46 \times t_{CLK}$ | $0.54 \times t_{CLK}$ | ns | | | | | SD3 | Clock High Time | t <sub>CH</sub> | $0.46 \times t_{CLK}$ | $0.54 \times t_{CLK}$ | ns | | | | | | uSDHC Output/Card Inputs SD_CMD, SDx_DATAx in SDR50 (Reference to SDx_CLK) | | | | | | | | | SD4 | uSDHC Output Delay | t <sub>OD</sub> | -3 | 1 | ns | | | | | | uSDHC Output/Card Inputs SD_CMD, | SDx_DATAx in S | DR104 (Refer | ence to SDx_C | LK) | | | | | SD5 | uSDHC Output Delay | t <sub>OD</sub> | -1.6 | 1 | ns | | | | | | uSDHC Input/Card Outputs SD_CMD, | SDx_DATAx in | SDR50 (Refere | ence to SDx_Cl | _K) | | | | | SD6 | uSDHC Input Setup Time | t <sub>ISU</sub> | 2.5 | _ | ns | | | | | SD7 | uSDHC Input Hold Time | t <sub>IH</sub> | 1.5 | _ | ns | | | | | | uSDHC Input/Card Outputs SD_CMD, | SDx_DATAx in S | DR104 (Refere | ence to SDx_CI | _K) <sup>1</sup> | | | | | SD8 | Card Output Data Window | t <sub>ODW</sub> | $0.5 \times t_{CLK}$ | _ | ns | | | | <sup>&</sup>lt;sup>1</sup>Data window in SDR100 mode is variable. ## 4.10.4.6 Bus Operation Condition for 3.3 V and 1.8 V Signaling Signaling level of SD/eMMC 5.1 and eMMC 5.1 modes is 3.3 V. Signaling level of SDR104/SDR50 mode is 1.8 V. The DC parameters for the NVCC\_SD1, NVCC\_SD2, and NVCC\_SD3 supplies are identical to those shown in "," and Table 32, "Dual-voltage 1.8 V GPIO DC parameters," on page 39Table 33, "Dual-voltage 3.3 V GPIO DC parameters," on page 40. # 4.10.5 Ethernet Controller (ENET) AC Electrical Specifications ENET interface supporting RGMII protocol in delay and non-delay mode. RGMII is used to support up to 1000 Mbps Ethernet as well as RMII protocol. RMII is used to support up to 100 Mbps Ethernet. #### NOTE Both ENET0 and ENET1 support RGMII at 1.8 V and 2.5 V, and RMII at 3.3 V. Table 73. RGMII/RMII pin mapping | Pin name <sup>1</sup> | RGMII | RMII | Comment <sup>2</sup> | |-----------------------|---------------|-------------|----------------------------------------------------------------------------------------------------------------------------------| | ENETx_RGMII_TXC | RGMII_TXC | RCLK50M | RCLK50M can be an input or<br>an output. It's using different<br>Alternate pin muxing modes.<br>Refer to pin muxing for details. | | ENETx_RGMII_TX_CTL | RGMII_TX_CTL | RMII_TXEN | _ | | ENETx_RGMII_TXD0 | RGMII_TXD0 | RMII_TXD0 | _ | | ENETx_RGMII_TXD1 | RGMII_TXD1 | RMII_TXD1 | _ | | ENETx_RGMII_TXD2 | RGMII_TXD2 | N/A | _ | | ENETx_RGMII_TXD3 | RGMII_TXD3 | N/A | _ | | ENETx_RGMII_RXC | RGMII_RXC | N/A | _ | | ENETx_RGMII_RX_CTL | RGMII_RX_CTL | RMII_CRS_DV | _ | | ENETx_RGMII_RXD0 | RGMII_RXD0 | RMII_RXD0 | _ | | ENETx_RGMII_RXD1 | RGMII_RXD1 | RMII_RXD1 | _ | | ENETx_RGMII_RXD2 | RGMII_RXD2 | RMII_RXER | RMII_RXER is mapped on ALT1 mode of pin muxing. | | ENETx_RGMII_RXD3 | RGMII_RXD3 | N/A | _ | | ENETx_REFCLK_125M_25M | RGMII_REF_CLK | N/A | RGMII_REF_CLK is optional for RGMII operation and dependent on the intended clock configuration. | | ENETx_MDIO | RGMII_MDIO | RMII_MDIO | _ | | ENETx_MDC | RGMII_MDC | RMII_MDC | _ | <sup>1</sup> x can be 0 or 1. i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 <sup>2</sup> Except for RCLK50M and RMII\_RXER, all other RMII functions are using the same pin muxing mode as RGMII. ### 4.10.5.1 RGMII ### 4.10.5.1.1 No-Internal-Delay mode This mode corresponds to the RGMIIv1.3 specification. Figure 33. RGMII timing diagram—No-Internal-Delay mode ID **Parameter** Min Max Unit Тур TXC / RXC frequency 125 MHz 7.2 t1 Clock cycle 8 8.8 ns Data to clock output skew t2 -500 500 ps Data to clock input skew<sup>1(1)</sup> 1 t3 2.6 Table 74. RGMII timings—No-Internal-Delay mode ## 4.10.5.1.2 Internal-delay mode This mode corresponds to RGMIIv2.0 specification. This implies that PC board design requires clocks to be routed such that an additional trace delay of greater than 1.5 ns and less than 2.0 ns is added to the associated clock signal. Figure 34. RGMII timing diagram—Internal-Delay mode ID **Parameter** Min Unit Typ Max TXC / RXC frequency 125 MHz 7.2 8 t1 Clock cycle 8.8 ns t2 TXD setup time 1.2 ns t3 1.2 TXD hold time ns t4 RXD setup time 0 ns t5 RXD hold time 2.5 ns Table 75. RGMII timing—Internal-Delay mode ### 4.10.5.2 RMII RMII interface is matching RMII v1.2 specification. In RMII mode, the reference clock can be generated internally and provided to the PHY through RCLK50M\_OUT. Or, it come from and external 50MHz clock generator which is connected to the PHY and to i.MX8 through RCLK50M\_IN pin. i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 81 Figure 35. RMII timing diagram Timings in table below are covering both cases: reference clock generated internally or externally. | ID | Parameter | Min | Тур | Max | Unit | |----|----------------------------------|-----|-----|-----|------| | t1 | Reference clock | _ | 50 | _ | MHz | | | Reference clock accuracy | | _ | 50 | ppm | | | Reference clock duty-cycle | 35 | _ | 65 | % | | t2 | RMII_TXEN, RMII_TXD output delay | 2 | _ | 12 | ns | | t3 | RMII_CRS_DV, RMII_RXD setup time | 4 | _ | _ | ns | | t4 | RMII_CRS_DV, RMII_RXD hold time | 2 | _ | _ | ns | Table 76. RMII timing ### 4.10.5.3 MDIO MDIO is the control link used to configure Ethernet PHY connected to i.MX8 device. Figure 36. MDIO timing diagram **Table 77. MDIO timing** | ID | Parameter | Min | Тур | Max | Unit | |----|----------------------------|-----|-----|-----|------| | | MDC frequency | _ | 2.5 | _ | MHz | | t1 | MDC high / low pulse width | 180 | _ | _ | % | | t2 | MDIO output delay | 0 | _ | 20 | ns | | t3 | MDIO setup time | 10 | _ | _ | ns | | t4 | MDIO hold time | 10 | _ | _ | ns | # 4.10.6 CAN network AC Electrical Specifications The Flexible Controller Area Network (FlexCAN) module is a communication controller implementing the CAN protocol according to the CAN with Flexible Data rate (CAN FD) protocol and the CAN 2.0B protocol specification. The processor has three CAN modules available for systems design. Tx and Rx ports for both modules are multiplexed with other I/O pins. See the IOMUXC chapter of the device reference manual to see which pins expose Tx and Rx pins; these ports are named FLEXCAN\_TX and FLEXCAN\_RX, respectively. i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 # 4.10.7 I<sup>2</sup>C Module Timing Parameters This section describes the timing parameters of the I<sup>2</sup>C module. The following figure depicts the timing of the I<sup>2</sup>C module, and Table 78 lists the I<sup>2</sup>C module timing characteristics. Figure 37. I<sup>2</sup>C bus timing | Table 78. | l <sup>2</sup> C | Module | Timina | <b>Parameters</b> | |-----------|------------------|--------|--------|-------------------| |-----------|------------------|--------|--------|-------------------| | ID | ID Parameter | | ard Mode | Fast Mode | | Unit | |------------|-----------------------------------------------------|-----|-------------------|-------------------|------------------|-------| | | Farameter | Min | Max | Min | Max | Oilit | | IC1 | I2Cx_SCL cycle time | 10 | _ | 2.5 | _ | μs | | IC2 | Hold time (repeated) START condition | 4.0 | _ | 0.6 | _ | μs | | IC3 | Set-up time for STOP condition | 4.0 | _ | 0.6 | | μs | | IC4 | Data hold time | 01 | 3.45 <sup>2</sup> | 0 <sup>1</sup> | 0.9 <sup>2</sup> | μs | | IC5 | HIGH Period of I2Cx_SCL Clock | 4.0 | _ | 0.6 | _ | μs | | IC6 | LOW Period of the I2Cx_SCL Clock | 4.7 | _ | 1.3 | _ | μs | | IC7 | Set-up time for a repeated START condition | 4.7 | _ | 0.6 | | μs | | IC8 | Data set-up time | 250 | _ | 100 <sup>3</sup> | _ | ns | | IC9 | Bus free time between a STOP and START condition | 4.7 | _ | 1.3 | _ | μs | | IC10/IC10b | Rise time of both I2Cx_SDA and I2Cx_SCL signals | _ | 1000 | $20 + 0.1C_b^4$ | 300 | ns | | IC11/IC11b | Fall time of both I2Cx_SDA and I2Cx_SCL signals | _ | 300 | $20 + 0.1C_b^{4}$ | 300 | ns | | IC12 | Capacitive load for each bus line (C <sub>b</sub> ) | _ | 400 | _ | 400 | pF | A device must internally provide a hold time of at least 300 ns for I2Cx\_SDA signal in order to bridge the undefined region of the falling edge of I2Cx\_SCL. <sup>&</sup>lt;sup>2</sup> The maximum hold time has only to be met if the device does not stretch the LOW period (ID no IC5) of the I2Cx\_SCL signal. A Fast-mode I2C-bus device can be used in a Standard-mode I2C-bus system, but the requirement of Set-up time (ID No IC7) of 250 ns must be met. This automatically is the case if the device does not stretch the LOW period of the I2Cx\_SCL signal. If such a device does stretch the LOW period of the I2Cx\_SCL signal, it must output the next data bit to the I2Cx\_SDA line max\_rise\_time (IC9) + data\_setup\_time (IC7) = 1000 + 250 = 1250 ns (according to the Standard-mode I2C-bus specification) before the I2Cx\_SCL line is released. <sup>&</sup>lt;sup>4</sup> C<sub>b</sub> = total capacitance of one bus line in pF. Table 79. I2C timing | | | Fast Mod | High S | Unit | | | |-------|--------------------------------------------------|-----------------------------|--------|------|-----|------| | ID | Parameter | Min | Max | Min | Max | Unit | | IC1 | SCL clock frequency | _ | 1 | _ | 3.4 | MHz | | IC2 | Hold time (repeated) START condition | 260 | _ | 160 | _ | ns | | IC3 | Set-up time for STOP condition | 260 | _ | 160 | _ | ns | | IC4 | Data hold time | 0 | _ | 0 | 70 | ns | | IC5 | HIGH Period of I2Cx_SCL Clock | 260 | _ | 60 | _ | ns | | IC6 | LOW Period of the I2Cx_SCL Clock | 500 | _ | 160 | _ | ns | | IC7 | Set-up time for a repeated START condition | 260 | _ | 160 | _ | ns | | IC8 | Data set-up time | 50 | _ | 10 | _ | ns | | IC9 | Bus free time between a STOP and START condition | 500 | _ | 150 | _ | ns | | IC10 | Rise time of I2Cx_SDA signals | _ | 120 | 10 | 80 | ns | | IC11 | Fall time of I2Cx_SDA signals | 12 (@3.3 V)<br>6.5 (@1.8 V) | 120 | 10 | 80 | ns | | IC10b | Rise time of I2Cx_SCL signals | _ | 120 | 10 | 40 | ns | | IC11b | Fall time of I2Cx_SCL signals | 12 (@3.3 V)<br>6.5 (@1.8 V) | 120 | 10 | 40 | ns | | IC12 | Capacitive load for each bus line (Cb) | _ | 550 | | 100 | pF | <sup>&</sup>lt;sup>1</sup> High-speed mode is only available for I2C modules in DMA, SCU and Cortex-M4 subsystems. # 4.10.8 MIPI-DSI/LVDS combo display output specifications The physical pins of the combo display output controller can be used in LVDS mode or in DSI display mode. # 4.10.8.1 MIPI-DSI/LVDS display bridge module parameters Maximum frequency support for combination MIPI-DSI/LVDS modules: Table 80. MIPI-DSI/LVDS combo pins | Function <sup>1,2</sup> | Channel A | Channel B | |-------------------------|-------------------------------------|-------------------------------------| | DSI | DSI up to 1.05 Gb/per lane | DSI up to 1.05 Gb/per lane | | Mix | 4 pairs LVDS up to 1.05 Gb per pair | DSI up to 1.05 Gb/per lane | | Mix | DSI up to 1.05 Gb/per lane | 4 pairs LVDS up to 1.05 Gb per pair | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 80. MIPI-DSI/LVDS combo pins (continued) | Function <sup>1,2</sup> | Channel A | Channel B | |-------------------------|-------------------------------------|-------------------------------------| | LVDS (single channel) | 4 pairs LVDS up to 1.05 Gb per pair | 4 pairs LVDS up to 1.05 Gb per pair | | LVDS (dual channel) | 8 pairs LVDS up t | o 595 Mb per pair | <sup>1</sup> For DSI the maximum clock speed is 1.05 GHz. # 4.10.8.2 LVDS display bridge (LDB) module electrical specifications The MIPI DSI/LVDS interface is compatible with TIA/EIA 644-A standard. For more details, see TIA/EIA STANDARD 644-A, "Electrical Characteristics of Low Voltage Differential Signaling (LVDS) Interface Circuits." Table 81. LVDS Display Bridge (LDB) Electrical Specifications | Parameter | Symbol | Test Condition | Min | Max | Units | |-------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------| | Differential Voltage Output Voltage | V <sub>OD</sub> | 100 Ω Differential load | 0.25 | 0.4 | V | | Output Voltage High | Voh | 100 Ω differential load<br>(0 V Diff—Output High Voltage static) | _ | 1.475 | V | | Output Voltage Low | Vol | 100 Ω differential load<br>(0 V Diff—Output Low Voltage static) | 0.925 | _ | V | | Offset Static Voltage | V <sub>OS</sub> | Two 49.9 $\Omega$ resistors in series between N-P terminal, with output in either Zero or One state, the voltage measured between the 2 resistors. | 1.125 | 1.275 | V | | VOS Differential | V <sub>OSDIFF</sub> | Difference in V <sub>OS</sub> between a One and a Zero state | _ | _ | mV | | Output short-circuited to GND | ISA ISB | With the output common shorted to GND | _ | 40 | mA | | Output short current | ISAB | | _ | 12 | mA | # 4.10.8.3 MIPI-DSI HS-TX specifications Table 82. MIPI high-speed transmitter DC specifications | Symbol | Parameter | Min | Тур | Max | Unit | |--------------------------------|----------------------------------------------------------------------------|-----|-----|-----|------| | V <sub>CMTX</sub> <sup>1</sup> | High Speed Transmit Static Common Mode Voltage | 150 | 200 | 250 | mV | | $ \Delta V_{CMTX} _{(1,0)}$ | V <sub>CMTX</sub> mismatch when Output is Differential-1 or Differential-0 | _ | | 5 | mV | | $ V_{OD} ^1$ | High Speed Transmit Differential Voltage | 140 | 200 | 270 | mV | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 <sup>&</sup>lt;sup>2</sup> For LVDS in single-channel operation the maximum clock speed is 150 MHz; in dual-channel operation with a single synchronized clock the maximum clock speed is 85 MHz. #### **Electrical characteristics** Table 82. MIPI high-speed transmitter DC specifications (continued) | Symbol | Parameter | Min | Тур | Max | Unit | |--------------------------------|--------------------------------------------------------------------------|-----|-----|------|------| | ΔV <sub>OD</sub> | V <sub>OD</sub> mismatch when Output is Differential-1 or Differential-0 | _ | _ | 10 | mV | | V <sub>OHHS</sub> <sup>1</sup> | High Speed Output High Voltage | — | — | 360 | mV | | Z <sub>OS</sub> | Single Ended Output Impedance | 40 | 50 | 62.5 | Ω | | $\Delta Z_{OS}$ | Single Ended Output Impedance Mismatch | _ | _ | 10 | % | $<sup>^{\</sup>rm I}$ Value when driving into load impedance anywhere in the $Z_{\rm ID}$ range. Table 83. MIPI high-speed transmitter AC specifications | Symbol | Parameter | Min | Тур | Max | Unit | |------------------------------------------------|-------------------------------------------|-----|-----|---------|--------| | $\Delta V_{CMTX(HF)}$ | Common-level variations above 450 MHz | _ | | 15 | mVRMS | | $\Delta V_{CMTX(LF)}$ | Common-level variation between 50-450 MHz | _ | | 25 | mVPEAK | | t <sub>R</sub> and t <sub>F</sub> <sup>1</sup> | Rise Time and Fall Time (20% to 80%) | 100 | _ | 0.35 UI | ps | <sup>&</sup>lt;sup>1</sup> UI is the long-term average unit interval. # 4.10.8.4 MIPI-DSI LP-TX specifications Table 84. MIPI low-power transmitter DC specifications | Symbol | Parameter | Min | Тур | Max | Unit | |------------------------------|-------------------------------------------|-----|-----|-----|------| | V <sub>OH</sub> <sup>1</sup> | Thevenin Output High Level | 1.1 | 1.2 | 1.3 | V | | V <sub>OL</sub> | Thevenin Output Low Level | -50 | | 50 | mV | | $Z_{OLP}^2$ | Output Impedance of Low Power Transmitter | 110 | | | Ω | <sup>&</sup>lt;sup>1</sup> This specification can only be met when limiting the core supply variation from 1.1 V till 1.3 V. Table 85. MIPI low-power transmitter AC specifications | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | T <sub>RLP</sub> /T <sub>FLP</sub> <sup>1</sup> | 15% to 85% Rise Time and Fall Time | _ | | 25 | ns | | T <sub>REOT</sub> <sup>1,2,3</sup> | 30% to 85% Rise Time and Fall Time | _ | | 35 | ns | | T <sub>LP-PULSE-TX</sub> <sup>4</sup> | Pulse width of the LP exclusive-OR clock: First LP exclusive-OR clock pulse after Stop state or last pulse before Stop state | | _ | | ns | | | Pulse width of the LP exclusive-OR clock: All other pulses | 20 | _ | _ | ns | | T <sub>LP-PER-TX</sub> | Period of the LP exclusive-OR clock | 90 | l | | ns | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 <sup>&</sup>lt;sup>2</sup> Although there is no specified maximum for ZOLP, the LP transmitter output impedance ensures the TRLP/TFLP specification is met. Table 85. MIPI low-power transmitter AC specifications (continued) | Symbol | Parameter | Min | Тур | Max | Unit | |------------------------------------|--------------------------|-----|-----|-----|-------| | $\delta V/\delta t_{SR}^{1,5,6,7}$ | Slew Rate @ CLOAD= 0 pF | 30 | | 500 | mV/ns | | | Slew Rate @ CLOAD= 5 pF | 30 | _ | 200 | mV/ns | | | Slew Rate @ CLOAD= 20 pF | 30 | _ | 150 | mV/ns | | | Slew Rate @ CLOAD= 70 pF | 30 | _ | 100 | mV/ns | | C <sub>LOAD</sub> | Load Capacitance | 0 | _ | 70 | pF | C<sub>LOAD</sub> includes the low equivalent transmission line capacitance. The capacitance of TX and RX are assumed to always be <</li> 10 pF. The distributed line capacitance can be up to 50 pF for a transmission line with 2 ns delay. ### 4.10.8.5 MIPI-DSI LP-RX specifications Table 86. MIPI low power receiver DC specifications | Symbol | Parameter | Min | Тур | Max | Unit | |----------------------|-----------------------------------------|-----|-----|-----|------| | V <sub>IH</sub> | Logic 1 input voltage | 880 | _ | 1.3 | mV | | V <sub>IL</sub> | Logic 0 input voltage, not in ULP state | _ | _ | 550 | mV | | V <sub>IL-ULPS</sub> | Logic 0 input voltage, ULP state | _ | _ | 300 | mV | | V <sub>HYST</sub> | Input hysteresis | 25 | _ | _ | mV | Table 87. MIPI low power receiver AC specifications | Symbol | Parameter | Min | Тур | Max | Unit | |----------------------------------|------------------------------|-----|-----|-----|------| | e <sub>SPIKE</sub> 1,2 | Input pulse rejection | _ | _ | 300 | V.ps | | T <sub>MIN-RX</sub> <sup>3</sup> | Minimum pulse width response | 20 | _ | _ | ns | | V <sub>INT</sub> | Peak Interference amplitude | _ | _ | 200 | mV | | f <sub>INT</sub> | Interference frequency | 450 | _ | _ | MHz | $<sup>^{1}</sup>$ Time-voltage integration of a spike above $V_{\rm IL}$ when in LP-0 state or below VIH when in LP-1 state. i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 The rise-time of TREOT starts from the HS common-level at the moment of the differential amplitude drops below 70 mV, due to stopping the differential drive. <sup>&</sup>lt;sup>3</sup> With an additional load capacitance CCM between 0 to 60 pF on the termination center tap at RX side of the lane. <sup>&</sup>lt;sup>4</sup> This parameter value can be lower then TLPX due to differences in rise vs. fall signal slopes and trip levels and mismatches between Dp and Dn LP transmitters. Any LP exclusive-OR pulse observed during HS EoT (transition from HS level to LP-11) is glitch behavior as described in Low-Power Receiver section. <sup>&</sup>lt;sup>5</sup> When the output voltage is between 15% and below 85% of the fully settled LP signal levels. <sup>&</sup>lt;sup>6</sup> Measured as average across any 50 mV segment of the output signal transition. <sup>&</sup>lt;sup>7</sup> This value represents a corner point in a piecewise linear curve. <sup>&</sup>lt;sup>2</sup> An impulse below this value will not change the receiver state. <sup>&</sup>lt;sup>3</sup> An input pulse greater than this value shall toggle the output. ## 4.10.8.6 MIPI-DSI LP-CD specifications Table 88. MIPI contention detector DC specifications | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------|------------------------------|-----|-----|-----|------| | V <sub>IHCD</sub> | Logic 1 contention threshold | 450 | _ | _ | mV | | V <sub>ILCD</sub> | Logic 0 contention threshold | | | 200 | mV | ## 4.10.8.7 MIPI-DSI DC specifications Table 89. MIPI input characteristics DC specifications | Symbol | Parameter | Min | Тур | Max | Unit | |----------------------------------------|---------------------------------------------------------------------|-------|-----|------|------| | V <sub>PIN</sub> | Pad signal voltage range | -50 | _ | 1350 | mV | | I <sub>LEAK</sub> 1 | Pin leakage current | -10 | _ | 10 | μΑ | | V <sub>GNDSH</sub> | Ground shift | -50 | _ | 50 | mV | | V <sub>PIN(absmax)</sub> <sup>2</sup> | Maximum pin voltage level | -0.15 | _ | 1.45 | V | | T <sub>VPIN(absmax)</sub> <sup>3</sup> | Maximum transient time above $V_{PIN(max)}$ or below $V_{PIN(min)}$ | _ | | 20 | ns | When the pad voltage is within the signal voltage range between V<sub>GNDSH(min)</sub> to VOH + V<sub>GNDSH(max)</sub> and the Lane Module is in LP receive mode. ### 4.10.9 PCIe 3.0 PHY Parameters The TX and RX eye diagrams specifications are per the template shown in the following figure. The summary of specifications is shown in Table 90 and Table 91. Note that the time closure (1–A OPENING) in the eye templates needs not match jitter specifications in the Standards Specifications, as there are such discrepancies in some Standards Specifications. The design meets the tightest of specifications in case of discrepancy. i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 <sup>&</sup>lt;sup>2</sup> This value includes ground shift. <sup>&</sup>lt;sup>3</sup> The voltage overshoot and undershoot beyond the V<sub>PIN</sub> is only allowed during a single 20 ns window after any LP-0 to LP-1 transition or vice versa. For all other situations it must stay within the V<sub>PIN</sub> range. Figure 38. TX and RX eye diagram template Table 90. PCIe transmitter eye specifications for example standards | | UI | A <sub>OPENING</sub> | B <sub>OPENING</sub> | A <sub>OPENING</sub> | B <sub>OPENING</sub> | V <sub>DIFFp-p</sub> min | V <sub>DIFFp-p</sub> max | |-------------------------------------|-----|----------------------|----------------------|----------------------|----------------------|--------------------------|--------------------------| | | ps | UI ps mV | | ps | | ıV | | | PCI Express Gen 1 Transition Bit | 400 | 0.75 | 0 | 300 | 0 | 800 | 1200 <sup>1</sup> | | PCI ExpressGen 1 De-emphasized Bit | 400 | 0.75 | 0 | 300 | 0 | 505 | 757 | | PCI Express Gen 2 Transition Bit | 200 | 0.75 | 0 | 150 | 0 | 800 | 1200 <sup>1</sup> | | PCI Express Gen 2 De-emphasized Bit | 200 | 0.75 | 0 | 150 | 0 | 379 | 850 | <sup>&</sup>lt;sup>1</sup> V<sub>DIFFp-p</sub> eye opening is limited to VDDIO under matched termination conditions. Table 91. PCle receiver eye specifications for example standards | | UI | A <sub>OPENING</sub> | B <sub>OPENING</sub> | A <sub>OPENING</sub> | B <sub>OPENING</sub> | V <sub>DIFFp-p</sub> min | V <sub>DIFFp-p</sub> max | |--------------------------------------------|-----|----------------------|----------------------|----------------------|----------------------|--------------------------|--------------------------| | | ps | UI ps | | UI | | n | ıV | | PCI Express Gen 1 Transition Bit | 400 | 0.4 | 0 | 160 | 0 | 175 | 1200 | | PCI Express Gen 2 Transition Bit | 200 | 0 | 0 | 0 | 0 | 100 | 1200 | | PCI Express Gen 3 Virtual EYE <sup>1</sup> | 125 | 0.3 | 0 | 38 | 0 | 25 | 1300 | <sup>&</sup>lt;sup>1</sup> PCIE 3.0 8 GT/s measured using PCIE reference equalizer + CDR per PCIE specification. Table 92. PCIe differential output driver characteristics (including board and load) | Parameter | Min | Тур | Max | Units | Notes | |-----------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------|------------------------|--------------|--------| | Output Rise and fall time T <sub>R</sub> , T <sub>F</sub> | 175 | _ | 350 | ps | 1 | | Output Rise/Fall matching | _ | _ | 20 | % | 1, 2 | | Output skewT <sub>OSKEW</sub> | _ | _ | 50 | ps | _ | | Initialization time from assertion of TXOE | 100 | _ | _ | ns | _ | | Initialization time from assertion of TXENA | _ | 10 | _ | μs | _ | | Transmission line characteristic impedance (Z <sub>O</sub> ) | _ | 50 | _ | Ω | _ | | Driver output impedance, single ended (small signal @ Vout=Vcm) | _ | 1000 | _ | Ω | _ | | Output single ended voltage (RS= 33, RT= 50 $\Omega$ ) V <sub>OH</sub> I <sub>OH</sub> @ 6 * I <sub>R</sub> V <sub>OL</sub> | 0.65<br>-13<br>-0.20 | 0.71<br>-14.2<br>0.00 | 0.85<br>-17<br>0.05 | V<br>mA<br>V | 3, 4 | | Output common mode voltage (RS = 33, RT= 50 $\Omega$ ) VocM $\Delta$ VocM (DC) $\Delta$ VocM (AC) | 0.25<br>-0.015<br>-0.050 | 0.375 | 0.55<br>0.015<br>0.050 | V | 5<br>6 | | Buffer induced deterministic jitter (absolute, pk-pk) | _ | _ | 4 | ps | 7,8 | | Reference Buffer Dynamic Power (Digital) | _ | 0.015 | 0.66 | μΑ | 9 | | Reference Buffer Dynamic Power (Analog) | _ | 2.8 | 3.14 | mA | 9 | | Output Buffer Dynamic Power (Digital) | _ | 0.035 | 1.8 | μΑ | 9 | | Output Buffer Dynamic Power (Analog) | _ | 18.9 | 22.11 | mA | 9 | When the output is transitioning between logic 0 and logic 1, or logic 1 and logic 0, and driving a terminated transmission line, the outputs monotonically transition between VOL and VOH, VOH, and VOL respectively. Target rise and fall times observed at the receiver and are primarily set by board trace impedance and Load capacitance. Rise and fall times are defined by 25% and 75% crossing points. Typ: TT, VDD=1.0 V, VD18=1.8 V, 25 °C Max: FF, VDD=1.1 V, VD18=1.98 V, 125 °C Dynamic: TXENA=1, TXOE=1 Static: TXENA=0, TXOE=1 <sup>&</sup>lt;sup>2</sup> Calculated as: $2 \times (TR-TF) / (TR+TF)$ $<sup>^3</sup>$ I<sub>R</sub> is proportional to the reference current. Measured across RT. The primary contributor to output voltage spread is VDD spread, and so a VDD tighter than $\pm 10\%$ may be required to achieve this spread. <sup>&</sup>lt;sup>4</sup> Higher output voltages may occur depending on load, power supply, and selected output drive. Higher output voltages may transiently occur during initialization period following TXENA assertion. <sup>&</sup>lt;sup>5</sup> Peak change in output differential voltage when driving a logic 0 and when driving a logic 1 under DC conditions. <sup>&</sup>lt;sup>6</sup> Peak change in output differential voltage when driving a logic 0 and when driving a logic 1 under AC conditions. Measured under "clean power supply and ground" conditions, and after de-embedding the jitter of the input, measured over a time span of 1000 cycles <sup>&</sup>lt;sup>8</sup> Power supply induced jitter is included under this category, and the power supply variation is to be less than 8mVpp. Note that customer has to be uncommonly careful with power supply fidelity due to the small jitter numbers. <sup>9</sup> Power consumption is simulated under the following conditions: ### 4.10.9.1 PCIE\_REXT reference resistor connection The following figure shows the PCIE REXT reference resistor connection. Figure 39. PCIE\_REXT reference resistor connection ### 4.10.9.2 PCIE\_REF\_CLK Contact an NXP representative to obtain the hardware development guide for this device, which contains details on the PCIe reference clock requirements. # 4.10.10 Pulse Width Modulator (PWM) Timing Parameters This section describes the electrical information of the PWM. The PWM can be programmed to select one of three clock signals as its source frequency. The selected clock signal is passed through a prescaler before being input to the counter. The output is available at the pulse-width modulator output (PWMO) external pin. The following figure depicts the timing of the PWM, and Table 93 lists the PWM timing parameters. Figure 40. PWM Timing **Table 93. PWM Output Timing Parameters** | ID | Parameter | Min | Max | Unit | |----|-----------------------------|-----|---------|------| | _ | PWM Module Clock Frequency | 0 | ipg_clk | MHz | | P1 | PWM output pulse width high | 15 | _ | ns | | P2 | PWM output pulse width low | 15 | _ | ns | # 4.10.11 LCD controller (LCDIF) parameters Figure 41 shows the LCDIF timing, and the table below lists the timing parameters. Figure 41. LCD Timing **Table 94. LCD Timing Parameters** | ID | Parameter | Symbol | Min | Max | Unit | |----|---------------------------------------------------------------------|----------------|-----|-----|------| | L1 | LCD pixel clock frequency | tCLK(LCD) | _ | 80 | MHz | | L2 | LCD pixel clock high (falling edge capture) | tCLKH(LCD) | 6 | _ | ns | | L3 | LCD pixel clock low (rising edge capture) | tCLKL(LCD) | 6 | _ | ns | | L4 | LCD pixel clock high to data valid (falling edge capture) | td(CLKH-DV) | -1 | 1 | ns | | L5 | LCD pixel clock low to data valid (rising edge capture) | td(CLKL-DV) | -1 | 1 | ns | | L6 | LCD pixel clock high to control signal valid (falling edge capture) | td(CLKH-CTRLV) | -1 | 1 | ns | | L7 | LCD pixel clock low to control signal valid (rising edge capture) | td(CLKL-CTRLV) | -1 | 1 | ns | # 4.10.11.1 LCDIF signal mapping The table below lists the details about the mapping signals. **Table 95. LCD Signal Parameters** | Pin name | 8-bit DOTCLK LCD<br>IF | 16-bit DOTCLK LCD<br>IF | 18-bit DOTCLK LCD<br>IF | 24-bit DOTCLK LCD<br>IF | 8-bit DVI LCD<br>IF | |-----------------------------|------------------------|-------------------------|-------------------------|-------------------------|---------------------| | LCD_RS | _ | _ | _ | _ | CCIR_CLK | | LCD_VSYNC*<br>(Two options) | LCD_VSYNC | LCD_VSYNC | LCD_VSYNC | LCD_VSYNC | _ | | LCD_HSYNC | LCD_HSYNC | LCD_HSYNC | LCD_HSYNC | LCD_HSYNC | _ | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 **Table 95. LCD Signal Parameters (continued)** | LCD_DOTCLK | LCD_DOTCLK | LCD_DOTCLK | LCD_DOTCLK | LCD_DOTCLK | _ | |-------------------------|----------------------------------------|----------------------------------|----------------------------------------|----------------------------------|--------| | LCD_ENABLE | LCD_ENABLE | LCD_ENABLE | LCD_ENABLE | LCD_ENABLE | _ | | LCD_D23 | _ | _ | _ | R[7] | _ | | LCD_D22 | _ | _ | _ | R[6] | _ | | LCD_D21 | _ | _ | _ | R[5] | _ | | LCD_D20 | _ | _ | _ | R[4] | _ | | LCD_D19 | _ | _ | _ | R[3] | _ | | LCD_D18 | _ | _ | _ | R[2] | _ | | LCD_D17 | _ | _ | R[5] | R[1] | _ | | LCD_D16 | _ | _ | R[4] | R[0] | _ | | LCD_D15 /<br>VSYNC* | _ | R[4] | R[3] | G[7] | _ | | LCD_D14 /<br>HSYNC** | _ | R[3] | R[2] | G[6] | _ | | LCD_D13 /<br>LCD_DOTCLK | _ | R21] | R[1] | G[5] | _ | | LCD_D12 /<br>ENABLE** | _ | R[1] | R[0] | G[4] | _ | | LCD_D11 | _ | R[0] | G[5] | G[3] | _ | | LCD_D10 | _ | G[5] | G[4] | G[2] | _ | | LCD_D9 | _ | G[4] | G[3] | G[1] | _ | | LCD_D8 | _ | G[3] | G[2] | G[0] | _ | | LCD_D8 | _ | G[3] | G[2] | G[0] | _ | | LCD_D7 | R[2] | G[2] | G[1] | B[7] | Y/C[7] | | LCD_D6 | R[1] | G[1] | G[0] | B[6] | Y/C[6] | | LCD_D5 | R[0] | G[0] | B[5] | B[5] | Y/C[5] | | LCD_D4 | G[2] | B[4] | B[4] | B[4] | Y/C[4] | | LCD_D3 | G[1] | B[3] | B[3] | B[3] | Y/C[3] | | LCD_D2 | G[0] | B[2] | B[2] | B[2] | Y/C[2] | | LCD_D1 | B[1] | B[1] | B[1] | B[1] | Y/C[1] | | LCD_D0 | B[0] | B[0] | B[0] | B[0] | Y/C[0] | | LCD_RESET | LCD_RESET | LCD_RESET | LCD_RESET | LCD_RESET | _ | | LCD_BUSY /<br>LCD_VSYNC | LCD_BUSY (or<br>optional<br>LCD_VSYNC) | LCD_BUSY (or optional LCD_VSYNC) | LCD_BUSY (or<br>optional<br>LCD_VSYNC) | LCD_BUSY (or optional LCD_VSYNC) | _ | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 ## 4.10.12 FlexSPI (Quad SPI/Octal SPI) timing parameters The FlexSPI interface can work in SDR or DDR modes. It can operate up to 60 MHz at 3.3 V, 166 MHz at 1.8 V SDR mode or 200 MHz at 1.8 V DDR mode. It supports single-ended and differential DQS signaling. FlexSPI supports the following clocking scheme for a read data path: - Dummy read strobe generated by FlexSPI controller and looped back internally (FlexSPIn MCR0[RXCLKSRC] = 0x0) - Dummy read strobe generated by FlexSPI controller and looped back through the DQS pad (FlexSPIn MCR0[RXCLKSRC] = 0x1). It means the I/O cannot be used for another feature. - Read strobe provided by memory device and input from DQS pad (FlexSPIn\_MCR0[RXCLKSRC] = 0x3) ### 4.10.12.1 SDR mode ### 4.10.12.1.1 SDR mode timing diagrams The following write timing diagram is valid for any FlexSPIn\_MCR0[RXCLKSRC] value. Figure 42. FlexSPI write timing diagram (SDR mode) The following read timing diagram is valid for FlexSPIn MCR0[RXCLKSRC] = 0x0 or 0x1. Figure 43. FlexSPI read timing diagram (SDR mode) i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 The following read timing diagram is valid for $FlexSPIn\_MCR0[RXCLKSRC] = 0x3$ . Figure 44. FlexSPI read with DQS timing diagram (SDR mode) ### 4.10.12.1.2 SDR mode timing parameter tables Table 96. FlexSPI timings with FlexSPIn\_MCR0[RXCLKSRC] = 0x0 (SDR mode) | ID | Parameter | Min | Max | Unit | |----|-----------------------------------------|----------|-----|------| | _ | QSPIx[A/B]_SCLK Cycle frequency | _ | 60 | MHz | | t1 | QSPIx[A/B]_SCLK High or Low Time | 7.5 | _ | ns | | t2 | QSPIx[A/B]_SSy_B pulse width | 1 | _ | SCLK | | t3 | QSPIx[A/B]_SSy_B Lead Time <sup>1</sup> | TCSS+0.5 | _ | SCLK | | t4 | QSPIx[A/B]_SSy_B Lag Time <sup>1</sup> | TCSH | _ | SCLK | | t5 | QSPIx[A/B]_DATAy output Delay | _ | 1 | ns | | t6 | QSPIx[A/B]_DATAy Setup Time | 6 | _ | ns | | t7 | QSPIx[A/B]_DATAy Hold Time | 0 | _ | ns | Timing is controlled from FLSHxCR1 register (x=A1, A2, B1, or B2). Table 97. FlexSPI timings with FlexSPIn\_MCR0[RXCLKSRC] = 0x1 (SDR mode) | ID | Parameter | Min | Max | Unit | |----|-----------------------------------------|----------|-----|------| | | QSPIx[A/B]_SCLK Cycle frequency | _ | 166 | MHz | | t1 | QSPIx[A/B]_SCLK High or Low Time | 2.7 | _ | ns | | t2 | QSPIx[A/B]_SSy_B pulse width | 1 | _ | SCLK | | t3 | QSPIx[A/B]_SSy_B Lead Time <sup>1</sup> | TCSS+0.5 | _ | SCLK | | t4 | QSPIx[A/B]_SSy_B Lag Time <sup>1</sup> | TCSH | _ | SCLK | | t5 | QSPIx[A/B]_DATAy output Delay | _ | 1 | ns | | t6 | QSPIx[A/B]_DATAy Setup Time | 1 | _ | ns | | t7 | QSPIx[A/B]_DATAy Hold Time | 2 | _ | ns | #### **Electrical characteristics** Table 98. FlexSPI timings with FlexSPIn\_MCR0[RXCLKSRC] = 0x3 (SDR mode) | ID | Parameter | Min | Max | Unit | |----|-------------------------------------------|------------|------|------| | _ | QSPIx[A/B]_DQS Cycle frequency | _ | 200 | MHz | | t1 | QSPIx[A/B]_SCLK High or Low Time | 2.25 | _ | ns | | t2 | QSPIx[A/B]_SSy_B pulse width <sup>1</sup> | CSINTERVAL | _ | SCLK | | t3 | QSPIx[A/B]_SSy_B Lead Time <sup>2</sup> | TCSS+0.5 | _ | SCLK | | t4 | QSPIx[A/B]_SSy_B Lag Time <sup>2</sup> | TCSH | _ | SCLK | | t5 | QSPIx[A/B]_DATAy output Delay | _ | 1 | ns | | t8 | QSPIx[A/B]_DQS / QSPIx[A/B]_DATAy delta | -0.65 | 0.65 | ns | Minimum is 2 SCLK cycles even if CSINTERVAL value is less than 2. ### 4.10.12.2 DDR mode ### 4.10.12.2.1 DDR mode timing diagrams Figure 45. FlexSPI write timing diagram (DDR mode) Figure 46. FlexSPI read timing diagram (DDR mode) i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 <sup>&</sup>lt;sup>1</sup> Timing is controlled from FLSHxCR1 register (x=A1, A2, B1, or B2). <sup>&</sup>lt;sup>2</sup> Timing is controlled from FLSHxCR1 register (x=A1, A2, B1, or B2). Figure 47. FlexSPI read with DQS timing diagram (DDR mode) Table 99. FlexSPI timings with FlexSPIn\_MCR0[RXCLKSRC] = 0x0 (DDR mode) | ID | Parameter | Min | Max | Unit | |----|-----------------------------------------|--------------|-----|------| | _ | QSPIx[A/B]_SCLK Cycle frequency | _ | 30 | MHz | | t1 | QSPIx[A/B]_SCLK High or Low Time | 15 | _ | ns | | t2 | QSPIx[A/B]_SSy_B pulse width | 1 | _ | SCLK | | t3 | QSPIx[A/B]_SSy_B Lead Time <sup>1</sup> | (TCSS+0.5)/2 | _ | SCLK | | t4 | QSPIx[A/B]_SSy_B Lag Time <sup>1</sup> | TCSH/2 | _ | SCLK | | t5 | QSPIx[A/B]_DATAy output valid time | 6.5 | _ | ns | | t6 | QSPIx[A/B]_DATAy output hold time | 6.5 | _ | ns | | t7 | QSPIx[A/B]_DATAy Setup Time | 6 | _ | ns | | t8 | QSPIx[A/B]_DATAy Hold Time | 0 | _ | ns | <sup>&</sup>lt;sup>1</sup> Timing is controlled from FLSHxCR1 register (x=A1, A2, B1, or B2). Table 100. FlexSPI timings with FlexSPIn\_MCR0[RXCLKSRC] = 0x1 (DDR mode) | ID | Parameter | Min | Max | Unit | |----|-----------------------------------------|--------------|-----|------| | _ | QSPIx[A/B]_SCLK Cycle frequency | _ | 83 | MHz | | t1 | QSPIx[A/B]_SCLK High or Low Time | 5.4 | _ | ns | | t2 | QSPIx[A/B]_SSy_B pulse width | 1 | _ | SCLK | | t3 | QSPIx[A/B]_SSy_B Lead Time <sup>1</sup> | (TCSS+0.5)/2 | _ | SCLK | | t4 | QSPIx[A/B]_SSy_B Lag Time <sup>1</sup> | TCSH/2 | _ | SCLK | | t5 | QSPIx[A/B]_DATAy output valid time | 2 | _ | ns | | t6 | QSPIx[A/B]_DATAy output hold time | 2 | _ | ns | | t7 | QSPIx[A/B]_DATAy Setup Time | 1 | _ | ns | | t8 | QSPIx[A/B]_DATAy Hold Time | 1 | _ | ns | <sup>&</sup>lt;sup>1</sup> Timing is controlled from FLSHxCR1 register (x=A1, A2, B1, or B2). Table 101. FlexSPI timings with FlexSPI $n_MCR0[RXCLKSRC] = 0x3$ (DDR mode) | ID | Parameter | Min | Max | Unit | |-----|-----------------------------------------|--------------|------|------| | _ | QSPIx[A/B]_SCLK Cycle frequency | _ | 200 | MHz | | t1 | QSPIx[A/B]_SCLK High or Low Time | 2.25 | _ | ns | | t2 | QSPIx[A/B]_SSy_B pulse width | 1 | _ | SCLK | | t3 | QSPIx[A/B]_SSy_B Lead Time <sup>1</sup> | (TCSS+0.5)/2 | _ | SCLK | | t4 | QSPIx[A/B]_SSy_B Lag Time <sup>1</sup> | TCSH/2 | _ | SCLK | | t5 | QSPIx[A/B]_DATAy output valid time | 0.65 | _ | ns | | t6 | QSPIx[A/B]_DATAy output hold time | 0.65 | _ | ns | | t9 | QSPIx[A/B]_DATAy Setup Skew | _ | 0.65 | ns | | t10 | QSPIx[A/B]_DATAy Hold Skew | _ | 0.65 | ns | <sup>&</sup>lt;sup>1</sup> Timing is controlled from FLSHxCR1 register (x=A1, A2, B1, or B2). # 4.10.13 Secure JTAG controller (SJC) # 4.10.13.1 Internal pull-up/pull-down configuration The following table describes the default configuration of internal pull-ups and pull-downs of the JTAG interface. External pull-ups and pull-downs are needed when this interface is routed to a connector. Table 102. JTAG default configuration for internal pull-up/pull-down | Ball name | Internal pull setting <sup>1</sup> | Typical pull value | Unit | |------------------|------------------------------------|--------------------|------| | JTAG_TMS | PU | 50 | ΚΩ | | JTAG_TCK | PD | | | | JTAG_TDI | PU | | | | TEST_MODE_SELECT | PD | | | <sup>&</sup>lt;sup>1</sup> PU = pull-up; PD = pull-down # 4.10.13.2 JTAG timing parameters Figure 48 depicts the SJC test clock input timing. Figure 49 depicts the SJC boundary scan timing. Figure 50 depicts the SJC test access port. Signal parameters are listed in Table 103. Figure 48. Test Clock Input Timing Diagram Figure 49. Boundary system (JTAG) timing diagram i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 #### **Electrical characteristics** Figure 50. Test Access Port Timing Diagram Table 103. JTAG Timing | ID | Parameter <sup>1,2</sup> | All Freq | Unit | | |------|---------------------------------------------------------------------|----------|------|------| | | Parameter 7 | Min | Max | Unit | | SJ0 | JTAG_TCK frequency of operation 1/(3xT <sub>DC</sub> ) <sup>1</sup> | 0.001 | 22 | MHz | | SJ1 | JTAG_TCK cycle time in crystal mode | 45 | _ | ns | | SJ2 | JTAG_TCK clock pulse width measured at V <sub>M</sub> <sup>2</sup> | 22.5 | _ | ns | | SJ3 | JTAG_TCK rise and fall times | _ | 3 | ns | | SJ4 | Boundary scan input data set-up time | 5 | _ | ns | | SJ5 | Boundary scan input data hold time | 24 | _ | ns | | SJ6 | JTAG_TCK low to output data valid | _ | 40 | ns | | SJ7 | JTAG_TCK low to output high impedance | _ | 40 | ns | | SJ8 | JTAG_TMS, JTAG_TDI data set-up time | 5 | _ | ns | | SJ9 | JTAG_TMS, JTAG_TDI data hold time | 25 | _ | ns | | SJ10 | JTAG_TCK low to JTAG_TDO data valid | _ | 44 | ns | | SJ11 | JTAG_TCK low to JTAG_TDO high impedance | | 44 | ns | <sup>&</sup>lt;sup>1</sup> T<sub>DC</sub> = target frequency of SJC <sup>&</sup>lt;sup>2</sup> V<sub>M</sub> = mid-point voltage # 4.10.14 SPDIF Timing Parameters The Sony/Philips Digital Interconnect Format (SPDIF) data is sent using the bi-phase marking code. When encoding, the SPDIF data signal is modulated by a clock that is twice the bit rate of the data signal. Table 104, Figure 51, and Figure 52 show SPDIF timing parameters for the Sony/Philips Digital Interconnect Format (SPDIF), including the timing of the modulating Rx clock (SPDIF\_SR\_CLK) for SPDIF in Rx mode and the timing of the modulating Tx clock (SPDIF\_ST\_CLK) for SPDIF in Tx mode. | | - | | | | |-----------------------------------------------------------------------------------|-----------|-------------|---------------------|--------| | Parameter. | Comple of | Timing Para | 11:4 | | | Parameter | Symbol | Min | Max | - Unit | | SPDIF_IN Skew: asynchronous inputs, no specs apply | _ | _ | 0.7 | ns | | SPDIF_OUT output (Load = 50pf) • Skew • Transition rising • Transition falling | | _<br>_<br>_ | 1.5<br>24.2<br>31.3 | ns | | SPDIF_OUT output (Load = 30pf) • Skew • Transition rising • Transition falling | | _<br>_<br>_ | 1.5<br>13.6<br>18.0 | ns | | Modulating Rx clock (SPDIF_SR_CLK) period | srckp | 40.0 | _ | ns | | SPDIF_SR_CLK high period | srckph | 16.0 | _ | ns | | SPDIF_SR_CLK low period | srckpl | 16.0 | _ | ns | | Modulating Tx clock (SPDIF_ST_CLK) period | stclkp | 40.0 | _ | ns | | SPDIF_ST_CLK high period | stclkph | 16.0 | _ | ns | | SPDIF_ST_CLK low period | stclkpl | 16.0 | _ | ns | **Table 104. SPDIF Timing Parameters** Figure 51. SPDIF\_SR\_CLK Timing Diagram Figure 52. SPDIF\_ST\_CLK Timing Diagram i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 # 4.10.15 UART I/O configuration and timing parameters #### 4.10.15.0.1 UART Transmitter The following figure depicts the transmit timing of UART in the RS-232 serial mode, with 8 data bit/1 stop bit format. Table 105 lists the UART RS-232 serial mode transmit timing characteristics. Figure 53. UART RS-232 Serial Mode Transmit Timing Diagram Table 105. UART RS-232 Serial Mode Transmit Timing Parameters | ID | Parameter | Symbol | Min | Мах | Unit | |-----|-------------------|-------------------|-----------------------------------------------------|-------------------------------------------------|------| | UA1 | Transmit Bit Time | t <sub>Tbit</sub> | 1/F <sub>baud_rate</sub> 1 - T <sub>ref_clk</sub> 2 | 1/F <sub>baud_rate</sub> + T <sub>ref_clk</sub> | _ | F<sub>baud\_rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (LPUART\_clk frequency)/(SBR[12:0] × (OSR+1)). #### 4.10.15.0.2 UART Receiver The following figure depicts the RS-232 serial mode receive timing with 8 data bit/1 stop bit format. Table 106 lists serial mode receive timing characteristics. Figure 54. UART RS-232 Serial Mode Receive Timing Diagram Table 106. RS-232 Serial Mode Receive Timing Parameters | ID | Parameter | Symbol | Min | Мах | Unit | |-----|-------------------------------|-------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------|------| | UA2 | Receive Bit Time <sup>1</sup> | t <sub>Rbit</sub> | 1/F <sub>baud_rate</sub> <sup>2</sup> –<br>1/(16 × F <sub>baud_rate</sub> ) | 1/F <sub>baud_rate</sub> +<br>1/(16 × F <sub>baud_rate</sub> ) | _ | <sup>1</sup> The UART receiver can tolerate 1/((OSR+1) × Fbaud\_rate) tolerance in each bit, but accumulation tolerance in one frame must not exceed 3/((OSR+1) × Fbaud\_rate). i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 $<sup>^2</sup>$ T<sub>ref\_clk</sub>: The period of UART reference clock ref\_clk (LPUART\_clk after SBR divider). F<sub>baud\_rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (LPUART\_clk frequency)/(SBR[12:0] × (OSR+1)). ### 4.10.15.0.3 UART IrDA Mode Timing The following subsections give the UART transmit and receive timings in IrDA mode. #### **UART IrDA Mode Transmitter** The following figure depicts the UART IrDA mode transmit timing, with 8 data bit/1 stop bit format. Table 107 lists the transmit timing characteristics. Figure 55. UART IrDA Mode Transmit Timing Diagram **Table 107. IrDA Mode Transmit Timing Parameters** | ID | Parameter | Symbol | Min | Max | Unit | |-----|--------------------------------|-----------------------|------------------------------------------------------------------|------------------------------------------------------------------|------| | UA3 | Transmit Bit Time in IrDA mode | t <sub>TIRbit</sub> | 1/F <sub>baud_rate</sub> 1 – T <sub>ref_clk</sub> 2 | 1/F <sub>baud_rate</sub> + T <sub>ref_clk</sub> | _ | | UA4 | Transmit IR Pulse Duration | t <sub>TIRpulse</sub> | $(TNP+1)/(OSR+1) \times (1/F_{baud\_rat}$<br>e) - $T_{ref\_clk}$ | $(TNP+1)/(OSR+1) \times (1/F_{baud\_rat}$<br>e) + $T_{ref\_clk}$ | _ | F<sub>baud\_rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (LPUART\_clk frequency)/(SBR[12:0] × (OSR+1)). #### **UART IrDA Mode Receiver** The following figure depicts the UART IrDA mode receive timing, with 8 data bit/1 stop bit format. Table 108 lists the receive timing characteristics. Figure 56. UART IrDA Mode Receive Timing Diagram **Table 108. IrDA Mode Receive Timing Parameters** | ID | Parameter | Symbol | Min | Max | Unit | |-----|--------------------------------------------|-----------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------|------| | UA5 | Receive Bit Time <sup>1</sup> in IrDA mode | t <sub>RIRbit</sub> | 1/F <sub>baud_rate</sub> <sup>2</sup> –<br>1/(16 × F <sub>baud_rate</sub> ) | 1/F <sub>baud_rate</sub> +<br>1/(16 × F <sub>baud_rate</sub> ) | _ | | UA6 | Receive IR Pulse Duration | t <sub>RIRpulse</sub> | 1.41 μs | (5/16) × (1/F <sub>baud_rate</sub> ) | _ | The UART receiver can tolerate 1/((OSR+1) × Fbaud\_rate) tolerance in each bit. But accumulation tolerance in one frame must not exceed 3/((OSR+1) × Fbaud\_rate). i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 $<sup>^2</sup>$ T<sub>ref\_clk</sub>: The period of UART reference clock ref\_clk (LPUART\_clk after SBR divider). #### **Electrical characteristics** ### 4.10.16 USB 2.0 PHY Parameters ## 4.10.16.1 USB 2.0 PHY Transmitter specifications This section describes the transmitter specifications for USB2.0 PHY. ## 4.10.16.1.1 USB 2.0 PHY full-speed/low-speed transmitter specifications The following table lists the full-speed/low-speed (FS/LS) transmitter specifications for USB2.0 PHY. Table 109. USB 2.0 PHY FS/LS transmitter specifications | Symbol | Description | Min | Тур | Max | Units | |--------|---------------------------------------------------------------------------|------|-----|--------|-------| | VOL | Output Voltage Low | 0 | _ | 0.3 | V | | VOH | Output Voltage High (Driven) | 2.8 | _ | 3.6 | V | | VOSE1 | Single Ended One (SE1) | 0.8 | _ | | V | | VCRS | Output Signal Cross Over Voltage | 1.3 | _ | 2.0 | V | | TFR | Driver Rise Time - FS | 4 | _ | 20 | ns | | TLR | Driver Rise Time - LS | 75 | _ | 300 | ns | | TFF | Driver Fall Time - FS | 4 | _ | 20 | ns | | TLF | Driver Fall Time - LS | 75 | _ | 300 | ns | | TFRFM | Differential Rise and Fall Time Matching - FS | 90 | _ | 111.11 | % | | TLRFM | Differential Rise and Fall Time Matching - LS | 80 | _ | 125 | % | | ZHSDRV | Driver Output Resistance (Also serves as HS Termination) | 40.5 | _ | 49.5 | Ω | | TDJ1 | Source Jitter (Next Transition) - FS | -3.5 | _ | 3.5 | ns | | TDJ2 | Source Jitter (Paired Transition) - FS | -4 | _ | 4 | ns | | TFDEOP | Source Jitter (Differential to SE0 transition) - FS | -2 | _ | 5 | ns | | TFEOPT | Source SE0 interval of EOP - FS | 160 | _ | 175 | ns | | TDDJ1 | Source Jitter in downstream direction (Next Transition) - LS | -25 | _ | 25 | ns | | TDDJ2 | Source Jitter in downstream direction (Paired Transition) - LS | -14 | _ | 14 | ns | | TUDJ1 | Source Jitter in upstream direction (Next Transition) - LS | -95 | _ | 95 | ns | | TUDJ2 | Source Jitter in upstream direction (Paired Transition) - LS | -150 | _ | 150 | ns | | TLDEOP | Source Jitter in upstream direction (Differential to SE0 transition) - LS | -40 | _ | 100 | ns | | TLEOPT | Source SE0 interval of EOP - LS | 1.25 | _ | 1.5 | μs | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 <sup>&</sup>lt;sup>2</sup> Fbaud\_rate: Baud rate frequency. The maximum baud rate the UART can support is (LPUART\_clk frequency)/(SBR[12:0] × (OSR+1)). # 4.10.16.2 USB 2.0 PHY high-speed transmitter specifications The following table lists the high-speed (HS) transmitter specifications for USB 2.0 PHY. Table 110. USB 2.0 PHY HS transmitter specifications | Symbol/Parameter | Description | Min | Тур | Max | Units | |----------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|-----|--------|-------| | HSOI | High Speed Idle Level | -10 | _ | 10 | mV | | VHSTERM | Termination Voltage in High Speed | -10 | _ | 10 | mV | | VHSOL | High Speed Data Signaling Low | -10 | _ | 10 | mV | | VCHIRPJ | Chirp J (Differential Voltage) | 700 | _ | 1100 | mV | | VCHIRPK | Chirp K (Differential Voltage) | -900 | _ | -500 | mV | | ZHSDRV | Driver Output Resistance | 40.5 | _ | 49.5 | Ω | | THSR | Rise Time (10% to 90%) | 100 | _ | _ | ps | | THSF | Fall Time (10% to 90%) | 100 | _ | _ | ps | | HS Eye Opening: Template 1 | Differential eye opening at 37.5% US and 62.5% UI for a hub measured at TP2 and for a device without a captive cable measured at TP3. | -300 | _ | 300 | mV | | HS Eye Opening: Template 2 | Differential eye opening at 37.5% US and 62.5% UI for a device with a captive cable measured at TP2. | -175 | _ | 175 | mV | | HS Jitter: Template 1 | Peak-Peak Jitter at Zero crossing for a hub measured at | _ | _ | 15 | %UI | | | TP2 and for a device without captive cable measured at TP3. | _ | _ | 312.5 | ps | | HS Jitter: Template 2 | Peak-Peak Jitter at Zero crossing for a device with captive cable measured at TP2. | | _ | 25 | %UI | | | | | _ | 520.83 | ps | # 4.10.16.3 USB 2.0 PHY receiver specifications This section describes the receiver specifications implemented in USB 2.0 PHY. ## 4.10.16.3.1 USB 2.0 PHY full-speed/low-speed (FS/LS) receiver specifications Table 111. USB 2.0 PHY FS/LS receiver specifications | Symbol | Description | Min | Тур | Max | Units | |--------|-----------------------------------------------|-------|-----|------|-------| | VIH | Input Voltage Level - High (Driven) | 2 | _ | _ | V | | VIHZ | Input Voltage Level - High (Floating) | 2.7 | | 3.6 | V | | VIL | Input Voltage Level - Low | _ | _ | 0.8 | V | | VTH | Switching Threshold | 0.8 | _ | 2.0 | V | | VCM | Common Mode Range | 0.8 | _ | 2.5 | V | | TJR1 | Receiver Jitter Budget (Next Transition) - FS | -18.5 | _ | 18.5 | ns | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 #### **Electrical characteristics** Table 111. USB 2.0 PHY FS/LS receiver specifications (continued) | Symbol | Description | Min | Тур | Max | Units | |--------|---------------------------------------------------------------|------|-----|-----|-------| | TJR2 | Receiver Jitter Budget (Paired Transition) - FS | -9 | _ | 9 | ns | | TFEOPR | Receiver EOP Interval of EOP - FS | 82 | _ | _ | ns | | TUJR1 | US Port Differential Receiver Jitter (Next Transition) - LS | -152 | _ | 152 | ns | | TUJR2 | US Port Differential Receiver Jitter (Paired Transition) - LS | -200 | _ | 200 | ns | | TDJR1 | DS Port Differential Receiver Jitter (Next Transition) - LS | -75 | _ | 75 | ns | | TDJR2 | DS Port Differential Receiver Jitter (Paired Transition) - LS | -45 | _ | 45 | ns | | TLEOPR | Receiver EOP Interval of EOP - LS | 670 | | | ns | ### 4.10.16.3.2 USB 2.0 PHY high-speed receiver specifications The following table lists the high-speed (HS) receiver specifications for USB 2.0 PHY. Table 112. USB 2.0 PHY HS receiver specifications | Symbol/Parameter | Symbol/Parameter Description | | | | | |---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---|--------|-----| | VHSCM | HS RX input common mode voltage range. | -50 | _ | 500 | mV | | ZHSDRV | HS RX input termination (Same as Driver output resistance). | 40.5 | _ | 49.5 | Ω | | HSRX Jitter: Template 3 | HS RX Peak-Peak Jitter specification at differential zero crossing for a | _ | _ | 20 | %UI | | | device with captive cable when signal applied at TP2. | _ | _ | 416.66 | ps | | HSRX Jitter: Template 4 | HS RX Peak-Peak Jitter specification at differential zero crossing for a | _ | _ | 30 | %UI | | | device without captive cable at TP3 and for a hub at TP2. | _ | _ | 625 | ps | | HSRX Input Eye Opening:<br>Template 3 | | | _ | 275 | mV | | HSRX Input Eye Opening:<br>Template 4 | HS RX differential sensitivity specification at 35% and 65% UI for a device without captive cable when signal is applied at TP3 and for a hub when a signal is applied at TP2. | -150 | _ | 150 | mV | ## 4.10.16.3.3 USB 2.0 PHY high-speed envelope detector specifications The following table lists the high-speed (HS) Envelope Detector Specifications of USB 2.0 PHY. Table 113. USB 2.0 PHY HS envelope detector specifications | Symbol | Description | Min | Тур | Max | Units | |--------|-------------------------------------------------------------------|-----|-----|-----|-------| | VHSSQ | HS Squelch Detection threshold (differential signal amplitude) | 100 | _ | 150 | mV | | VHSDSC | HS Disconnect Detection threshold (differential signal amplitude) | 525 | _ | 625 | mV | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 ## 4.10.16.4 USB 2.0 PHY full-speed/high-speed terminations specification The following table lists the full-speed/low-speed (FS/LS) Terminations Specification of USB 2.0 PHY. Table 114. USB 2.0 PHY FS/LS terminations specification | Symbol | Description | Min | Тур | Max | Units | |--------|-------------------------------------------------|-------|-----|------|-------| | RPU | Bus Pull-Up resistor on US Port in IDLE State | 900 | _ | 1575 | Ω | | | Bus Pull-Up resistor on US Port in ACTIVE State | 1425 | _ | 3090 | Ω | | RPD | Bus Pull-Down resistor on DS Port | 14.25 | _ | 24.8 | ΚΩ | | VTERM | Termination Voltage for US Port Pull-Up (RPU) | 3.0 | | 3.6 | V | ## 4.10.16.5 Voltage threshold specification The following table lists the OTG Comparator Specifications of USB2.0 PHY. Table 115. USB 2.0 PHY OTG comparator specifications | Symbol | Description | Min | Тур | Max | Units | |-----------|----------------------------------|-----|-----|------|-------| | sessvld | B-Device Session Valid threshold | 8.0 | _ | 4.0 | V | | vbusvalid | VBUS Valid threshold | 4.4 | 1 | 4.75 | V | # 4.10.17 USB 3.0 PHY parameters The following content is from the USB 3.0 PHY specifications. # 4.10.17.1 USB 3.0 PHY external component Table 116. USB 3.0 PHY external component specifications | Name | Min | Тур | Max | Units | Descriptions | |------|-------|-----|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | rext | 497.5 | 500 | 502.5 | | There needs to be an external resistor component connected at rext ball while the internal resistor or current is getting calibrated. Package routing from rext ball to its respective bump should not contribute more than $0.05\ \Omega$ . | ## 4.10.17.2 USB 3.0 PHY transmitter module Table 117. USB 3.0 PHY transmitter module electrical specifications | Symbol | Description | Min | Тур | Max | Unit | |------------------------------------------|-------------------------------------------------------------------------------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | | Voltage/current pa | rameter | s | | | | V <sub>TX-DIFFp</sub> | Programmable output voltage swing (single-ended) | 50 | | 500 | mV | | $V_{TX-DIFFp-p}$ | Programmable differential peak-to-peak output voltage | 100 | | 1000 | mV | | V <sub>TX-DIFFp-p-LOW</sub> <sup>1</sup> | Low power differential p-p TX voltage swing | 400 | _ | 1200 | mV | | I <sub>TX-SHORT</sub> | Transmit lane short-circuit current | _ | _ | 100 | mA | | RL <sub>TX-DIFF</sub> | Transmitter differential return loss | _ | _ | 0 < -20dB < 100Mhz<br>100Mhz < -18dB < 300Mhz<br>300Mhz < -16dB < 600Mhz<br>600Mhz < -10dB < 2500Mhz<br>2500Mhz < -9dB < 4875Mhz<br>4875Mhz < -8dB < 11200Mhz<br>11200Mhz < -5dB < 16800Mhz<br>and -3dB beyond that | Db | | RL <sub>TX-CM</sub> | Transmitter common mode return loss | _ | | 50Hz < -8dB < 15000Mhz | dB | | Z <sub>TX-DIFF-DC</sub> | DC differential TX impedance | 80 | 100 | 120 | Ω | | UI | Unit Interval | 199.94 | _ | 200.06 | ps | | T <sub>TX-MAX-JITTER</sub> | Transmitter total jitter (peak-to-peak) (Tj) | _ | _ | 0.4 | UI | | T <sub>TX-RJ-PLL-sigma</sub> | After application of TX jitter transfer function | _ | _ | 2.42 | ps | | LTLAT-10 | Transmitter data latency | _ | _ | 210 | UI | | | Voltage param | eters | | | | | V <sub>TX-CM-DC-ACTIVE-IDLE-DELTA</sub> | Absolute Delta of DC Common<br>Mode Voltage during L0 and<br>Electrical Idle. | 0 | _ | 100 | mV | | V <sub>TX-IDLE-DIFF-AC-p</sub> | Electrical Idle Differential Peak<br>Output Voltage | 0 | | 20 | mV | | V <sub>TX-CM-DC-LINE-DELTA</sub> | Absolute Delta of DC Common<br>Mode Voltage between D+ and D- | 0 | — | 25 | mV | | V <sub>TX-RCV-DETECT</sub> | The amount of voltage change allowed during Receiver Detection | 0 | _ | 600 | mV | | T <sub>TX-IDLE-SET-TO-IDLE</sub> | Maximum time to transition to a valid Electrical Idle after sending an EIOS | _ | _ | 8 | ns | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 117. USB 3.0 PHY transmitter module electrical specifications (continued) | Symbol | Description | Min | Тур | Max | Unit | |-----------------------------------|----------------------------------------------------------------------------------|-----------|-----|------|-----------------| | T <sub>TX-IDLE-TO-DIFF-DATA</sub> | Maximum time to transition to valid diff signaling after leaving Electrical Idle | _ | _ | 8 | ns | | V <sub>TX-CM-AC-PP</sub> | Tx AC peak-peak common mode voltage (5.0 GT/s) | 20 | _ | 150 | mVpp | | T <sub>EIExit</sub> | Time to exit Electrical Idle (L0s) state and to enter L0 | _ | _ | 5 | Txsysclk | | | Tx signal charac | teristics | | | | | f <sub>tol</sub> | TX Frequency Long Term Accuracy | -300 | _ | 300 | ppm of<br>Fbaud | | f <sub>ssc</sub> | Spread-Spectrum Modulation<br>Frequency | 30 | _ | 33 | kHz | | t <sub>20-80TX</sub> | TX Rise/Fall Time | 0.2 | _ | 0.41 | UI | | t <sub>skewTX</sub> | TX Differential Skew | | _ | 20 | ps | <sup>&</sup>lt;sup>1</sup> For USB 3.0, no EQ is required ### 4.10.17.3 USB 3.0 PHY receiver module Table 118. USB 3.0 PHY receiver module electrical specifications | Symbol | Description | Min | Тур | Max | Unit | Comments | |-------------------------------------|-----------------------------------------------------------------------------------------|------------------|-------|------|-------|------------------------------------------------------------------------------------| | | Volta | ge Parame | eters | • | | | | V <sub>RX-DIFF(p-p)</sub> | Differential input voltage<br>(peak-to-peak) (that is, receiver<br>eye voltage opening) | 100 | | 1200 | mV | _ | | V <sub>RX-IDLE-DET-DIFF(p-p</sub> ) | Differential input threshold voltage<br>(peak-to-peak) to detect idle<br>(LFPS) | 100 | _ | 300 | mV | USB3 LFPS | | V <sub>cm, acRX</sub> | RX AC Common Mode Voltage | _ | _ | 100 | mVp-p | Simulated at 250 MHz | | V <sub>RX-CM-AC</sub> | Receiver common-mode voltage for AC coupling | _ | 0 | 150 | mV | _ | | Z <sub>RX-DIFF-DC</sub> | Differential input impedance (DC) | 80 | 100 | 120 | W | 100 Ω ± 10% | | RL <sub>RX-DIFF</sub> | Receiver differential return loss | Same as<br>TX RL | _ | _ | dB | _ | | | Jitte | er Paramet | ters | | | | | T <sub>RX-MAX-JITTER</sub> | Receiver total jitter tolerance | 0 | _ | 0.66 | UI | Incoming Jitter:<br>USB3 = 0.43UI DJ + 0.23UI RJ<br>USB3 numbers are with REFC-TLE | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 #### **Electrical characteristics** Table 119. PLL module electrical specifications | Parameter | Symbol | Description | Min | Тур | Max | Units | |------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------|-------|--------------------|------|--------| | | | Input Reference Clock | I | | | L | | REF CLK<br>Frequency | REF CLK | _ | 19.2 | 19.2/24/25/26/38.4 | 38.4 | MHz | | REF CLK Duty<br>Cycle | _ | _ | 47 | _ | 53 | MHz | | REF CLK<br>Frequency | REF CLK | _ | 40 | 40/48/50/52/100 | 100 | MHz | | REF CLK RJ<br>Tolerance | _ | Integrated jitter from 10 kHz to 16 MHz after applying appropriate PLL ref clock transfer function and the protocol JTF | _ | _ | 0.5 | ps | | REF CLK Duty<br>Cycle | _ | _ | 37 | _ | 63 | % | | Divided Reference<br>Frequency | _ | _ | 19.2 | _ | 38.4 | MHz | | | | Dividers | • | | | • | | Input division | IPDIV<7:0> | _ | 1 | _ | 255 | Counts | | Feedback division | pll_fbdiv_high<9:0> | _ | 2 | _ | 1025 | Counts | | | pll_fbdiv_low<9:0> | _ | 2 | _ | 1025 | Counts | | Feedback fractional division range | _ | _ | >-2 | _ | <2 | Counts | | Number of fractional bits | _ | This includes one bit for sign | _ | 27 | _ | Bits | | | | vco | • | | | • | | Clock frequency | _ | Output full rate clocks | _ | 5000 | _ | MHz | | VCO frequency | _ | VCO oscillation frequency | _ | 5000 | _ | MHz | | Output clock frequency tolerance | _ | This includes SSC deviation | -5300 | _ | 300 | ppm | | SSC modulation rate | _ | As applicable for USB3.0 | 30 | _ | 33 | kHz | | Output clock RJ<br>sigma for TX | _ | After application of TX jitter transfer function | _ | _ | 2.42 | ps | | Output clock RJ<br>sigma for RX | _ | After application of RX jitter transfer function | _ | _ | 1.40 | ps | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 ## 4.11 Analog-to-digital converter (ADC) The following table shows the ADC electrical specifications for VREFH=VDD ADC 1P8. Table 120. ADC electrical specifications (VREFH=VDD\_ADC\_1P8) | Symbol | Description | Min | Typ <sup>1</sup> | Max | Unit | Notes | |--------------------------|----------------------------------|-------------------------|--------------------------|------------------------|--------|-------| | V <sub>ADIN</sub> | Input Voltage | VREFL | _ | VREFH | V | _ | | C <sub>ADIN</sub> | Input capacitance | _ | 4.5 | _ | pF | _ | | R <sub>ADIN</sub> | Input Resistance | _ | 500 | _ | Ω | _ | | R <sub>AS</sub> | Analog Source Resistance | _ | _ | 5 | kΩ | 2 | | f <sub>ADCK</sub> | ADC Conversion Clock Frequency | _ | 24 | _ | MHz | _ | | C <sub>sample</sub> | Sample cycles | 3.5 | _ | 131.5 | _ | 3 | | C <sub>compare</sub> | Fixed compare cycles | _ | 17.5 | _ | cycles | _ | | C <sub>conversion</sub> | Conversion cycles | C <sub>conversion</sub> | on = C <sub>sample</sub> | + C <sub>compare</sub> | cycles | _ | | DNL | Differential Non-Linearity | _ | ± 0.6 | -0.5 to +1.1 | LSB | 4 | | INL | Integral Non-Linearity | _ | ± 0.9 | ±1.1 | LSB | 4 | | ENOB | Effective Number of Bits | _ | _ | _ | _ | 5,6,7 | | | Avg = 1 | 10.1 | 10.4 | _ | Bits | | | | Avg = 2 | 10.5 | 10.7 | _ | Bits | | | | Avg = 16 | 11.1 | 11.3 | _ | Bits | | | SINAD | Signal to Noise plus Distortion | SINAD: | =6.02 x ENC | B + 1.76 | dB | _ | | E <sub>G</sub> | Gain error | _ | -0.29 | _ | %FSV | 8 | | E <sub>O</sub> | Offset error | _ | 0.01 | _ | %FSV | 9 | | I <sub>VDDA18</sub> | Supply Current | _ | 480 | _ | μА | 10 | | I <sub>in,ext,leak</sub> | External Channel Leakage Current | _ | 30 | 500 | nA | _ | | E <sub>IL</sub> | Input leakage error | | RAS * I <sub>in</sub> | <u>l</u> | mV | _ | Typical values assume VDD\_ADC\_1P8 = 1.8 V, Temp = 25 °C, fACLK = Max, unless otherwise stated. Typical values are for reference only. All values, including Min and Max, are derived from lab characterization and are not tested in production. <sup>&</sup>lt;sup>2</sup> This resistance is external to the input pad. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 15 $\Omega$ analog source resistance. The RAS/CAS (analog source capacitance) time constant should be kept to < 1 ns. <sup>&</sup>lt;sup>3</sup> See Figure 57. <sup>&</sup>lt;sup>4</sup> ADC conversion clock at max frequency and using linear histogram. <sup>&</sup>lt;sup>5</sup> Input data used for test was 1 kHz sine wave. <sup>&</sup>lt;sup>6</sup> Measured at VREFH = 1.8 V and pwrsel = 2. <sup>&</sup>lt;sup>7</sup> ENOB can be lower than shown, if an ADC channel corrupts other ADC channels through capacitive coupling. This coupling may be dominated by board parasitics. Care must be taken not to corrupt the desired channel being measured. This coupling becomes worse at higher analog frequencies and with switching waveforms due to the harmonic content. <sup>&</sup>lt;sup>8</sup> Error measured at fullscale at 1.8 V. <sup>&</sup>lt;sup>9</sup> Error measured at zero scale at 0 V. #### **Electrical characteristics** The following table shows the ADC electrical specifications for 1V≤VREFH<VDD ADC 1P8. Table 121. ADC electrical specifications (1V≤VREFH<VDD\_ADC\_1P8) | Symbol | Description | Min | Typ <sup>1</sup> | Max | Unit | Notes | |--------------------------|----------------------------------|-------------------------|--------------------------|------------------------|--------|-------| | V <sub>ADIN</sub> | Input Voltage | VREFL | _ | VREFH | V | _ | | C <sub>ADIN</sub> | Input capacitance | _ | 4.5 | _ | pF | _ | | R <sub>ADIN</sub> | Input Resistance | _ | 500 | _ | Ω | _ | | R <sub>AS</sub> | Analog Source Resistance | _ | _ | 5 | kΩ | 2 | | f <sub>ADCK</sub> | ADC Conversion Clock Frequency | _ | 24 | _ | MHz | _ | | C <sub>sample</sub> | Sample cycles | 3.5 | _ | 131.5 | _ | 3 | | C <sub>compare</sub> | Fixed compare cycles | _ | 17.5 | _ | cycles | _ | | C <sub>conversion</sub> | Conversion cycles | C <sub>conversion</sub> | on = C <sub>sample</sub> | + C <sub>compare</sub> | cycles | _ | | DNL | Differential Non-Linearity | _ | ± 0.6 | -0.5 to +1.1 | LSB | 4 | | INL | Integral Non-Linearity | _ | ± 0.9 | ±1.1 | LSB | 4 | | ENOB | Effective Number of Bits | _ | _ | _ | _ | 5,6,7 | | | Avg = 1 | 9.5 | 9.7 | _ | Bits | | | | Avg = 2 | 9.9 | 10.1 | _ | Bits | | | | Avg = 16 | 10.8 | 11 | _ | Bits | - | | SINAD | Signal to Noise plus Distortion | SINAD | =6.02 x ENC | B + 1.76 | dB | _ | | E <sub>G</sub> | Gain error | _ | 0.29 | _ | %FSV | 8 | | E <sub>O</sub> | Offset error | _ | 0.01 | _ | %FSV | 9 | | I <sub>VDDA18</sub> | Supply Current | _ | 480 | _ | μΑ | 10 | | I <sub>in,ext,leak</sub> | External Channel Leakage Current | _ | 30 | 500 | nA | _ | | E <sub>IL</sub> | Input leakage error | | RAS * I <sub>in</sub> | <u>I</u> | mV | _ | <sup>&</sup>lt;sup>1</sup> Typical values assume VDD\_ANA\_1P8 = 1.8 V, Temp = 25 °C, fACLK = Max, unless otherwise stated. Typical values are for reference only. All values, including Min and Max, are derived from lab characterization and are not tested in production. <sup>&</sup>lt;sup>10</sup> Power Configuration Select, PWRSEL, is set to 10 binary. <sup>&</sup>lt;sup>2</sup> This resistance is external to the input pad. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 15 $\Omega$ analog source resistance. The RAS/CAS (analog source capacitance) time constant should be kept to < 1 ns. <sup>&</sup>lt;sup>3</sup> See Figure 57. <sup>&</sup>lt;sup>4</sup> ADC conversion clock at max frequency and using linear histogram. <sup>&</sup>lt;sup>5</sup> Input data used for test was 1 kHz sine wave. <sup>&</sup>lt;sup>6</sup> Measured at VREFH = 1 V and pwrsel = 2. ENOB can be lower than shown, if an ADC channel corrupts other ADC channels through capacitive coupling. This coupling may be dominated by board parasitics. Care must be taken not to corrupt the desired channel being measured. This coupling becomes worse at higher analog frequencies and with switching waveforms due to the harmonic content. <sup>&</sup>lt;sup>8</sup> Error measured at fullscale at 1.0 V. The following figure shows a plot of the ADC sample time versus R<sub>AS</sub>. Figure 57. Sample time vs. R<sub>AS</sub> <sup>&</sup>lt;sup>9</sup> Error measured at zero scale at 0 V. <sup>&</sup>lt;sup>10</sup> Power Configuration Select, PWRSEL, is set to 10 binary. ## 5 Boot mode configuration This section provides information on boot mode configuration pins allocation and boot devices interfaces allocation. ### 5.1 Boot mode configuration pins The following table provides boot options, functionality, fuse values, and associated pins. Several input pins are also sampled at reset and can be used to override fuse values, depending on the value of FORCE\_BOOT\_FROM\_FUSE. After it is blown, the Boot mode pin is ignored by ROM; ROM receives 'boot mode' from the BT\_MODE\_FUSES fuse. The boot option pins are in effect when BT\_FUSE\_SEL fuse is '0' (cleared, which is the case for an unblown fuse). For detailed boot mode options configured by the Boot mode pins, see the "System Boot, Fusemap, and eFuse" chapter of the device reference manual for more details. Interface **IP Instance Allocated Pads During Boot** Comment BOOT MODE[0] SCU BOOT MODE0 Boot mode selection Input BOOT\_MODE[1] Input SCU\_BOOT\_MODE1 BOOT\_MODE[2] Input SCU\_BOOT\_MODE2 BOOT\_MODE[3] Input SCU BOOT MODE3 Table 122. Fuse and associated pins used for Boot ### 5.2 Boot devices interfaces allocation The following table lists the interfaces that can be used by the boot process in accordance with the specific Boot mode configuration. The table also describes the interface's specific modes and IOMUXC allocation, which are configured during boot when appropriate. | Interface | IP Instance | Allocated Pads During Boot | Comment | |-----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------| | еММС | USDHC0 | EMMC0_CLK, EMMC0_CMD, EMMC0_DATA0,<br>EMMC0_DATA1, EMMC0_DATA2,<br>EMMC0_DATA3, EMMC0_DATA4,<br>EMMC0_DATA5, EMMC0_DATA6,<br>EMMC0_DATA7, EMMC0_RESET_B | | | SD | USDHC1 | USDHC1_CD_B, USDHC1_CLK, USDHC1_CMD, USDHC1_DATA0, USDHC1_DATA1, USDHC1_DATA2, USDHC1_DATA3, USDHC1_RESET_B, USDHC1_VSELECT | USDHC1_CD_B is used by first (A0) silicon only. Second (B0) silicon uses USDHC1_DATA3 for CD (Card Detect). | Table 123. Interface allocation during boot i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 123. Interface allocation during boot (continued) | Interface | IP Instance | Allocated Pads During Boot | Comment | |-----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAND | GPMI | EMMC0_CLK, EMMC0_CMD, EMMC0_DATA0, EMMC0_DATA1, EMMC0_DATA2, EMMC0_DATA3, EMMC0_DATA4, EMMC0_DATA5, EMMC0_DATA6, EMMC0_DATA7, EMMC0_STROBE, EMMC0_RESET_B, USDHC1_CD_B, USDHC1_CMD, USDHC1_DATA0, USDHC1_DATA1, USDHC1_DATA2, USDHC1_DATA3, USDHC1_RESET_B, USDHC1_VSELECT, USDHC1_WP | 8 bit boot from CS0 only, but will drive CS1 to high when booting if specified in fuse. Single-ended DQS: USDHC1_CD_B Single-ended RE: USDHC1_VSELECT Differential DQS: Nuse USDHC1_WP Puse USDHC1_CD_B Differential RE: Nuse USDHC1_RESET_B Puse USDHC1_VSELECT | | Quad SPI | QSPI0 | QSPI0A_DATA0, QSPI0A_DATA1,<br>QSPI0A_DATA2, QSPI0A_DATA3, QSPI0A_DQS,<br>QSPI0A_SCLK, QSPI0A_SS0_B,<br>QSPI0A_SS1_B, QSPI0B_DATA0,<br>QSPI0B_DATA1, QSPI0B_DATA2,<br>QSPI0B_DATA3, QSPI0B_DQS, QSPI0B_SCLK,<br>QSPI0B_SS0_B, QSPI0B_SS1_B | 4, dual-4, or 8 bit | | USB | USB-OTG1 | USB_OTG1_DN, USB_OTG2_DN, USB_OTG1_DP, USB_OTG2_DP, USB_OTG1_ID, USB_OTG2_ID, USB_OTG1_VBUS, USB_OTG2_VBUS | | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 This section contains package information and contact assignments for the following package(s): - FCPBGA, 21 x 21 mm, 0.8 mm pitch - FCPBGA, 17 x 17 mm, 0.8 mm pitch ## 6.1 FCPBGA, 21 x 21 mm, 0.8 mm pitch This section includes the following information for the 21 x 21 mm, 0.8 mm pitch package: - Mechanical package drawing - Ball map - Contact assignments ### 6.1.1 21 x 21 mm package case outline The following figure shows the top, bottom, and side views of the 21 x 21 mm package. RELEASED FOR EXTERNAL ASSEMBLY ONLY. THIS DESIGN ONLY MEETS EXTERNAL DESIGN AND ASSEMBLY RULES. MUST BE REVIEWED AND UPDATED BEFORE BEING ASSEMBLED INTERNALLY. Figure 58. 21 x 21 mm Package Top, Bottom, and Side Views i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 The following notes pertain to the preceding figure, "21 x 21 mm Package Top, Bottom, and Side Views." #### NOTES: - 1. ALL DIMENSIONS IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM C. DATUM C, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE. 6. ALL DIMENSIONS ARE SYMMETRIC ACROSS THE PACKAGE CENTER LINES, UNLESS DIMENSIONED OTHERWISE. PIN 1 THRU HOLE SHALL BE CENTERED WITHIN FOOT AREA. 8. LID OVERHANG ON SUBSTRATE NOT ALLOWED. Figure 59. Notes on 21 x 21 mm Package Top, Bottom, and Side Views ## 6.1.2 21 x 21 mm, 0.8 mm pitch ball map The following page shows the 21 x 21 mm, 0.8 mm pitch ball map. i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 # Package information and functional contact assignments for FCPBGA, 21 x 21 mm, 0.8 mm pitch | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | 32 | 33 | 34 | 35 | |----|----------------|----------------|----------------|----------------|----------------|----------------|------------------|------------------|-------------------------|-----------------------------|--------------------------------------|---------------------------|------------------------------|---------------------------|----------------------------|-------------------------------------|---------------------------|---------------------------|---------------------------|---------------------------------------|----------------------------------------|----------------------------|-----------------------------------------------|-------------------------------|----------------------------------------|----------------------------|--------------------------|-------------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------| | А | | | VSS_MAI<br>N | | DDR_DQ<br>31 | | DDR_DQ<br>28 | | PCIEO_T<br>XO_N | | PCIE_CT<br>RLO_WA<br>KE_B | | PCIE0_R<br>X0_P | | USB_SS3<br>_TX_N | | VSS_MAI<br>N | | USB_SS3<br>_RX_P | | EMMCO_<br>DATA1 | | EMMC0_<br>DATA6 | | USDHC1_<br>VSELECT | | USDHC1_<br>DATA0 | | ENETO_R<br>GMII_TX<br>_CTL | | ENETO_R<br>GMII_RX<br>D0 | | VSS_MAI<br>N | | | | В | | DDR_DQ<br>30 | | DDR_DQ<br>29 | | DDR_DQ1<br>6 | | VSS_MAI<br>N | | PCIE0_T<br>X0_P | | PCIEO_R<br>XO_N | | VSS_MAI<br>N | | USB_SS3<br>_TX_P | | USB_SS3<br>_RX_N | | VSS_MAI<br>N | | EMMC0_<br>DATA4 | | USDHC1_<br>RESET_B | | USDHC1_<br>DATA1 | | ENETO_R<br>GMII_TX<br>D1 | | ENETO_R<br>GMII_RX<br>_CTL | | ENETO_<br>MDIO | | ESAI0_T<br>X1 | | | С | VSS_MAI<br>N | USB_SS3<br>_TC3 | | VSS_MAI<br>N | | VSS_MAI<br>N | | EMMC0_<br>DATA0 | | VSS_MAI<br>N | | USDHC1_<br>CMD | | VSS_MAI<br>N | | ENETO_R<br>GMII_RX<br>D1 | | VSS_MAI<br>N | | ESAIO_T<br>X3_RX2 | | VSS_MAI<br>N | | D | | DDR_DQ<br>S3_P | | DDR_DM<br>2 | | DDR_DQ<br>S2_P | | DDR_DQ1 | | PCIE_CT<br>RL0_CLK<br>REQ_B | | PCIE_RE<br>FCLK100<br>M_N | | USB_OT<br>G2_REXT | | USB_OT<br>G2_DN | | USB_OT<br>G1_DP | | EMMC0_<br>CMD | | EMMC0_<br>DATA7 | | USDHC1_<br>WP | | USDHC1_<br>DATA2 | | ENETO_R<br>GMII_RX<br>C | | ENETO_<br>MDC | | ESAIO_T<br>X0 | | SPDIFO_T | | | E | DDR_DM<br>3 | | DDR_DQ<br>S3_N | | DDR_DQ<br>S2_N | | DDR_DQ1 | | DDR_DQ1<br>7 | | PCIE_RE<br>FCLK100<br>M_P | | USB_SS3<br>_REXT | | VSS_MAI<br>N | | USB_OT<br>G2_DP | | USB_OT<br>G1_DN | | EMMCO_<br>DATA2 | | USDHC1_<br>CD_B | | USDHC1_<br>DATA3 | | ENETO_R<br>GMII_TX<br>D2 | | VSS_MAI<br>N | | ESAIO_S<br>CKT | | VSS_MAI<br>N | | SPDIFO_E<br>XT_CLK | | F | | VSS_MAI<br>N | | VSS_MAI<br>N | | VSS_MAI<br>N | | VSS_MAI<br>N | | VSS_MAI<br>N | | PCIE_RE<br>F_QR | | USB_SS3<br>_TC0 | | USB_OT<br>G2_ID | | VSS_MAI<br>N | | VSS_MAI<br>N | | EMMCO_<br>STROBE | | VSS_MAI<br>N | | ENETO_R<br>GMII_TX<br>D3 | | ENETO_R<br>EFCLK_12<br>5M_25M | | ESAIO_FS<br>R | | ESAIO_T<br>X4_RX1 | | SPI3_SD<br>O | | | G | DDR_DQ<br>27 | | DDR_DQ<br>26 | | DDR_DQ<br>23 | | DDR_DQ<br>20 | | DDR_ZQ | | PCIEO_PH<br>Y_PLL_R<br>EF_RETU<br>RN | | VDD_PCI<br>E_1P8 | | USB_SS3<br>_TC2 | | USB_OT<br>G1_ID | | EMMC0_<br>CLK | | EMMC0_<br>DATA5 | | USDHC1_<br>CLK | | ENETO_R<br>GMII_TX<br>D0 | | ENETO_R<br>GMII_RX<br>D2 | | ESAI0_FS<br>T | | SPDIFO_<br>RX | | SPI3_SDI | | MCLK_IN<br>0 | | н | | DDR_DQ<br>24 | | DDR_DQ<br>25 | | DDR_DQ<br>22 | | DDR_DQ<br>21 | | PCIE_CT<br>RLO_PER<br>ST_B | | PCIE_RE<br>XT | | USB_SS3<br>_TC1 | | USB_OT<br>G2_VBU<br>S | | USB_OT<br>G1_VBUS | | EMMC0_<br>DATA3 | | EMMCO_<br>RESET_B | | ENETO_R<br>GMII_TX<br>C | | ENETO_R<br>GMII_RX<br>D3 | | ESAIO_S<br>CKR | | VSS_MAI<br>N | | SPI3_SCK | | UART1_T<br>X | | | J | VSS_MAI<br>N | ESAIO_T<br>X5_RX0 | | SPI3_CS0 | | VSS_MAI<br>N | | SAI0_TX<br>C | | к | | DDR_DC<br>F29 | | DDR_DC<br>F27 | | DDR_DC<br>F28 | | DDR_DC<br>F25 | | VSS_MAI<br>N ESAI0_T<br>X2_RX3 | | SPI3_CS1 | | UART1_C<br>TS_B | | SAIO_TX<br>D | | | L | DDR_DC<br>F18 | | DDR_DC<br>F32 | | DDR_DC<br>F31 | | DDR_DC<br>F26 | | VSS_MAI<br>N | | VDD_PCI<br>E_DIG_1P<br>8_3P3 | | VDD_PCI<br>E_LDO_1<br>PO_CAP | | VDD_US<br>B_3P3 | | VDD_US<br>B_OTG_1<br>P0 | | VDD_EM<br>MCO_1P8<br>_3P3 | | VDD_US<br>DHC1_VS<br>ELECT_1P<br>8_3P3 | | VDD_EN<br>ET0_VSE<br>LECT_1P8<br>_2P5_3P<br>3 | | VDD_EN<br>ET_MDIO<br>_1P8_3P3 | | VSS_MAI<br>N | | MCLK_O<br>UT0 | | UART1_R<br>X | | SAIO_TX<br>FS | | SAI1_RX<br>C | | М | | VSS_MAI<br>N | | VSS_MAI<br>N | | VSS_MAI<br>N | | VSS_MAI<br>N | | VSS_MAI<br>N | | VDD_DD<br>R_VDDQ | | VDD_AN<br>A0_1P8 | | VDD_US<br>B_SS3_L<br>DO_1P0_<br>CAP | | VDD_US<br>B_1P8 | | VDD_EM<br>MCO_VS<br>ELECT_1P<br>8_3P3 | | VDD_US<br>DHC1_1P8<br>_3P3 | | VDD_EN<br>ET0_1P8_<br>2P5_3P3 | | VSS_MAI<br>N | | MCLK_IN<br>1 | | VSS_MAI<br>N | | SAI1_RX<br>D | | SAIO_RX<br>D | | | N | DDR_DC<br>F19 | | DDR_DC<br>F17 | | DDR_CK1<br>_N | | DDR_DC<br>F30 | | VDD_DD<br>R_VDDQ | | VDD_DD<br>R_VDDQ | | VSS_MAI<br>N | | VDD_MA<br>IN | | VSS_MAI<br>N | | VDD_MA<br>IN | | VSS_MAI<br>N | | VDD_GP<br>U | | VDD_ES<br>AI_SPDIF<br>_1P8_2P5<br>_3P3 | | VSS_MAI<br>N | | UART1_R<br>TS_B | | SPI2_SDI | | VSS_MAI<br>N | | SAI1_RXF<br>S | | Р | | DDR_DC<br>F22 | | DDR_DC<br>F20 | | DDR_CK1<br>_P | | DDR_DC<br>F33 | | VSS_MAI<br>N | | VDD_MA<br>IN | | VSS_MAI<br>N | | VDD_MA<br>IN | | VSS_MAI<br>N | | VDD_GP<br>U | | VDD_GP<br>U | | VDD_MA<br>IN | | VSS_MAI<br>N | | SPI2_CS0 | | SPI0_SCK | | SPI2_SD<br>O | | SPI0_SDI | | | R | VSS_MAI<br>N | | VSS_MAI<br>N | | VSS_MAI<br>N | | VDD_DD<br>R_VDDQ | | VSS_MAI<br>N | | VDD_DD<br>R_VDDQ | | VDD_MA<br>IN | | VSS_MAI<br>N | | VDD_MA<br>IN | | VSS_MAI<br>N | | VDD_GP<br>U | | VSS_MAI<br>N | | VDD_SPI<br>_MCLK_<br>UART_1P<br>8_3P3 | | VSS_MAI<br>N | | SPI2_SCK | | SPIO_SD<br>O | | SPIO_CS0 | | SPIO_CS1 | | Т | | DDR_DC<br>F07 | | DDR_DC<br>F23 | | DDR_DC<br>F24 | | DDR_DC<br>F21 | | VSS_MAI<br>N | | VDD_DD<br>R_VDDQ | | VDD_MA<br>IN | | VSS_MAI<br>N | | VDD_MA<br>IN | | VSS_MAI<br>N | | VDD_GP<br>U | | VSS_MAI<br>N | | VSS_MAI<br>N | | VSS_MAI<br>N | | VSS_MAI<br>N | | VSS_MAI<br>N | | VSS_MAI<br>N | | | U | DDR_DC<br>F03 | | DDR_DC<br>F01 | | DDR_DC<br>F05 | | DDR_DC<br>F04 | | VSS_MAI<br>N | | VDD_DD<br>R_VDDQ | | VSS_MAI<br>N | | VDD_MA<br>IN | | VSS_MAI<br>N | | VDD_MA<br>IN | | VSS_MAI<br>N | | VDD_GP<br>U | | VDD_SPI<br>_SAI_1P8<br>_3P3 | | VSS_MAI<br>N | | ADC_VR<br>EFH | | ADC_VR<br>EFL | | ADC_IN1 | | ADC_IN0 | | v | | VSS_MAI<br>N | | VSS_MAI<br>N | | VSS_MAI<br>N | | VSS_MAI<br>N | | VSS_MAI<br>N | | VDD_MA<br>IN | | VSS_MAI<br>N | | VDD_MA<br>IN | | VSS_MAI<br>N | | VDD_GP<br>U | | VSS_MAI<br>N | | VDD_MA<br>IN | | VSS_MAI<br>N | | VDD_AD<br>C_1P8 | | ADC_IN3 | | ADC_IN2 | | ADC_IN5 | | | w | DDR_DC<br>F00 | | DDR_DC<br>F11 | | DDR_CK<br>0_P | | DDR_DC<br>F16 | | VSS_MAI<br>N | | VDD_DD<br>R_VDDQ | | VDD_MA<br>IN | | VSS_MAI<br>N | | VDD_MA<br>IN | | VSS_MAI<br>N | | VDD_GP<br>U | | VSS_MAI<br>N | | VDD_AD<br>C_DIG_1P<br>8 | | VSS_MAI<br>N | | ADC_IN4 | | VSS_MAI<br>N | | VSS_MAI<br>N | | VSS_MAI<br>N | | Y | | DDR_DC<br>F14 | | DDR_DC<br>F15 | | DDR_CK<br>0_N | | DDR_DC<br>F12 | | VSS_MAI<br>N | | VDD_DD<br>R_VDDQ | | VDD_MA<br>IN | | VSS_MAI<br>N | | VDD_MA<br>IN | | VSS_MAI<br>N | | VDD_MA<br>IN | | VDD_CA<br>N_UART<br>_1P8_3P3 | | VSS_MAI<br>N | | VSS_MAI<br>N | | VSS_MAI<br>N | | FLEXCAN<br>0_TX | | FLEXCAN<br>0_RX | | | AA | VSS_MAI<br>N | | VSS_MAI<br>N | | VSS_MAI<br>N | | VSS_MAI<br>N | | VDD_DD<br>R_VDDQ | | VDD_DD<br>R_VDDQ | | VSS_MAI<br>N | | VDD_A35 | | VDD_A35 | | VDD_A35 | | VSS_MAI<br>N | | VDD_MA<br>IN | | VDD_MIP<br>I_DSI_DI<br>G_1P8_3<br>P3 | | VSS_MAI<br>N | | UARTO_T<br>X | | FLEXCAN<br>2_TX | | FLEXCAN<br>1_RX | | FLEXCAN<br>1_TX | | AB | | DDR_DQ1<br>4 | | DDR_DC<br>F08 | | DDR_DC<br>F09 | | DDR_AT<br>O | | VSS_MAI<br>N | | VDD_MA<br>IN | | VSS_MAI<br>N | | VDD_A35 | | VDD_A35 | | VDD_A35 | | VSS_MAI<br>N | | VDD_AN<br>A1_1P8 | | VSS_MAI<br>N | | MIPI_DSI<br>0_I2C0_S<br>DA | | VSS_MAI<br>N | | UARTO_<br>RX | | FLEXCAN<br>2_RX | | | AC | DDR_DQ1<br>5 | | DDR_DQ1<br>2 | | DDR_DC<br>F10 | | DDR_DT<br>00 | | VDD_DD<br>R_PLL_1P<br>8 | | VDD_DD<br>R_VDDQ | | VDD_MA<br>IN | | VSS_MAI<br>N | | VDD_MA<br>IN | | VSS_MAI<br>N | | VDD_MA<br>IN | | VSS_MAI<br>N | | VDD_SN<br>VS_4P2 | | VSS_MAI<br>N | | MIPI_DSI1<br>_I2C0_S<br>DA | | MIPI_DSI<br>0_I2C0_S<br>CL | | VSS_MAI<br>N | | UART2_T<br>X | | AD | | VSS_MAI<br>N | | VSS_MAI<br>N | | VSS_MAI<br>N | | DDR_VR<br>EF | | VSS_MAI<br>N | | VDD_DD<br>R_VDDQ | | VDD_MA<br>IN | | VDD_MIP<br>I_1P8 | | VDD_MIP<br>I_1P0 | | VSS_MAI<br>N | | VDD_MA<br>IN | | VDD_TM<br>PR_CSI_1<br>P8_3P3 | | VSS_MAI<br>N | | SCU_WD<br>OG_OUT | | MIPI_DSI1<br>_GPIO0_<br>00 | | MIPI_DSI<br>0_GPIO0<br>_00 | | UART2_<br>RX | | | AE | DDR_DQ<br>S1_N | | DDR_DQ1<br>3 | | DDR_DQ<br>01 | | DDR_DT<br>01 | | VSS_MAI<br>N | | VDD_DD<br>R_VDDQ | | VDD_QS<br>PIOB_1P8<br>_3P3 | | VDD_QS<br>PIOA_1P8<br>_3P3 | | VDD_MIP<br>I_1P8 | | VDD_MIP<br>I_1P0 | | VDD_MIP<br>I_CSI_DI<br>G_1P8 | | VDD_CSI<br>_1P8_3P3 | | VDD_SN<br>VS_LDO_<br>1P8_CAP | | VSS_MAI<br>N | | TEST_M<br>ODE_SEL<br>ECT | | JTAG_TC<br>K | | MIPI_DSI1<br>_I2C0_S<br>CL | | MIPI_DSI<br>0_GPIO0<br>_01 | | AF | | DDR_DQ<br>S1_P | | DDR_DM<br>1 | | DDR_DQ<br>00 | | DDR_DQ<br>03 | | VSS_MAI<br>N SCU_GPI<br>O0_00 | | VSS_MAI<br>N | | JTAG_TD<br>O | | MIPI_DSI1<br>_GPIO0_<br>01 | | | AG | VSS_MAI<br>N | SCU_PMI<br>C_STAN<br>DBY | | POR_B | | VSS_MAI<br>N | | JTAG_T<br>MS | | АН | | DDR_DQ1<br>0 | | DDR_DQ1<br>1 | | DDR_DQ<br>S0_N | | DDR_DQ<br>02 | | QSPI0B_<br>SS0_B | | QSPI0A_<br>DATA3 | | VSS_MAI<br>N ON_OFF_<br>BUTTON | | SCU_GPI<br>O0_01 | | PMIC_I2<br>C_SDA | | JTAG_TD<br>I | | | AJ | DDR_DQ<br>08 | | DDR_DQ<br>09 | | DDR_DQ<br>S0_P | | DDR_DM<br>0 | | QSPIOB_<br>SS1_B | | QSPI0B_<br>DATA2 | | QSPIOA_<br>DATA2 | | MIPI_DSI<br>0_DATA3<br>_N | | MIPI_DSI<br>0_DATA1<br>_N | | MIPI_DSI<br>0_CLK_N | | MIPI_DSI<br>0_DATA0<br>_N | | MIPI_DSI<br>0_DATA2<br>_N | | CSI_D06 | | CSI_D03 | | SCU_BO<br>OT_MOD<br>E3 | | SCU_BO<br>OT_MOD<br>E0 | | PMIC_IN<br>T_B | | PMIC_I2<br>C_SCL | | AK | | VSS_MAI<br>N | | VSS_MAI<br>N | | VSS_MAI<br>N | | VSS_MAI<br>N | | QSPI0B_<br>DQS | | QSPIOA_<br>SS1_B | | QSPI0A_<br>DATA0 | | MIPI_DSI<br>0_DATA3<br>_P | | MIPI_DSI<br>0_DATA1<br>_P | | MIPI_DSI<br>0_CLK_P | | MIPI_DSI<br>0_DATA0<br>_P | | MIPI_DSI<br>0_DATA2<br>_P | | CSI_PCLK | | CSI_D00 | | VSS_MAI<br>N | | SCU_BO<br>OT_MOD<br>E1 | | ANA_TES<br>T_OUT_N | | | AL | DDR_DQ<br>32 | | DDR_DQ<br>34 | | DDR_DQ<br>06 | | DDR_DQ<br>07 | | QSPI0B_<br>DATA1 | | QSPI0A_<br>DQS | | VSS_MAI<br>N CSI_VSY<br>NC | | CSI_D01 | | SCU_BO<br>OT_MOD<br>E2 | | VSS_MAI<br>N | | ANA_TES<br>T_OUT_P | | АМ | | DDR_DQ<br>33 | | DDR_DQ<br>04 | | DDR_DQ<br>05 | | QSPI0B_<br>DATA3 | | QSPI0B_<br>DATA0 | | QSPIOA_<br>SSO_B | | MIPI_DSI1<br>_DATA2_<br>N | | MIPI_DSI1<br>_CLK_N | | MIPI_DSI1<br>_DATA3_<br>N | | MIPI_CSI<br>0_DATA1<br>_N | | MIPI_CSI<br>0_DATA0<br>_N | | MIPI_CSI<br>0_12C0_S<br>DA | | CSI_MCL<br>K | | CSI_D07 | | CSI_D05 | | RTC_XT<br>ALO | | XTALO | | | AN | VSS_MAI<br>N | MIPI_DSI1<br>_DATA0_<br>N | | MIPI_DSI1<br>_DATA1_<br>N | | MIPI_CSI<br>0_DATA3<br>_N | | MIPI_CSI<br>0_CLK_N | | MIPI_CSI<br>0_DATA2<br>_N | | MIPI_CSI<br>0_MCLK_<br>OUT | | VSS_MAI<br>N | | CSI_D04 | | VSS_MAI<br>N | | VSS_SCU<br>_XTAL | | VSS_SCU<br>_XTAL | | АР | | DDR_DQ<br>35 | | DDR_DQ<br>S4_P | | DDR_DM<br>4 | | DDR_DQ<br>36 | | DDR_DQ<br>37 | | QSPI0A_<br>SCLK | | MIPI_DSI1<br>_DATA2_<br>P | | MIPI_DSI1<br>_CLK_P | | MIPI_DSI1<br>_DATA3_<br>P | | MIPI_CSI<br>0_DATA1<br>_P | | MIPI_CSI<br>0_DATA0<br>_P | | MIPI_CSI<br>0_GPIO0<br>_01 | | MIPI_CSI<br>0_12C0_S<br>CL | | CSI_EN | | CSI_D02 | | RTC_XT<br>ALI | | XTALI | | | AR | | | VSS_MAI<br>N | | DDR_DQ<br>S4_N | | DDR_DQ<br>39 | | DDR_DQ<br>38 | | QSPIOB_<br>SCLK | | QSPI0A_<br>DATA1 | | MIPI_DSI1<br>_DATA0_<br>P | | MIPI_DSI1<br>_DATA1_<br>P | | MIPI_CSI<br>0_DATA3<br>_P | | MIPI_CSI<br>0_CLK_P | | MIPI_CSI<br>0_DATA2<br>_P | | MIPI_CSI<br>0_GPIO0<br>_00 | | CSI_RES<br>ET | | CSI_HSY<br>NC | | PMIC_ON<br>_REQ | | VSS_SCU<br>_XTAL | | | | | | • | | | | | | • | | | | | | • | • | | | | | • | - | | | | | • | • | | | | | • | • | | • | i.MX8QuadXPlus/8DualXPlusAutomotive and Infotainment Applications Processors, Rev. 3,05/2020 ## 6.1.3 21 x 21 mm power supplies and functional contact assignments The following table shows the power supplies contact assignments for the $21 \times 21$ mm package Table 124. 21 x 21 mm power supplies contact assignments | Power rail | Ball reference | |-------------------------------|-----------------------------------------------------------------------------------------------------------------| | VDD_A35 <sup>1</sup> | AA15,AA17,AA19,AB16,AB18,AB20 | | VDD_ADC_1P8 | V28 | | VDD_ADC_DIG_1P8 | W25 | | VDD_ANA0_1P8 | M14 | | VDD_ANA1_1P8 | AB24 | | VDD_CAN_UART_1P8_3P3 | Y24 | | VDD_CSI_1P8_3P3 | AE23 | | VDD_DDR_PLL_1P8 | AC9 | | VDD_DDR_VDDQ | AA11,AA9,M12,N9,N11,R7,R11,T12,U11,W11,Y12,AC11,AD12,AE11 | | VDD_EMMC0_1P8_3P3 | L19 | | VDD_EMMC0_VSELECT_1P8_3P3 | M20 | | VDD_ENET_MDIO_1P8_3P3 | L25 | | VDD_ENET0_1P8_2P5_3P3 | M24 | | VDD_ENET0_VSELECT_1P8_2P5_3P3 | L23 | | VDD_ESAI_SPDIF_1P8_2P5_3P3 | N25 | | VDD_GPU <sup>1</sup> | N23,P20,P22,R21,T22,U23,V20,W21 | | VDD_MAIN | AA23,AB12,AC13,AC17,AC21,AD14,AD22,N15,N19,P12,P16,P24,R13,R17,T14,T 18,U15,U19,V12,V16,V24,W13,W17,Y14,Y18,Y22 | | VDD_MIPI_1P0 | AD18,AE19 | | VDD_MIPI_1P8 | AD16,AE17 | | VDD_MIPI_CSI_DIG_1P8 | AE21 | | VDD_MIPI_DSI_DIG_1P8_3P3 | AA25 | | VDD_PCIE_1P8 | G13 | | VDD_PCIE_DIG_1P8_3P3 | L11 | | VDD_PCIE_LDO_1P0_CAP | L13 | | VDD_QSPI0A_1P8_3P3 | AE15 | | VDD_QSPI0B_1P8_3P3 | AE13 | | VDD_SNVS_4P2 | AC25 | | | | | VDD_SNVS_LDO_1P8_CAP | AE25 | Table 124. 21 x 21 mm power supplies contact assignments (continued) | Power rail | Ball reference | |----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD_SPI_SAI_1P8_3P3 | U25 | | VDD_TMPR_CSI_1P8_3P3 | AD24 | | VDD_USB_1P8 | M18 | | VDD_USB_3P3 | L15 | | VDD_USB_OTG_1P0 | L17 | | VDD_USB_SS3_LDO_1P0_CAP | M16 | | VDD_USDHC1_1P8_3P3 | M22 | | VDD_USDHC1_VSELECT_1P8_3P3 | L21 | | VSS_MAIN | A17, A3, A33, AA1, AA13, AA21, AA27, AA3, AA5,AA7,AB10,AB14,AB22,AB26,AB30,AC15,AC19,AC23,AC27,AC33,AD10,AD2, AD20,AD26,AD4,AD6,AE27,AE9,AF10,AF12,AF14,AF16,AF18,AF20,AF22,AF24,A F26,AF30,AG1,AG11,AG13,AG15,AG17,AG19,AG21,AG23, AG25,AG27,AG3,AG33,AG5,AG7,AG9,AH14,AH16,AH18,AH20,AH22,AH24,AH26 ,AK2,AK30,AK4,AK6,AK8,AL13,AL15,AL17,AL19,AL21,AL23,AL25,AL33, AN1,AN11,AN13,AN27,AN3,AN31,AN5,AN7,AN9,AR3,B14,B20,B8,C1,C11,C13,C1 7,C19,C23,C27,C3,C31,C35,C5,C7,C9,E15,E29,E33, F10,F18,F2,F20,F24,F4,F6,F8,H30,J1,J11,J13,J15,J17,J19,J21,J23,J25,J27,J3,J3 3,J5,J7,J9,K10,K12,K14,K16,K18,K20,K22,K24,K26,L27,L9,M10,M2,M26, M30,M4,M6,M8,N13,N17,N21,N27,N33,P10,P14,P18,P26,R1,R15,R19,R23,R27,R 3,R5,R9,T10,T16,T20,T24,T26,T28,T30,T32,T34,U13,U17,U21,U27,U9,V10,V14,V18,V2,V22,V26,V4,V6,V8,W15,W19,W23,W27,W31,W33,W35,W9,Y10,Y16,Y20,Y26,Y28,Y30 | | VSS_SCU_XTAL | AN33,AN35,AR33 | <sup>1</sup> VDD\_A35 and VDD\_GPU can be combined with one power supply. i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 The following table shows functional contact assignments for the $21 \times 21$ mm package. Table 125. 21 x 21 mm functional contact assignments | | | | Ball | | Reset Condition <sup>2</sup> | | | |------|----------------|---------------------------|-----------|-----------------|------------------------------|----------------------|---------| | Ball | Ball Name | Power Domain | Type<br>1 | Default<br>Mode | Default Function | Default<br>Direction | | | U35 | ADC_IN0 | VDD_ADC_DIG_1P8 | GPIO | ALT0 | ADMA.ADC.IN0 | INPUT | PD(50K) | | U33 | ADC_IN1 | VDD_ADC_DIG_1P8 | GPIO | ALT0 | ADMA.ADC.IN1 | INPUT | PD(50K) | | V32 | ADC_IN2 | VDD_ADC_DIG_1P8 | GPIO | ALT0 | ADMA.ADC.IN2 | INPUT | PD(50K) | | V30 | ADC_IN3 | VDD_ADC_DIG_1P8 | GPIO | ALT0 | ADMA.ADC.IN3 | INPUT | PD(50K) | | W29 | ADC_IN4 | VDD_ADC_DIG_1P8 | GPIO | ALT0 | ADMA.ADC.IN4 | INPUT | PD(50K) | | V34 | ADC_IN5 | VDD_ADC_DIG_1P8 | GPIO | ALT0 | ADMA.ADC.IN5 | INPUT | PD(50K) | | U29 | ADC_VREFH | VDD_ADC_1P8 | ANA | | ADC_VREFH | | | | U31 | ADC_VREFL | VDD_ADC_1P8 | ANA | | ADC_VREFL | | | | AK34 | ANA_TEST_OUT_N | VDD_SCU_ANA_1P8 | ANA | | SCU.DSC.TEST_OUT_N | | | | AL35 | ANA_TEST_OUT_P | VDD_SCU_ANA_1P8 | ANA | | SCU.DSC.TEST_OUT_P | | | | AK28 | CSI_D00 | VDD_TMPR_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_D02 | INPUT | PD(50K) | | AL29 | CSI_D01 | VDD_TMPR_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_D03 | INPUT | PD(50K) | | AP30 | CSI_D02 | VDD_TMPR_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_D04 | INPUT | PD(50K) | | AJ27 | CSI_D03 | VDD_TMPR_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_D05 | INPUT | PD(50K) | | AN29 | CSI_D04 | VDD_TMPR_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_D06 | INPUT | PD(50K) | | AM30 | CSI_D05 | VDD_TMPR_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_D07 | INPUT | PD(50K) | | AJ25 | CSI_D06 | VDD_TMPR_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_D08 | INPUT | PD(50K) | | AM28 | CSI_D07 | VDD_TMPR_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_D09 | INPUT | PD(50K) | | AR29 | CSI_HSYNC | VDD_TMPR_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_HSYNC | INPUT | PD(50K) | | AL27 | CSI_VSYNC | VDD_TMPR_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_VSYNC | INPUT | PD(50K) | | AP28 | CSI_EN | VDD_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_EN | INPUT | PD(50K) | | AM26 | CSI_MCLK | VDD_CSI_1P8_3P3 | GPIO | ALT4 | LSIO.GPIO3.IO01 | INPUT | PD(50K) | | AK26 | CSI_PCLK | VDD_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_PCLK | INPUT | PD(50K) | | AR27 | CSI_RESET | VDD_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_RESET | INPUT | PD(50K) | | G19 | EMMC0_CLK | VDD_EMMC0_1P8_3P3 | FASTD | ALT4 | LSIO.GPIO4.I007 | INPUT | PD(50K) | | D20 | EMMC0_CMD | VDD_EMMC0_1P8_3P3 | FASTD | ALT0 | CONN.EMMC0.CMD | INPUT | PD(50K) | | C21 | EMMC0_DATA0 | VDD_EMMC0_1P8_3P3 | FASTD | ALT0 | CONN.EMMC0.DATA0 | INPUT | PD(50K) | | A21 | EMMC0_DATA1 | VDD_EMMC0_1P8_3P3 | FASTD | ALT0 | CONN.EMMC0.DATA1 | INPUT | PD(50K) | | E21 | EMMC0_DATA2 | VDD_EMMC0_1P8_3P3 | FASTD | ALT0 | CONN.EMMC0.DATA2 | INPUT | PD(50K) | | H20 | EMMC0_DATA3 | VDD_EMMC0_1P8_3P3 | FASTD | ALT0 | CONN.EMMC0.DATA3 | INPUT | PD(50K) | | B22 | EMMC0_DATA4 | VDD_EMMC0_VSELECT_1P8_3P3 | FASTD | ALT0 | CONN.EMMC0.DATA4 | INPUT | PD(50K) | | G21 | EMMC0_DATA5 | VDD_EMMC0_VSELECT_1P8_3P3 | FASTD | ALT0 | CONN.EMMC0.DATA5 | INPUT | PD(50K) | | A23 | EMMC0_DATA6 | VDD_EMMC0_VSELECT_1P8_3P3 | FASTD | ALT0 | CONN.EMMC0.DATA6 | INPUT | PD(50K) | | | | 1 | | | | 1 | | Table 125. 21 x 21 mm functional contact assignments (continued) | | | | Ball | | Reset Condition <sup>2</sup> | | | |------|-----------------------|-------------------------------|-----------|-----------------|------------------------------|----------------------|---------| | Ball | Ball Name | Power Domain | Type<br>1 | Default<br>Mode | Default Function | Default<br>Direction | | | D22 | EMMC0_DATA7 | VDD_EMMC0_VSELECT_1P8_3P3 | FASTD | ALT0 | CONN.EMMC0.DATA7 | INPUT | PD(50K) | | H22 | EMMC0_RESET_B | VDD_EMMC0_VSELECT_1P8_3P3 | GPIO | ALT4 | LSIO.GPIO4.IO18 | INPUT | PU(50K) | | F22 | EMMC0_STROBE | VDD_EMMC0_VSELECT_1P8_3P3 | FASTD | ALT0 | CONN.EMMC0.STROBE | INPUT | PD(50K) | | D30 | ENET0_MDC | VDD_ENET_MDIO_1P8_3P3 | GPIO | ALT4 | LSIO.GPI05.IO11 | INPUT | PD(50K) | | B32 | ENET0_MDIO | VDD_ENET_MDIO_1P8_3P3 | GPIO | ALT0 | CONN.ENET0.MDIO | INPUT | PU(50K) | | F28 | ENET0_REFCLK_125M_25M | VDD_ENET_MDIO_1P8_3P3 | GPIO | ALT4 | LSIO.GPIO5.IO09 | INPUT | PD(50K) | | B30 | ENET0_RGMII_RX_CTL | VDD_ENET0_1P8_2P5_3P3 | FASTD | ALT0 | CONN.ENET0.RGMII_RX_CTL | INPUT | PD(50K) | | D28 | ENET0_RGMII_RXC | VDD_ENET0_1P8_2P5_3P3 | FASTD | ALT0 | CONN.ENET0.RGMII_RXC | INPUT | PD(50K) | | A31 | ENET0_RGMII_RXD0 | VDD_ENET0_1P8_2P5_3P3 | FASTD | ALT0 | CONN.ENET0.RGMII_RXD0 | INPUT | PD(50K) | | C29 | ENET0_RGMII_RXD1 | VDD_ENET0_1P8_2P5_3P3 | FASTD | ALT0 | CONN.ENET0.RGMII_RXD1 | INPUT | PD(50K) | | G27 | ENET0_RGMII_RXD2 | VDD_ENET0_1P8_2P5_3P3 | FASTD | ALT0 | CONN.ENET0.RGMII_RXD2 | INPUT | PD(50K) | | H26 | ENET0_RGMII_RXD3 | VDD_ENET0_1P8_2P5_3P3 | FASTD | ALT0 | CONN.ENET0.RGMII_RXD3 | INPUT | PD(50K) | | A29 | ENET0_RGMII_TX_CTL | VDD_ENET0_VSELECT_1P8_2P5_3P3 | FASTD | ALT4 | LSIO.GPIO4.IO30 | INPUT | PD(50K) | | H24 | ENET0_RGMII_TXC | VDD_ENET0_VSELECT_1P8_2P5_3P3 | FASTD | ALT4 | LSIO.GPIO4.IO29 | INPUT | PD(50K) | | G25 | ENET0_RGMII_TXD0 | VDD_ENET0_VSELECT_1P8_2P5_3P3 | FASTD | ALT4 | LSIO.GPIO4.IO31 | INPUT | PD(50K) | | B28 | ENET0_RGMII_TXD1 | VDD_ENET0_VSELECT_1P8_2P5_3P3 | FASTD | ALT4 | LSIO.GPI05.I000 | INPUT | PD(50K) | | E27 | ENET0_RGMII_TXD2 | VDD_ENET0_VSELECT_1P8_2P5_3P3 | FASTD | ALT4 | LSIO.GPI05.I001 | INPUT | PD(50K) | | F26 | ENET0_RGMII_TXD3 | VDD_ENET0_VSELECT_1P8_2P5_3P3 | FASTD | ALT4 | LSIO.GPI05.I002 | INPUT | PD(50K) | | F30 | ESAI0_FSR | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.ESAI0.FSR | INPUT | PD(50K) | | G29 | ESAI0_FST | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.ESAI0.FST | INPUT | PD(50K) | | H28 | ESAI0_SCKR | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.ESAI0.SCKR | INPUT | PD(50K) | | E31 | ESAI0_SCKT | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.ESAI0.SCKT | INPUT | PD(50K) | | D32 | ESAI0_TX0 | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.ESAI0.TX0 | INPUT | PD(50K) | | B34 | ESAI0_TX1 | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.ESAI0.TX1 | INPUT | PD(50K) | | K28 | ESAI0_TX2_RX3 | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.ESAI0.TX2_RX3 | INPUT | PD(50K) | | C33 | ESAI0_TX3_RX2 | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.ESAI0.TX3_RX2 | INPUT | PD(50K) | | F32 | ESAI0_TX4_RX1 | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.ESAI0.TX4_RX1 | INPUT | PD(50K) | | J29 | ESAI0_TX5_RX0 | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.ESAI0.TX5_RX0 | INPUT | PD(50K) | | Y34 | FLEXCAN0_RX | VDD_CAN_UART_1P8_3P3 | GPIO | ALT0 | ADMA.FLEXCAN0.RX | INPUT | PD(50K) | | Y32 | FLEXCAN0_TX | VDD_CAN_UART_1P8_3P3 | GPIO | ALT4 | LSIO.GPIO1.IO16 | INPUT | PD(50K) | | AA33 | FLEXCAN1_RX | VDD_CAN_UART_1P8_3P3 | GPIO | ALT0 | ADMA.FLEXCAN1.RX | INPUT | PD(50K) | | AA35 | FLEXCAN1_TX | VDD_CAN_UART_1P8_3P3 | GPIO | ALT4 | LSIO.GPIO1.IO18 | INPUT | PD(50K) | | AB34 | FLEXCAN2_RX | VDD_CAN_UART_1P8_3P3 | GPIO | ALT0 | ADMA.FLEXCAN2.RX | INPUT | PD(50K) | | AA31 | FLEXCAN2_TX | VDD_CAN_UART_1P8_3P3 | GPIO | ALT4 | LSIO.GPIO1.IO20 | INPUT | PD(50K) | | AE31 | JTAG_TCK | VDD_ANA1_1P8 | TEST | ALT0 | SCU.JTAG.TCK | INPUT | PD(50K) | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 125. 21 x 21 mm functional contact assignments (continued) | | | | Ball | | Reset Condition <sup>2</sup> | 2 | | | |------|--------------------|---------------------------|-----------|-----------------|------------------------------|----------------------|-----------------|--| | Ball | Ball Name | Power Domain | Type<br>1 | Default<br>Mode | Default Function | Default<br>Direction | Default<br>Pull | | | AH34 | JTAG_TDI | VDD_ANA1_1P8 | TEST | ALT0 | SCU.JTAG.TDI | INPUT | PU(50K) | | | AF32 | JTAG_TDO | VDD_ANA1_1P8 | TEST | ALT0 | SCU.JTAG.TDO | OUTPUT | HiZ | | | AG35 | JTAG_TMS | VDD_ANA1_1P8 | TEST | ALT0 | SCU.JTAG.TMS | INPUT | PU(50K) | | | G35 | MCLK_IN0 | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT0 | ADMA.ACM.MCLK_IN0 | INPUT | PD(50K) | | | M28 | MCLK_IN1 | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT0 | ADMA.ACM.MCLK_IN1 | INPUT | PD(50K) | | | L29 | MCLK_OUT0 | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT4 | LSIO.GPIO0.IO20 | INPUT | PD(50K) | | | AN21 | MIPI_CSI0_CLK_N | VDD_MIPI_1P8 | CSI | | MIPI_CSI0.CKN | | Hi-Z | | | AR21 | MIPI_CSI0_CLK_P | VDD_MIPI_1P8 | CSI | | MIPI_CSI0.CKP | | Hi-Z | | | AM22 | MIPI_CSI0_DATA0_N | VDD_MIPI_1P8 | CSI | | MIPI_CSI0.DN0 | | Hi-Z | | | AP22 | MIPI_CSI0_DATA0_P | VDD_MIPI_1P8 | CSI | | MIPI_CSI0.DP0 | | Hi-Z | | | AM20 | MIPI_CSI0_DATA1_N | VDD_MIPI_1P8 | CSI | | MIPI_CSI0.DN1 | | Hi-Z | | | AP20 | MIPI_CSI0_DATA1_P | VDD_MIPI_1P8 | CSI | | MIPI_CSI0.DP1 | | Hi-Z | | | AN23 | MIPI_CSI0_DATA2_N | VDD_MIPI_1P8 | CSI | | MIPI_CSI0.DN2 | | Hi-Z | | | AR23 | MIPI_CSI0_DATA2_P | VDD_MIPI_1P8 | CSI | | MIPI_CSI0.DP2 | | Hi-Z | | | AN19 | MIPI_CSI0_DATA3_N | VDD_MIPI_1P8 | CSI | | MIPI_CSI0.DN3 | | Hi-Z | | | AR19 | MIPI_CSI0_DATA3_P | VDD_MIPI_1P8 | CSI | | MIPI_CSI0.DP3 | | Hi-Z | | | AR25 | MIPI_CSI0_GPIO0_00 | VDD_MIPI_CSI_DIG_1P8 | GPIO | ALT0 | MIPI_CSI0.GPIO0.IO00 | INPUT | PD(50K) | | | AP24 | MIPI_CSI0_GPIO0_01 | VDD_MIPI_CSI_DIG_1P8 | GPIO | ALT0 | MIPI_CSI0.GPIO0.IO01 | INPUT | PD(50K) | | | AP26 | MIPI_CSI0_I2C0_SCL | VDD_MIPI_CSI_DIG_1P8 | GPIO | ALT0 | MIPI_CSI0.I2C0.SCL | INPUT | PU(50K) | | | AM24 | MIPI_CSI0_I2C0_SDA | VDD_MIPI_CSI_DIG_1P8 | GPIO | ALT0 | MIPI_CSI0.I2C0.SDA | INPUT | PU(50K) | | | AN25 | MIPI_CSI0_MCLK_OUT | VDD_MIPI_CSI_DIG_1P8 | GPIO | ALT4 | LSIO.GPIO3.IO04 | INPUT | PD(50K) | | | AJ19 | MIPI_DSI0_CLK_N | VDD_MIPI_1P8 | DSI | | MIPI_DSI0.CKN | | Hi-Z | | | AK20 | MIPI_DSI0_CLK_P | VDD_MIPI_1P8 | DSI | | MIPI_DSI0.CKP | | Hi-Z | | | AJ21 | MIPI_DSI0_DATA0_N | VDD_MIPI_1P8 | DSI | | MIPI_DSI0.DN0 | | Hi-Z | | | AK22 | MIPI_DSI0_DATA0_P | VDD_MIPI_1P8 | DSI | | MIPI_DSI0.DP0 | | Hi-Z | | | AJ17 | MIPI_DSI0_DATA1_N | VDD_MIPI_1P8 | DSI | | MIPI_DSI0.DN1 | | Hi-Z | | | AK18 | MIPI_DSI0_DATA1_P | VDD_MIPI_1P8 | DSI | | MIPI_DSI0.DP1 | | Hi-Z | | | AJ23 | MIPI_DSI0_DATA2_N | VDD_MIPI_1P8 | DSI | | MIPI_DSI0.DN2 | | Hi-Z | | | AK24 | MIPI_DSI0_DATA2_P | VDD_MIPI_1P8 | DSI | | MIPI_DSI0.DP2 | | Hi-Z | | | AJ15 | MIPI_DSI0_DATA3_N | VDD_MIPI_1P8 | DSI | | MIPI_DSI0.DN3 | | Hi-Z | | | AK16 | MIPI_DSI0_DATA3_P | VDD_MIPI_1P8 | DSI | | MIPI_DSI0.DP3 | | Hi-Z | | | AD32 | MIPI_DSI0_GPIO0_00 | VDD_MIPI_DSI_DIG_1P8_3P3 | GPIO | ALT0 | MIPI_DSI0.GPI00.I000 | INPUT | PD(50K) | | | AE35 | MIPI_DSI0_GPIO0_01 | VDD_MIPI_DSI_DIG_1P8_3P3 | GPIO | ALT0 | MIPI_DSI0.GPI00.I001 | INPUT | PD(50K) | | | AC31 | MIPI_DSI0_I2C0_SCL | VDD_MIPI_DSI_DIG_1P8_3P3 | GPIO | ALT0 | MIPI_DSI0.I2C0.SCL | INPUT | PU(50K) | | | AB28 | MIPI_DSI0_I2C0_SDA | VDD_MIPI_DSI_DIG_1P8_3P3 | GPIO | ALT0 | MIPI_DSI0.I2C0.SDA | INPUT | PU(50K) | | Table 125. 21 x 21 mm functional contact assignments (continued) | | | | Ball | Reset Condition <sup>2</sup> | | | | | | | | |------|--------------------------|--------------------------|-----------|------------------------------|--------------------------------|----------------------|---------|--|--|--|--| | Ball | Ball Name | Power Domain | Type<br>1 | Default<br>Mode | Default Function | Default<br>Direction | | | | | | | AM16 | MIPI_DSI1_CLK_N | VDD_MIPI_1P8 | DSI | | MIPI_DSI1.CKN | | Hi-Z | | | | | | AP16 | MIPI_DSI1_CLK_P | VDD_MIPI_1P8 | DSI | | MIPI_DSI1.CKP | | Hi-Z | | | | | | AN15 | MIPI_DSI1_DATA0_N | VDD_MIPI_1P8 | DSI | | MIPI_DSI1.DN0 | | Hi-Z | | | | | | AR15 | MIPI_DSI1_DATA0_P | VDD_MIPI_1P8 | DSI | | MIPI_DSI1.DP0 | | Hi-Z | | | | | | AN17 | MIPI_DSI1_DATA1_N | VDD_MIPI_1P8 | DSI | | MIPI_DSI1.DN1 | | Hi-Z | | | | | | AR17 | MIPI_DSI1_DATA1_P | VDD_MIPI_1P8 | DSI | | MIPI_DSI1.DP1 | | Hi-Z | | | | | | AM14 | MIPI_DSI1_DATA2_N | VDD_MIPI_1P8 | DSI | | MIPI_DSI1.DN2 | | Hi-Z | | | | | | AP14 | MIPI_DSI1_DATA2_P | VDD_MIPI_1P8 | DSI | | MIPI_DSI1.DP2 | | Hi-Z | | | | | | AM18 | MIPI_DSI1_DATA3_N | VDD_MIPI_1P8 | DSI | | MIPI_DSI1.DN3 | | Hi-Z | | | | | | AP18 | MIPI_DSI1_DATA3_P | VDD_MIPI_1P8 | DSI | | MIPI_DSI1.DP3 | | Hi-Z | | | | | | AD30 | MIPI_DSI1_GPIO0_00 | VDD_MIPI_DSI_DIG_1P8_3P3 | GPIO | ALT0 | MIPI_DSI1.GPIO0.IO00 | INPUT | PD(50K) | | | | | | AF34 | MIPI_DSI1_GPIO0_01 | VDD_MIPI_DSI_DIG_1P8_3P3 | GPIO | ALT0 | MIPI_DSI1.GPIO0.IO01 | INPUT | PD(50K) | | | | | | AE33 | MIPI_DSI1_I2C0_SCL | VDD_MIPI_DSI_DIG_1P8_3P3 | GPIO | ALT0 | MIPI_DSI1.I2C0.SCL | INPUT | PU(50K) | | | | | | AC29 | MIPI_DSI1_I2C0_SDA | VDD_MIPI_DSI_DIG_1P8_3P3 | GPIO | ALT0 | MIPI_DSI1.I2C0.SDA | INPUT | PU(50K) | | | | | | AH28 | ON_OFF_BUTTON | VDD_SNVS_LDO_1P8_CAP | ANA | | SNVS.ON_OFF_BUTTON | | | | | | | | D10 | PCIE_CTRL0_CLKREQ_B | VDD_PCIE_DIG_1P8_3P3 | GPIO | ALT0 | HSIO.PCIE0.CLKREQ_B | INPUT | PD(50K) | | | | | | H10 | PCIE_CTRL0_PERST_B | VDD_PCIE_DIG_1P8_3P3 | GPIO | ALT0 | HSIO.PCIE0.PERST_B | INPUT | PD(50K) | | | | | | A11 | PCIE_CTRL0_WAKE_B | VDD_PCIE_DIG_1P8_3P3 | GPIO | ALT0 | HSIO.PCIE0.WAKE_B | INPUT | PU(50K) | | | | | | F12 | PCIE_REF_QR | VDD_PCIE_1P8 | PCIE | | HSIO.PCIE_IOB.REF_QR | | | | | | | | D12 | PCIE_REFCLK100M_N | VDD_PCIE_1P8 | PCIE | | HSIO.PCIE_IOB.EXT_REFCLK100M_N | | | | | | | | E11 | PCIE_REFCLK100M_P | VDD_PCIE_1P8 | PCIE | | HSIO.PCIE_IOB.EXT_REFCLK100M_P | | | | | | | | H12 | PCIE_REXT | VDD_PCIE0_1P0 | PCIE | | HSIO.PCIE.REXT | | | | | | | | G11 | PCIE0_PHY_PLL_REF_RETURN | VDD_PCIE_LDO_1P0_CAP | PCIE | | HSIO.PCIE0.PLL_REF_RETURN | | | | | | | | B12 | PCIE0_RX0_N | VDD_PCIE_LDO_1P0_CAP | PCIE | | HSIO.PCIE0.RX0_N | | | | | | | | A13 | PCIE0_RX0_P | VDD_PCIE_LDO_1P0_CAP | PCIE | | HSIO.PCIE0.RX0_P | | | | | | | | A9 | PCIE0_TX0_N | VDD_PCIE_LDO_1P0_CAP | PCIE | | HSIO.PCIE0.TX0_N | | | | | | | | B10 | PCIE0_TX0_P | VDD_PCIE_LDO_1P0_CAP | PCIE | | HSIO.PCIE0.TX0_P | | | | | | | | AJ35 | PMIC_I2C_SCL | VDD_ANA1_1P8 | SCU | ALT0 | SCU.PMIC_I2C.SCL | INPUT | PU(50K) | | | | | | AH32 | PMIC_I2C_SDA | VDD_ANA1_1P8 | SCU | ALT0 | SCU.PMIC_I2C.SDA | INPUT | PU(50K) | | | | | | AJ33 | PMIC_INT_B | VDD_ANA1_1P8 | SCU | ALT0 | SCU.DSC.PMIC_INT_B | INPUT | PU(50K) | | | | | | AR31 | PMIC_ON_REQ | VDD_SNVS_LDO_1P8_CAP | ANA | | SNVS.PMIC_ON_REQ | | | | | | | | AG31 | POR_B | VDD_ANA1_1P8 | SCU | ALT0 | SCU.DSC.POR_B | INPUT | PU(50K) | | | | | | AK14 | QSPI0A_DATA0 | VDD_QSPI0A_1P8_3P3 | FASTD | ALT0 | LSIO.QSPI0A.DATA0 | INPUT | PD(50K) | | | | | | AR13 | QSPI0A_DATA1 | VDD_QSPI0A_1P8_3P3 | FASTD | ALT0 | LSIO.QSPI0A.DATA1 | INPUT | PD(50K) | | | | | | AJ13 | QSPI0A_DATA2 | VDD_QSPI0A_1P8_3P3 | FASTD | ALT0 | LSIO.QSPI0A.DATA2 | INPUT | PD(50K) | | | | | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 125. 21 x 21 mm functional contact assignments (continued) | | | | Ball | | Reset Condition <sup>2</sup> | | | | |------|---------------------------|----------------------------|-----------|-----------------|------------------------------|----------------------|---------|--| | Ball | Ball Name | Power Domain | Type<br>1 | Default<br>Mode | Default Function | Default<br>Direction | | | | AH12 | QSPI0A_DATA3 | VDD_QSPI0A_1P8_3P3 | FASTD | ALT0 | LSIO.QSPI0A.DATA3 | INPUT | PD(50K) | | | AL11 | QSPI0A_DQS | VDD_QSPI0A_1P8_3P3 | FASTD | ALT0 | LSIO.QSPI0A.DQS | INPUT | PD(50K) | | | AP12 | QSPI0A_SCLK | VDD_QSPI0A_1P8_3P3 | FASTD | ALT4 | LSIO.GPIO3.IO16 | INPUT | PD(50K) | | | AM12 | QSPI0A_SS0_B | VDD_QSPI0A_1P8_3P3 | FASTD | ALT4 | LSIO.GPIO3.IO14 | INPUT | PU(50K) | | | AK12 | QSPI0A_SS1_B | VDD_QSPI0A_1P8_3P3 | FASTD | ALT4 | LSIO.GPIO3.IO15 | INPUT | PU(50K) | | | AM10 | QSPI0B_DATA0 | VDD_QSPI0B_1P8_3P3 | FASTD | ALT0 | LSIO.QSPI0B.DATA0 | INPUT | PD(50K) | | | AL9 | QSPI0B_DATA1 | VDD_QSPI0B_1P8_3P3 | FASTD | ALT0 | LSIO.QSPI0B.DATA1 | INPUT | PD(50K) | | | AJ11 | QSPI0B_DATA2 | VDD_QSPI0B_1P8_3P3 | FASTD | ALT0 | LSIO.QSPI0B.DATA2 | INPUT | PD(50K) | | | AM8 | QSPI0B_DATA3 | VDD_QSPI0B_1P8_3P3 | FASTD | ALT0 | LSIO.QSPI0B.DATA3 | INPUT | PD(50K) | | | AK10 | QSPI0B_DQS | VDD_QSPI0B_1P8_3P3 | FASTD | ALT0 | LSIO.QSPI0B.DQS | INPUT | PD(50K) | | | AR11 | QSPI0B_SCLK | VDD_QSPI0B_1P8_3P3 | FASTD | ALT4 | LSIO.GPIO3.IO17 | INPUT | PD(50K) | | | AH10 | QSPI0B_SS0_B | VDD_QSPI0B_1P8_3P3 | FASTD | ALT4 | LSIO.GPIO3.IO23 | INPUT | PU(50K) | | | AJ9 | QSPI0B_SS1_B | VDD_QSPI0B_1P8_3P3 | FASTD | ALT4 | LSIO.GPIO3.IO24 | INPUT | PU(50K) | | | AP32 | RTC_XTALI | VDD_SNVS_LDO_1P8_CAP | ANA | | SNVS.RTC_XTALI | | | | | AM32 | RTC_XTALO | VDD_SNVS_LDO_1P8_CAP | ANA | | SNVS.RTC_XTALO | | | | | M34 | SAI0_RXD | VDD_SPI_SAI_1P8_3P3 | GPIO | ALT0 | ADMA.SAI0.RXD | INPUT | PD(50K) | | | J35 | SAI0_TXC | VDD_SPI_SAI_1P8_3P3 | GPIO | ALT0 | ADMA.SAI0.TXC | INPUT | PD(50K) | | | K34 | SAI0_TXD | VDD_SPI_SAI_1P8_3P3 | GPIO | ALT0 | ADMA.SAI0.TXD | INPUT | PD(50K) | | | L33 | SAI0_TXFS | VDD_SPI_SAI_1P8_3P3 | GPIO | ALT0 | ADMA.SAI0.TXFS | INPUT | PD(50K) | | | L35 | SAI1_RXC | VDD_SPI_SAI_1P8_3P3 | GPIO | ALT0 | ADMA.SAI1.RXC | INPUT | PD(50K) | | | M32 | SAI1_RXD | VDD_SPI_SAI_1P8_3P3 | GPIO | ALT0 | ADMA.SAI1.RXD | INPUT | PD(50K) | | | N35 | SAI1_RXFS | VDD_SPI_SAI_1P8_3P3 | GPIO | ALT0 | ADMA.SAI1.RXFS | INPUT | PD(50K) | | | AJ31 | SCU_BOOT_MODE0 | VDD_ANA1_1P8 | SCU | ALT0 | SCU.DSC.BOOT_MODE0 | INPUT | PD(50K) | | | AK32 | SCU_BOOT_MODE1 | VDD_ANA1_1P8 | SCU | ALT0 | SCU.DSC.BOOT_MODE1 | INPUT | PD(50K) | | | AL31 | SCU_BOOT_MODE2 | VDD_ANA1_1P8 | SCU | ALT0 | SCU.DSC.BOOT_MODE2 | INPUT | PD(50K) | | | AJ29 | SCU_BOOT_MODE3 | VDD_ANA1_1P8 | SCU | ALT0 | SCU.DSC.BOOT_MODE3 | INPUT | PD(50K) | | | AF28 | SCU_GPIO0_00 | VDD_ANA1_1P8 | GPIO | ALT0 | SCU.GPIO0.IO00 | INPUT | PD(50K) | | | AH30 | SCU_GPIO0_01 | VDD_ANA1_1P8 | GPIO | ALT0 | SCU.GPIO0.IO01 | INPUT | PU(50K) | | | AG29 | SCU_PMIC_STANDBY | VDD_ANA1_1P8 | SCU | ALT0 | SCU.DSC.PMIC_STANDBY | OUTPUT | HiZ | | | AD28 | SCU_WDOG_OUT <sup>3</sup> | VDD_ANA1_1P8 | SCU | ALT1 | SCU.WDOG0.WDOG_OUT | OUTPUT | PD(50K) | | | E35 | SPDIF0_EXT_CLK | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.SPDIF0.EXT_CLK | INPUT | PD(50K) | | | G31 | SPDIF0_RX | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.SPDIF0.RX | INPUT | PD(50K) | | | D34 | SPDIF0_TX | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT4 | LSIO.GPI00.IO11 | INPUT | PD(50K) | | | R33 | SPI0_CS0 | VDD_SPI_SAI_1P8_3P3 | GPIO | ALT0 | ADMA.SPI0.CS0 | INPUT | PD(50K) | | | R35 | SPI0_CS1 | VDD_SPI_SAI_1P8_3P3 | GPIO | ALT0 | ADMA.SPI0.CS1 | INPUT | PD(50K) | | Table 125. 21 x 21 mm functional contact assignments (continued) | | | | | Reset Condition <sup>2</sup> | | | | | | | | |------|------------------|-------------------------------|-----------|------------------------------|--------------------------|----------------------|---------|--|--|--|--| | Ball | Ball Name | Power Domain | Type<br>1 | Default<br>Mode | Default Function | Default<br>Direction | | | | | | | P30 | SPI0_SCK | VDD_SPI_SAI_1P8_3P3 | GPIO | ALT0 | ADMA.SPI0.SCK | INPUT | PD(50K) | | | | | | P34 | SPI0_SDI | VDD_SPI_SAI_1P8_3P3 | GPIO | ALT0 | ADMA.SPI0.SDI | INPUT | PD(50K) | | | | | | R31 | SPI0_SDO | VDD_SPI_SAI_1P8_3P3 | GPIO | ALT4 | LSIO.GPIO1.IO06 | INPUT | PD(50K) | | | | | | P28 | SPI2_CS0 | VDD_SPI_SAI_1P8_3P3 | GPIO | ALT0 | ADMA.SPI2.CS0 | INPUT | PD(50K) | | | | | | R29 | SPI2_SCK | VDD_SPI_SAI_1P8_3P3 | GPIO | ALT0 | ADMA.SPI2.SCK | INPUT | PD(50K) | | | | | | N31 | SPI2_SDI | VDD_SPI_SAI_1P8_3P3 | GPIO | ALT0 | ADMA.SPI2.SDI | INPUT | PD(50K) | | | | | | P32 | SPI2_SDO | VDD_SPI_SAI_1P8_3P3 | GPIO | ALT4 | LSIO.GPI01.I001 | INPUT | PD(50K) | | | | | | J31 | SPI3_CS0 | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT0 | ADMA.SPI3.CS0 | INPUT | PD(50K) | | | | | | K30 | SPI3_CS1 | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT0 | ADMA.SPI3.CS1 | INPUT | PD(50K) | | | | | | H32 | SPI3_SCK | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT0 | ADMA.SPI3.SCK | INPUT | PD(50K) | | | | | | G33 | SPI3_SDI | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT0 | ADMA.SPI3.SDI | INPUT | PD(50K) | | | | | | F34 | SPI3_SDO | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT4 | LSIO.GPIO0.IO14 | INPUT | PD(50K) | | | | | | AE29 | TEST_MODE_SELECT | VDD_ANA1_1P8 | SCU | ALT0 | SCU.TCU.TEST_MODE_SELECT | INPUT | PD(50K) | | | | | | AB32 | UART0_RX | JART0_RX VDD_CAN_UART_1P8_3P3 | | | ADMA.UART0.RX | INPUT | PD(50K) | | | | | | AA29 | UART0_TX | VDD_CAN_UART_1P8_3P3 | GPIO | ALT4 | LSIO.GPI01.I022 | INPUT | PD(50K) | | | | | | K32 | UART1_CTS_B | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT0 | ADMA.UART1.CTS_B | INPUT | PD(50K) | | | | | | N29 | UART1_RTS_B | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT4 | LSIO.GPT0.CLK | INPUT | PD(50K) | | | | | | L31 | UART1_RX | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT0 | ADMA.UART1.RX | INPUT | PD(50K) | | | | | | H34 | UART1_TX | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT4 | LSIO.GPI00.I021 | INPUT | PD(50K) | | | | | | AD34 | UART2_RX | VDD_CAN_UART_1P8_3P3 | GPIO | ALT0 | ADMA.UART2.RX | INPUT | PD(50K) | | | | | | AC35 | UART2_TX | VDD_CAN_UART_1P8_3P3 | GPIO | ALT4 | LSIO.GPI01.I023 | INPUT | PD(50K) | | | | | | E19 | USB_OTG1_DN | VDD_USB_3P3 | OTG | | CONN.USB_OTG1.DN | | | | | | | | D18 | USB_OTG1_DP | VDD_USB_3P3 | OTG | | CONN.USB_OTG1.DP | | | | | | | | G17 | USB_OTG1_ID | VDD_USB_3P3 | OTG | | CONN.USB_OTG1.ID | | | | | | | | H18 | USB_OTG1_VBUS | | OTG | | CONN.USB_OTG1.VBUS | | | | | | | | D16 | USB_OTG2_DN | VDD_USB_3P3 | OTG | | CONN.USB_OTG2.DM | | | | | | | | E17 | USB_OTG2_DP | VDD_USB_3P3 | OTG | | CONN.USB_OTG2.DP | | | | | | | | F16 | USB_OTG2_ID | VDD_USB_3P3 | OTG | | CONN.USB_OTG2.ID | | | | | | | | D14 | USB_OTG2_REXT | VDD_USB_3P3 | OTG | | CONN.USB_OTG2.RTRIM | | | | | | | | H16 | USB_OTG2_VBUS | | OTG | | CONN.USB_OTG2.VBUS | | | | | | | | E13 | USB_SS3_REXT | VDD_USB_1P8 | USB3 | | CONN.USB_SS3.REXT | | | | | | | | B18 | USB_SS3_RX_N | VDD_USB_SS3_LDO_1P0_CAP | USB3 | | CONN.USB_SS3.RX_M_LN_0 | | Hi-Z | | | | | | A19 | USB_SS3_RX_P | VDD_USB_SS3_LDO_1P0_CAP | USB3 | | CONN.USB_SS3.RX_P_LN_0 | | Hi-Z | | | | | | F14 | USB_SS3_TC0 | VDD_USB_3P3 | GPIO | ALT0 | ADMA.I2C1.SCL | INPUT | PD(50K) | | | | | | H14 | USB_SS3_TC1 | VDD_USB_3P3 | GPIO | ALT0 | ADMA.I2C1.SCL | INPUT | PD(50K) | | | | | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 125. 21 x 21 mm functional contact assignments (continued) | | | | Ball | | Reset Condition <sup>2</sup> | | | | | | | |------|----------------|----------------------------|-----------|-----------------|------------------------------|----------------------|---------|--|--|--|--| | Ball | Ball Name | Power Domain | Type<br>1 | Default<br>Mode | Default Function | Default<br>Direction | | | | | | | G15 | USB_SS3_TC2 | VDD_USB_3P3 | GPIO | ALT0 | ADMA.I2C1.SDA | INPUT | PD(50K) | | | | | | C15 | USB_SS3_TC3 | VDD_USB_3P3 | GPIO | ALT0 | ADMA.I2C1.SDA | INPUT | PD(50K) | | | | | | A15 | USB_SS3_TX_N | VDD_USB_SS3_LDO_1P0_CAP | USB3 | | CONN.USB_SS3.TX_M_LN_0 | | | | | | | | B16 | USB_SS3_TX_P | VDD_USB_SS3_LDO_1P0_CAP | USB3 | | CONN.USB_SS3.TX_P_LN_0 | | | | | | | | E23 | USDHC1_CD_B | VDD_USDHC1_VSELECT_1P8_3P3 | FASTD | ALT0 | CONN.USDHC1.CD_B | INPUT | PU(50K) | | | | | | G23 | USDHC1_CLK | VDD_USDHC1_1P8_3P3 | FASTD | ALT4 | LSIO.GPIO4.IO23 | INPUT | PD(50K) | | | | | | C25 | USDHC1_CMD | VDD_USDHC1_1P8_3P3 | FASTD | ALT0 | CONN.USDHC1.CMD | INPUT | PU(50K) | | | | | | A27 | USDHC1_DATA0 | VDD_USDHC1_1P8_3P3 | FASTD | ALT0 | CONN.USDHC1.DATA0 | INPUT | PU(50K) | | | | | | B26 | USDHC1_DATA1 | VDD_USDHC1_1P8_3P3 | FASTD | ALT0 | CONN.USDHC1.DATA1 | INPUT | PU(50K) | | | | | | D26 | USDHC1_DATA2 | VDD_USDHC1_1P8_3P3 | FASTD | ALT0 | CONN.USDHC1.DATA2 | INPUT | PU(50K) | | | | | | E25 | USDHC1_DATA3 | VDD_USDHC1_1P8_3P3 | FASTD | ALT0 | CONN.USDHC1.DATA3 | INPUT | PU(50K) | | | | | | B24 | USDHC1_RESET_B | VDD_USDHC1_VSELECT_1P8_3P3 | FASTD | ALT4 | LSIO.GPIO4.IO19 | INPUT | PU(50K) | | | | | | A25 | USDHC1_VSELECT | VDD_USDHC1_VSELECT_1P8_3P3 | FASTD | ALT4 | LSIO.GPIO4.IO20 | INPUT | PD(50K) | | | | | | D24 | USDHC1_WP | VDD_USDHC1_VSELECT_1P8_3P3 | FASTD | ALT0 | CONN.USDHC1.WP | INPUT | PD(50K) | | | | | | AP34 | XTALI | VDD_ANA1_1P8 | ANA | | SCU.DSC.XTALI | | | | | | | | AM34 | XTALO | VDD_ANA1_1P8 | ANA | | SCU.DSC.XTALO | | | | | | | <sup>&</sup>lt;sup>1</sup> FASTD are GPIO balls configured for high speed operation using the FASTRZ control. i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Reset condition shown is before boot code execution. For pad changes after boot code execution, see the System Boot chapter of the device reference manual. <sup>&</sup>lt;sup>3</sup> SCU\_WDOG\_OUT was previously named JTAG\_TRST\_B; it has been renamed because its functionality has changed. The following table shows DDR pin function. Table 126. DRAM pin function | Ball Name | Ball | LPDDR4 function | DDR3L function | |-----------|------|-----------------|----------------| | DDR_ATO | AB8 | _ | _ | | DDR_CK0_N | Y6 | DDR_CK0_N | DDR_CK0_N | | DDR_CK0_P | W5 | DDR_CK0_P | DDR_CK0_P | | DDR_CK1_N | N5 | DDR_CK1_N | DDR_CK1_N | | DDR_CK1_P | P6 | DDR_CK1_P | DDR_CK1_P | | DDR_DCF00 | W1 | CA2_A | A5 | | DDR_DCF01 | U3 | CA4_A | A6 | | DDR_DCF03 | U1 | CA5_A | A7 | | DDR_DCF04 | U7 | _ | A8 | | DDR_DCF05 | U5 | _ | A9 | | DDR_DCF07 | T2 | <del>-</del> | RAS# | | DDR_DCF08 | AB4 | CA3_A | A3 | | DDR_DCF09 | AB6 | ODT_CA_A | ODT | | DDR_DCF10 | AC5 | CS0_A | A1 | | DDR_DCF11 | W3 | CA0_A | A0 | | DDR_DCF12 | Y8 | CS1_A | A2 | | DDR_DCF14 | Y2 | CKE0_A | _ | | DDR_DCF15 | Y4 | CKE1_A | _ | | DDR_DCF16 | W7 | CA1_A | A4 | | DDR_DCF17 | N3 | CA4_B | A12 | | DDR_DCF18 | L1 | RESET_N | RESET_N | | DDR_DCF19 | N1 | CA5_B | A14 | | DDR_DCF20 | P4 | _ | A15 | | DDR_DCF21 | T8 | <del>-</del> | BA0 | | DDR_DCF22 | P2 | _ | BA1 | | DDR_DCF23 | T4 | _ | BA2 | | DDR_DCF24 | Т6 | _ | CAS# | | DDR_DCF25 | K8 | ODT_CA_B | ODT1 | | DDR_DCF26 | L7 | CA3_B | A13 | | DDR_DCF27 | K4 | CA0_B | A10 | | DDR_DCF28 | K6 | CS0_B | CS_N[0] | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 126. DRAM pin function (continued) | Ball Name | Ball | LPDDR4 function | DDR3L function | | | | | |-----------|------|-----------------|----------------|--|--|--|--| | DDR_DCF29 | K2 | CS1_B | CS_N[1] | | | | | | DDR_DCF30 | N7 | CKE0_B | CKE0 | | | | | | DDR_DCF31 | L5 | CKE1_B | CKE1 | | | | | | DDR_DCF32 | L3 | CA1_B | A11 | | | | | | DDR_DCF33 | P8 | CA2_B | WE# | | | | | | DDR_DM0 | AJ7 | DDR_DMI0 | DDR_DMI0 | | | | | | DDR_DM1 | AF4 | DDR_DMI1 | DDR_DMI1 | | | | | | DDR_DM2 | D4 | DDR_DMI2 | DDR_DMI2 | | | | | | DDR_DM3 | E1 | DDR_DMI3 | DDR_DMI3 | | | | | | DDR_DM4 | AP6 | _ | DDR_DMI4 | | | | | | DDR_DQ00 | AF6 | DDR_DQ00 | DDR_DQ00 | | | | | | DDR_DQ01 | AE5 | DDR_DQ01 | DDR_DQ01 | | | | | | DDR_DQ02 | AH8 | DDR_DQ02 | DDR_DQ02 | | | | | | DDR_DQ03 | AF8 | DDR_DQ03 | DDR_DQ03 | | | | | | DDR_DQ04 | AM4 | DDR_DQ04 | DDR_DQ04 | | | | | | DDR_DQ05 | AM6 | DDR_DQ05 | DDR_DQ05 | | | | | | DDR_DQ06 | AL5 | DDR_DQ06 | DDR_DQ06 | | | | | | DDR_DQ07 | AL7 | DDR_DQ07 | DDR_DQ07 | | | | | | DDR_DQ08 | AJ1 | DDR_DQ08 | DDR_DQ08 | | | | | | DDR_DQ09 | AJ3 | DDR_DQ09 | DDR_DQ09 | | | | | | DDR_DQ10 | AH2 | DDR_DQ10 | DDR_DQ10 | | | | | | DDR_DQ11 | AH4 | DDR_DQ11 | DDR_DQ11 | | | | | | DDR_DQ12 | AC3 | DDR_DQ12 | DDR_DQ12 | | | | | | DDR_DQ13 | AE3 | DDR_DQ13 | DDR_DQ13 | | | | | | DDR_DQ14 | AB2 | DDR_DQ14 | DDR_DQ14 | | | | | | DDR_DQ15 | AC1 | DDR_DQ15 | DDR_DQ15 | | | | | | DDR_DQ16 | В6 | DDR_DQ16 | DDR_DQ16 | | | | | | DDR_DQ17 | E9 | DDR_DQ17 | DDR_DQ17 | | | | | | DDR_DQ18 | E7 | DDR_DQ18 | DDR_DQ18 | | | | | | DDR_DQ19 | D8 | DDR_DQ19 | DDR_DQ19 | | | | | | DDR_DQ20 | G7 | DDR_DQ20 | DDR_DQ20 | | | | | | DDR_DQ21 | H8 | DDR_DQ21 | DDR_DQ21 | | | | | | DDR_DQ22 | H6 | DDR_DQ22 | DDR_DQ22 | | | | | Table 126. DRAM pin function (continued) | DDR_DQ23 G5 DDR_DQ23 DDR_DQ24 H2 DDR_DQ24 DDR_DQ25 H4 DDR_DQ25 DDR_DQ26 G3 DDR_DQ26 DDR_DQ27 G1 DDR_DQ27 DDR_DQ28 A7 DDR_DQ28 DDR_DQ29 B4 DDR_DQ29 DDR_DQ30 B2 DDR_DQ30 DDR_DQ31 A5 DDR_DQ31 | DDR_DQ23 DDR_DQ24 DDR_DQ25 DDR_DQ26 DDR_DQ27 DDR_DQ28 DDR_DQ29 DDR_DQ30 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------| | DDR_DQ25 H4 DDR_DQ25 DDR_DQ26 G3 DDR_DQ26 DDR_DQ27 G1 DDR_DQ27 DDR_DQ28 A7 DDR_DQ28 DDR_DQ29 B4 DDR_DQ29 DDR_DQ30 B2 DDR_DQ30 DDR_DQ31 A5 DDR_DQ31 | DDR_DQ25 DDR_DQ26 DDR_DQ27 DDR_DQ28 DDR_DQ29 | | DDR_DQ26 G3 DDR_DQ26 DDR_DQ27 G1 DDR_DQ27 DDR_DQ28 A7 DDR_DQ28 DDR_DQ29 B4 DDR_DQ29 DDR_DQ30 B2 DDR_DQ30 DDR_DQ31 A5 DDR_DQ31 | DDR_DQ26 DDR_DQ27 DDR_DQ28 DDR_DQ29 | | DDR_DQ27 G1 DDR_DQ27 DDR_DQ28 A7 DDR_DQ28 DDR_DQ29 B4 DDR_DQ29 DDR_DQ30 B2 DDR_DQ30 DDR_DQ31 A5 DDR_DQ31 | DDR_DQ27 DDR_DQ28 DDR_DQ29 | | DDR_DQ28 A7 DDR_DQ28 DDR_DQ29 B4 DDR_DQ29 DDR_DQ30 B2 DDR_DQ30 DDR_DQ31 A5 DDR_DQ31 | DDR_DQ28<br>DDR_DQ29 | | DDR_DQ29 B4 DDR_DQ29 DDR_DQ30 B2 DDR_DQ30 DDR_DQ31 A5 DDR_DQ31 | DDR_DQ29 | | DDR_DQ30 B2 DDR_DQ30 DDR_DQ31 A5 DDR_DQ31 | | | DDR_DQ31 A5 DDR_DQ31 | DDR_DQ30 | | | | | PPP P000 | DDR_DQ31 | | DDR_DQ32 AL1 — | DDR_DQ32 | | DDR_DQ33 AM2 — | DDR_DQ33 | | DDR_DQ34 AL3 — | DDR_DQ34 | | DDR_DQ35 AP2 — | DDR_DQ35 | | DDR_DQ36 AP8 — | DDR_DQ36 | | DDR_DQ37 AP10 — | DDR_DQ37 | | DDR_DQ38 AR9 — | DDR_DQ38 | | DDR_DQ39 AR7 — | DDR_DQ39 | | DDR_DQS0_N AH6 DDR_DQS0_N | DDR_DQS0_N | | DDR_DQS0_P AJ5 DDR_DQS0_P | DDR_DQS0_P | | DDR_DQS1_N AE1 DDR_DQS1_N | DDR_DQS1_N | | DDR_DQS1_P AF2 DDR_DQS1_P | DDR_DQS1_P | | DDR_DQS2_N E5 DDR_DQS2_N E | DDR_DQS2_N | | DDR_DQS2_P D6 DDR_DQS2_P | DDR_DQS2_P | | DDR_DQS3_N E3 DDR_DQS3_N E | DDR_DQS3_N | | DDR_DQS3_P D2 DDR_DQS3_P | DDR_DQS3_P | | DDR_DQS4_N AR5 — | DDR_DQS4_N | | DDR_DQS4_P AP4 — | DDR_DQS4_P | | DDR_DTO0 AC7 — | _ | | DDR_DTO1 AE7 — | _ | | DDR_VREF AD8 — | | | DDR_ZQ G9 — | _ | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 ## 6.2 FCPBGA, 17 x 17 mm, 0.8 mm pitch This section includes the following: - Mechanical package drawing - Ball map for case FCPBGA, 17 x 17 mm, 0.8 mm pitch - Contact assignments i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 ### 6.2.1 17 x 17 mm package case outline The following figure shows the top, bottom, and side views of the 17 x 17 mm package. RELEASED FOR EXTERNAL ASSEMBLY ONLY. THIS DESIGN ONLY MEETS EXTERNAL DESIGN AND ASSEMBLY RULES. MUST BE REVIEWED AND UPDATED BEFORE BEING ASSEMBLED INTERNALLY. | TITLE: FCPBGA, WITH LID, | DOCUMENT NO: 98ASA01087D REV: A | |------------------------------------|---------------------------------| | | STANDARD: NON-JEDEC | | 0.8 MM PITCH, 417 I/O INTERSTITIAL | SOT1932-1 SHEET: 1 OF 3 | Figure 60. 17 x 17 mm Package Top, Bottom, and Side Views i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 The following notes pertain to the preceding figure, "17 x 17 mm Package Top, Bottom, and Side Views." #### NOTES: - 1. ALL DIMENSIONS IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM C. DATUM C, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE. - 6. ALL DIMENSIONS ARE SYMMETRIC ACROSS THE PACKAGE CENTER LINES, UNLESS DIMENSIONED OTHERWISE. - **/**7.\ PIN 1 THRU HOLE SHALL BE CENTERED WITHIN FOOT AREA. 8. LID OVERHANG ON SUBSTRATE NOT ALLOWED. Figure 61. Notes on 17 x 17 mm Package Top, Bottom, and Side Views i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 ## 6.2.2 17 x 17 mm, 0.8 mm pitch, ball map The following page shows the 17 x 17 mm, 0.8 mm pitch, ball map. i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 # Package information and functional contact assignments for FCPBGA, 17 x 17 mm, 0.8 mm pitch | | 1 | 1 | | I I | | | | 1 | 1 | | | | ı | ı ass | | ı | <u> </u> | Ι | | <u> </u> | 1 | | <u>, </u> | 1 | | | | | | |----|------------------|------------------|------------------|------------------|------------------------|------------------|-----------------------|------------------------|--------------------------|-----------------------|----------------------------------|--------------------------|-----------------------|-----------------------|-----------------------|---------------------------------|-----------------------|--------------------------|-----------------------------------|---------------------------------------|---------------------------|---------------------------|-----------------------------------------------|----------------------|-----------------------|------------------------------------|-----------------------------------|-----------------------|------------------| | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | | А | | | VSS_MAIN | | DDR_DCF18 | | DDR_CK1_P | | DDR_DCF26 | | PCIE_CTRL0_<br>PERST_B | | PCIE0_TX0_P | | PCIE0_RX0_P | | USB_OTG1_ID | | USB_OTG1_D<br>P | | EMMCO_DAT<br>A0 | | ENETO_RGMII<br>_RXC | | ENETO_MDC | | VSS_MAIN | | | | В | | DDR_DCF01 | | DDR_DCF07 | | DDR_DCF17 | | DDR_CK1_N | | DDR_DCF21 | | PCIE0_TX0_N | | PCIE_CTRL0_<br>WAKE_B | | PCIE0_RX0_N | | USB_OTG1_D<br>N | | EMMCO_RES<br>ET_B | | ENETO_RGMII<br>_TXD3 | | ENETO_RGMII<br>_RXD3 | | ESAIO_FSR | | ESAI0_TX4_R<br>X1 | | | С | VSS_MAIN | | VSS_MAIN | | VSS_MAIN | | VSS_MAIN | | VSS_MAIN | | VSS_MAIN | | PCIE_REFCLK<br>100M_N | | VSS_MAIN | | VSS_MAIN | | VDD_EMMC0<br>_VSELECT_1P<br>8_3P3 | | ENETO_RGMII<br>_TXD1 | | ENETO_RGMII<br>_RXD0 | | ESAI0_SCKT | | ESAI0_TX2_R<br>X3 | | VSS_MAIN | | D | | DDR_DCF12 | | DDR_DCF05 | | DDR_DCF20 | | DDR_DCF29 | | DDR_DCF28 | | VDD_USB_3P<br>3 | | PCIE_REFCLK<br>100M_P | | VDD_USB_SS<br>3_LDO_1P0_C<br>AP | | VDD_EMMC0<br>_1P8_3P3 | | VDD_ENET0_<br>VSELECT_1P8<br>_2P5_3P3 | | ENETO_RGMII<br>_RXD1 | | ESAI0_TX3_R<br>X2 | | SPI3_CS0 | | SPI3_SCK | | | E | DDR_DCF15 | | DDR_DCF03 | | DDR_DCF22 | | DDR_DCF32 | | DDR_DCF27 | | PCIE_CTRL0_<br>CLKREQ_B | | EMMC0_CM<br>D | | EMMC0_DAT<br>A6 | | VSS_MAIN | | EMMC0_DAT<br>A3 | | VDD_ENET0_<br>1P8_2P5_3P3 | | ESAI0_FST | | ESAI0_TX1 | | SPDIF0_EXT_<br>CLK | | UART1_RX | | F | | VSS_MAIN | | VSS_MAIN | | VSS_MAIN | | VSS_MAIN | | DDR_ZQ | | PCIE_REF_QR | | EMMC0_CLK | | EMMC0_DAT<br>A5 | | EMMC0_DAT<br>A1 | | ENETO_RGMII<br>_TXD0 | | ENETO_REFC<br>LK_125M_25N | | SPDIF0_RX | | VDD_ENET_<br>MDIO_1P8_3<br>3 | | SPI3_CS1 | | | G | DDR_DCF10 | | DDR_CK0_N | | DDR_DCF00 | | DDR_DCF33 | | DDR_DCF31 | | PCIE0_PHY_P<br>LL_REF_RETU<br>RN | | USB_SS3_TC1 | l | EMMC0_DAT<br>A2 | | EMMC0_DAT<br>A4 | | ENETO_RGMII<br>_TXC | | ENETO_RGMII<br>_RXD2 | | ESAI0_TX0 | | SPI3_SDO | | UART1_CTS_<br>B | | UART1_RTS_<br>B | | н | | DDR_CK0_P | | DDR_DCF24 | | DDR_DCF19 | | DDR_DCF30 | | DDR_DCF25 | | PCIE_REXT | | USB_SS3_TC<br>3 | | EMMC0_DAT<br>A7 | | ENETO_RGMII<br>_TX_CTL | | ENETO_RGMII<br>_RX_CTL | | ESAIO_SCKR | | SPI3_SDI | | VSS_MAIN | | SPIO_CS0 | | | j | VSS_MAIN | | VSS_MAIN | | VSS_MAIN | | VSS_MAIN | | VDD_PCIE_DI<br>G_1P8_3P3 | | VDD_PCIE_1P<br>8 | | VSS_MAIN | | USB_OTG1_V<br>BUS | | EMMC0_STR<br>OBE | | ENETO_RGMII<br>_TXD2 | | ENETO_MDIO | | SPDIF0_TX | | UART1_TX | | SPI0_SDO | | SPI0_SDI | | К | | DDR_DCF08 | | DDR_DCF14 | | DDR_DCF04 | | VDD_DDR_V<br>DDQ | | VDD_ANA0_1<br>P8 | | VDD_PCIE_LD<br>O_1P0_CAP | | VDD_USB_1P<br>8 | | VDD_MAIN | | VSS_MAIN | | | | ESAI0_TX5_R<br>X0 | | MCLK_OUT0 | | VDD_ESAI_SP<br>DIF_1P8_2P5_<br>3P3 | | SPI0_CS1 | | | L | DDR_DCF11 | | DDR_DCF09 | | DDR_DCF23 | | DDR_DCF16 | | VSS_MAIN | | VSS_MAIN | | VDD_MAIN | | VSS_MAIN | | | | VDD_GPU | | VDD_MAIN | | MCLK_IN0 | | SPIO_SCK | | VDD_SPI_MC<br>LK_UART_1P8<br>_3P3 | | VSS_MAIN | | М | | VSS_MAIN | | VSS_MAIN | | VSS_MAIN | | VDD_DDR_V<br>DDQ | | VDD_MAIN | | VSS_MAIN | | VDD_MAIN | | VSS_MAIN | | VDD_GPU | | VSS_MAIN | | MCLK_IN1 | | VSS_MAIN | | VSS_MAIN | | ADC_VREFH | | | N | DDR_DQ02 | | DDR_DQ00 | | DDR_DQ13 | | DDR_DQ15 | | VDD_DDR_V<br>DDQ | | VDD_MAIN | | VSS_MAIN | | VDD_MAIN | | VSS_MAIN | | VDD_GPU | | VSS_MAIN | | ADC_IN1 | | ADC_IN3 | | ADC_IN2 | | ADC_VREFL | | Р | | DDR_DQ01 | | DDR_DQ12 | | DDR_DQ14 | | VDD_DDR_V<br>DDQ | | VSS_MAIN | | VDD_MAIN | | VSS_MAIN | | VDD_MAIN | | VSS_MAIN | | | | VDD_ADC_1P<br>8 | | ADC_IN0 | | ADC_IN5 | | ADC_IN4 | | | R | VSS_MAIN | | VSS_MAIN | | VSS_MAIN | | VSS_MAIN | | VSS_MAIN | | VSS_MAIN | | VDD_MAIN | | VSS_MAIN | | | | VSS_MAIN | | VDD_MAIN | | VSS_MAIN | | VSS_MAIN | | VSS_MAIN | | VSS_MAIN | | т | | DDR_DQ03 | | DDR_DQS1_N | | DDR_DM1 | | VDD_DDR_V<br>DDQ | | VDD_MAIN | | VSS_MAIN | | VDD_MAIN | | VSS_MAIN | | VDD_GPU | | VSS_MAIN | | FLEXCANO_R<br>X | | FLEXCAN1_R<br>X | | VDD_ADC_DI<br>G_1P8 | | FLEXCAN2_R<br>X | | | U | DDR_DQS0_N | | DDR_DQS0_P | | DDR_DQS1_P | | DDR_DT00 | | VDD_DDR_V<br>DDQ | | VDD_MAIN | | VSS_MAIN | | VDD_MAIN | | VSS_MAIN | | VDD_MAIN | | VDD_CAN_U<br>ART_1P8_3P3 | | UARTO_TX | | FLEXCANO_T<br>X | | FLEXCAN2_T<br>X | | FLEXCAN1_T<br>X | | V | | VSS_MAIN | | VSS_MAIN | | VSS_MAIN | | VDD_DDR_V<br>DDQ | | VSS_MAIN | | VDD_A35 | | VDD_A35 | | VDD_A35 | | VSS_MAIN | | VDD_MAIN | | MIPI_DSI0_I2<br>C0_SDA | | VSS_MAIN | | UART2_TX | | UARTO_RX | | | w | DDR_DM0 | | DDR_DQ10 | | DDR_ATO | | VDD_DDR_PL<br>L_1P8 | | VSS_MAIN | | VSS_MAIN | | VDD_A35 | | VDD_A35 | | VDD_A35 | | VSS_MAIN | | VDD_ANA1_1<br>P8 | | JTAG_TMS | | MIPI_DSI1_I2<br>0_SDA | | MIPI_DSI0_I2<br>C0_SCL | | UART2_RX | | Y | | DDR_DQ04 | | DDR_DQ08 | | DDR_VREF | | VDD_DDR_V<br>DDQ | | VDD_MAIN | | VSS_MAIN | | VDD_MAIN | | VSS_MAIN | | VDD_MAIN | | VSS_MAIN | | SCU_GPIO0_0<br>0 | | JTAG_TDO | | VDD_SNVS_4<br>P2 | | MIPI_DSI1_I2<br>0_SCL | ? | | АА | VSS_MAIN | | VSS_MAIN | | VSS_MAIN | | VSS_MAIN | | VDD_DDR_V<br>DDQ | | VDD_MAIN | | VDD_MIPI_1F<br>8 | , | VDD_MIPI_1P<br>0 | | VSS_MAIN | | VDD_MAIN | | VDD_TMPR_<br>CSI_1P8_3P3 | | PMIC_INT_B | | TEST_MODE_<br>SELECT | | VSS_MAIN | | JTAG_TCK | | AB | | DDR_DQ05 | | DDR_DQ11 | | DDR_DTO1 | | VDD_DDR_V<br>DDQ | | QSPI0A_DQS | | QSPIOA_SSO_<br>B | | VDD_MIPI_1P<br>8 | | VDD_MIPI_1P<br>0 | | VDD_MIPI_CS<br>I_DIG_1P8 | 5 | PMIC_ON_RE<br>Q | | SCU_BOOT_<br>MODE3 | | SCU_PMIC_S<br>TANDBY | | VDD_SNVS_L<br>DO_1P8_CAP | | SCU_WDOG_<br>OUT | | | AC | DDR_DQ06 | | DDR_DQ07 | | DDR_DQ09 | | QSPI0B_DAT<br>A0 | | QSPI0A_DAT<br>A2 | | MIPI_CSI0_D<br>ATA3_N | | MIPI_CSI0_D<br>ATA1_N | | MIPI_CSIO_CL<br>K_N | | MIPI_CSI0_D<br>ATA0_N | | MIPI_CSI0_D<br>ATA2_N | | CSI_D00 | | SCU_BOOT_<br>MODE1 | | SCU_GPIO0_0<br>1 | | PMIC_I2C_SC<br>L | | JTAG_TDI | | AD | | VSS_MAIN | | VSS_MAIN | | VSS_MAIN | | VDD_QSPI0A<br>_1P8_3P3 | | QSPI0A_SS1_<br>B | | MIPI_CSI0_D<br>ATA3_P | | MIPI_CSI0_D<br>ATA1_P | | MIPI_CSI0_CL<br>K_P | | MIPI_CSI0_D<br>ATA0_P | | MIPI_CSI0_D<br>ATA2_P | | CSI_D02 | | VSS_MAIN | | SCU_BOOT_<br>MODE0 | | POR_B | | | AE | QSPIOB_DAT<br>A1 | | QSPI0B_DAT<br>A3 | | VDD_QSPI0B<br>_1P8_3P3 | | QSPI0B_SS0_<br>B | | VSS_MAIN ANA_TEST_O<br>UT_P | | SCU_BOOT_<br>MODE2 | | VSS_MAIN | | PMIC_I2C_SD<br>A | | AF | | QSPI0B_DAT<br>A2 | | QSPI0B_DQS | | QSPI0B_SS1_<br>B | | MIPI_DSI1_D/<br>TAO_N | | MIPI_DSI1_DA<br>TA1_N | | MIPI_DSI0_D<br>ATA3_N | | MIPI_DSI0_CL<br>K_N | | MIPI_DSI0_D<br>ATA2_N | | MIPI_CSI0_M<br>CLK_OUT | | CSI_VSYNC | | VDD_CSI_1P8<br>_3P3 | | ANA_TEST_O<br>UT_N | | RTC_XTALO | | XTALO | | | AG | VSS_MAIN | | QSPI0A_SCLK | | QSPI0A_DAT<br>A3 | | MIPI_DSI1_DA<br>TA2_N | | MIPI_DSI1_CL<br>K_N | | MIPI_DSI1_DA<br>TA3_N | | MIPI_DSI0_D<br>ATA1_N | | MIPI_DSI0_D<br>ATA0_N | | VSS_MAIN | | CSI_PCLK | | CSI_D04 | | CSI_D03 | | VSS_MAIN | | VSS_SCU_XT<br>AL | | VSS_SCU_XT<br>AL | | АН | | QSPI0B_SCLK | | QSPI0A_DAT<br>A1 | | VSS_MAIN | | MIPI_DSI1_D/<br>TA0_P | | MIPI_DSI1_DA<br>TA1_P | | MIPI_DSI0_D<br>ATA3_P | | MIPI_DSI0_CL<br>K_P | | MIPI_DSI0_D<br>ATA2_P | | CSI_RESET | | CSI_HSYNC | | CSI_D07 | | CSI_D01 | | RTC_XTALI | | XTALI | | | AJ | | | VSS_MAIN | | QSPI0A_DAT<br>A0 | | MIPI_DSI1_DA<br>TA2_P | 4 | MIPI_DSI1_CL<br>K_P | | MIPI_DSI1_DA<br>TA3_P | | MIPI_DSI0_D<br>ATA1_P | | MIPI_DSI0_D<br>ATA0_P | | CSI_EN | | CSI_MCLK | | CSI_D06 | | CSI_D05 | | ON_OFF_BUT<br>TON | | VSS_SCU_XT<br>AL | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | i. MX8 QuadXPlus and 8 DualXPlus DualXAutomotive and Infotainment Applications Processors, Rev. 3,05/2020, and the supplication of supplicat ## 6.2.3 17 x 17 mm power supplies and functional contact assignments The following table shows the power supplies contact assignments for the 17 x 17 mm package. Table 127. 17 x 17 mm power supplies contact assignments | Power rail | Ball reference | |-------------------------------|-----------------------------------------------------------------------------------------------| | VDD_A35 | V12,V14,V16,W13,W15,W17 | | VDD_ADC_1P8 | P22 | | VDD_ADC_DIG_1P8 | T26 | | VDD_ANA0_1P8 | K10 | | VDD_ANA1_1P8 | W21 | | VDD_CAN_UART_1P8_3P3 | U21 | | VDD_CSI_1P8_3P3 | AF22 | | VDD_DDR_PLL_1P8 | W7 | | VDD_DDR_VDDQ | AA9,AB8,K8,M8,N9,P8,T8,U9,V8,Y8 | | VDD_EMMC0_1P8_3P3 | D18 | | VDD_EMMC0_VSELECT_1P8_3P3 | C19 | | VDD_ENET_MDIO_1P8_3P3 | F26 | | VDD_ENET0_1P8_2P5_3P3 | E21 | | VDD_ENET0_VSELECT_1P8_2P5_3P3 | D20 | | VDD_ESAI_SPDIF_1P8_2P5_3P3 | K26 | | VDD_GPU | K20,L17,L19,M18,N19,P20,R17,T18 | | VDD_MAIN | AA11,AA19,K16,L13,L21,M10,M14,N11,N15,P12,P16,R13,R21,T10,T14,U11,U15,<br>U19,V20,Y10,Y14,Y18 | | VDD_MIPI_1P0 | AA15,AB16 | | VDD_MIPI_1P8 | AA13,AB14 | | VDD_MIPI_CSI_DIG_1P8 | AB18 | | VDD_PCIE_1P8 | J11 | | VDD_PCIE_DIG_1P8_3P3 | J9 | | VDD_PCIE_LDO_1P0_CAP | K12 | | VDD_QSPI0A_1P8_3P3 | AD8 | | VDD_QSPI0B_1P8_3P3 | AE5 | | VDD_SNVS_4P2 | Y26 | | VDD_SNVS_LDO_1P8_CAP | AB26 | | VDD_SPI_MCLK_UART_1P8_3P3 | L27 | | VDD_TMPR_CSI_1P8_3P3 | AA21 | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 127. 17 x 17 mm power supplies contact assignments (continued) | Power rail | Ball reference | |-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD_USB_1P8 | K14 | | VDD_USB_3P3 | D12 | | VDD_USB_SS3_LDO_1P0_CAP | D16 | | VSS_MAIN | A3,A27,C1,C3,C5,C7,C9,C11,C15,C17,C29,E17,F2,F4,F6,F8,H26,J1,J3,J5,J7,J13, K18,L9,L11,L15,L29,M2,M4,M6,M12,M16,M20,M24,M26,N13,N17,N21,P10,P14,P1 8,R1,R3,R5,R7,R9,R11,R15,R19,R23,R25,R27,R29,T12,T16,T20,U13,U17,V2,V4, V6,V10,V18,V24,W9,W11,W19,Y12,Y16,Y20,AA1,AA3,AA5,AA7,AA17,AA27,AD2, AD4,AD6,AD24,AE9,AE11,AE13,AE15,AE17,AE19,AE21,AE27,AG1,AG17,AG25,A H6,AJ3 | | VSS_SCU_XTAL | AG27,AG29,AJ27 | $\textbf{i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors,} \ \ \text{Rev. 3, } 05/2020$ The following table shows functional contact assignments for the 17 x 17 mm package. Table 128. 17 x 17 mm functional contact assignments | | | | D-11 | | Reset Condition <sup>2</sup> | | | | | |------|----------------|----------------------|---------------------------|-----------------|------------------------------|----------------------|-----------------|--|--| | Ball | Ball Name | Power Domain | Ball<br>Type <sup>1</sup> | Default<br>Mode | Default Function | Default<br>Direction | Default<br>Pull | | | | P24 | ADC_IN0 | VDD_ADC_DIG_1P8 | GPIO | ALT0 | ADMA.ADC.IN0 | INPUT | PD(50K) | | | | N23 | ADC_IN1 | VDD_ADC_DIG_1P8 | GPIO | ALT0 | ADMA.ADC.IN1 | INPUT | PD(50K) | | | | N27 | ADC_IN2 | VDD_ADC_DIG_1P8 | GPIO | ALT0 | ADMA.ADC.IN2 | INPUT | PD(50K) | | | | N25 | ADC_IN3 | VDD_ADC_DIG_1P8 | GPIO | ALT0 | ADMA.ADC.IN3 | INPUT | PD(50K) | | | | P28 | ADC_IN4 | VDD_ADC_DIG_1P8 | GPIO | ALT0 | ADMA.ADC.IN4 | INPUT | PD(50K) | | | | P26 | ADC_IN5 | VDD_ADC_DIG_1P8 | GPIO | ALT0 | ADMA.ADC.IN5 | INPUT | PD(50K) | | | | M28 | ADC_VREFH | VDD_ADC_1P8 | ANA | | ADC_VREFH | | | | | | N29 | ADC_VREFL | VDD_ADC_1P8 | ANA | | ADC_VREFL | | | | | | AF24 | ANA_TEST_OUT_N | VDD_SCU_ANA_1P8 | ANA | | SCU.DSC.TEST_OUT_N | | | | | | AE23 | ANA_TEST_OUT_P | VDD_SCU_ANA_1P8 | ANA | | SCU.DSC.TEST_OUT_P | | | | | | AC21 | CSI_D00 | VDD_TMPR_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_D02 | INPUT | PD(50K) | | | | AH24 | CSI_D01 | VDD_TMPR_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_D03 | INPUT | PD(50K) | | | | AD22 | CSI_D02 | VDD_TMPR_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_D04 | INPUT | PD(50K) | | | | AG23 | CSI_D03 | VDD_TMPR_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_D05 | INPUT | PD(50K) | | | | AG21 | CSI_D04 | VDD_TMPR_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_D06 | INPUT | PD(50K) | | | | AJ23 | CSI_D05 | VDD_TMPR_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_D07 | INPUT | PD(50K) | | | | AJ21 | CSI_D06 | VDD_TMPR_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_D08 | INPUT | PD(50K) | | | | AH22 | CSI_D07 | VDD_TMPR_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_D09 | INPUT | PD(50K) | | | | AH20 | CSI_HSYNC | VDD_TMPR_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_HSYNC | INPUT | PD(50K) | | | | AF20 | CSI_VSYNC | VDD_TMPR_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_VSYNC | INPUT | PD(50K) | | | | AJ17 | CSI_EN | VDD_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_EN | INPUT | PD(50K) | | | | AJ19 | CSI_MCLK | VDD_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_MCLK | INPUT | PD(50K) | | | | AG19 | CSI_PCLK | VDD_CSI_1P8_3P3 | GPIO | ALT4 | LSIO.GPIO3.IO00 | INPUT | PD(50K) | | | | AH18 | CSI_RESET | VDD_CSI_1P8_3P3 | GPIO | ALT0 | CI_PI.CSI_RESET | INPUT | PD(50K) | | | | W5 | DDR_ATO | VDD_DDR_VDDQ | DDR | | DRC.ATO | | | | | | G3 | DDR_CK0_N | VDD_DDR_VDDQ | DDR | | DRC.CK0_N | | | | | | H2 | DDR_CK0_P | VDD_DDR_VDDQ | DDR | | DRC.CK0_P | | | | | | B8 | DDR_CK1_N | VDD_DDR_VDDQ | DDR | | DRC.CK1_N | | | | | | A7 | DDR_CK1_P | VDD_DDR_VDDQ | DDR | | DRC.CK1_P | | | | | | G5 | DDR_DCF00 | VDD_DDR_VDDQ | DDR | | DRC.DCF00 | | | | | | B2 | DDR_DCF01 | VDD_DDR_VDDQ | DDR | | DRC.DCF01 | | | | | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 128. 17 x 17 mm functional contact assignments (continued) | | | | Ball | Reset Condition <sup>2</sup> | | | | | |------|-----------|--------------|-------------------|------------------------------|------------------|----------------------|-----------------|--| | Ball | Ball Name | Power Domain | Type <sup>1</sup> | Default<br>Mode | Default Function | Default<br>Direction | Default<br>Pull | | | E3 | DDR_DCF03 | VDD_DDR_VDDQ | DDR | | DRC.DCF03 | | | | | K6 | DDR_DCF04 | VDD_DDR_VDDQ | DDR | | DRC.DCF04 | | | | | D4 | DDR_DCF05 | VDD_DDR_VDDQ | DDR | | DRC.DCF05 | | | | | B4 | DDR_DCF07 | VDD_DDR_VDDQ | DDR | | DRC.DCF07 | | | | | K2 | DDR_DCF08 | VDD_DDR_VDDQ | DDR | | DRC.DCF08 | | | | | L3 | DDR_DCF09 | VDD_DDR_VDDQ | DDR | | DRC.DCF09 | | | | | G1 | DDR_DCF10 | VDD_DDR_VDDQ | DDR | | DRC.DCF10 | | | | | L1 | DDR_DCF11 | VDD_DDR_VDDQ | DDR | | DRC.DCF11 | | | | | D2 | DDR_DCF12 | VDD_DDR_VDDQ | DDR | | DRC.DCF12 | | | | | K4 | DDR_DCF14 | VDD_DDR_VDDQ | DDR | | DRC.DCF14 | | | | | E1 | DDR_DCF15 | VDD_DDR_VDDQ | DDR | | DRC.DCF15 | | | | | L7 | DDR_DCF16 | VDD_DDR_VDDQ | DDR | | DRC.DCF16 | | | | | В6 | DDR_DCF17 | VDD_DDR_VDDQ | DDR | | DRC.DCF17 | | | | | A5 | DDR_DCF18 | VDD_DDR_VDDQ | DDR | | DRC.DCF18 | | | | | H6 | DDR_DCF19 | VDD_DDR_VDDQ | DDR | | DRC.DCF19 | | | | | D6 | DDR_DCF20 | VDD_DDR_VDDQ | DDR | | DRC.DCF20 | | | | | B10 | DDR_DCF21 | VDD_DDR_VDDQ | DDR | | DRC.DCF21 | | | | | E5 | DDR_DCF22 | VDD_DDR_VDDQ | DDR | | DRC.DCF22 | | | | | L5 | DDR_DCF23 | VDD_DDR_VDDQ | DDR | | DRC.DCF23 | | | | | H4 | DDR_DCF24 | VDD_DDR_VDDQ | DDR | | DRC.DCF24 | | | | | H10 | DDR_DCF25 | VDD_DDR_VDDQ | DDR | | DRC.DCF25 | | | | | A9 | DDR_DCF26 | VDD_DDR_VDDQ | DDR | | DRC.DCF26 | | | | | E9 | DDR_DCF27 | VDD_DDR_VDDQ | DDR | | DRC.DCF27 | | | | | D10 | DDR_DCF28 | VDD_DDR_VDDQ | DDR | | DRC.DCF28 | | | | | D8 | DDR_DCF29 | VDD_DDR_VDDQ | DDR | | DRC.DCF29 | | | | | H8 | DDR_DCF30 | VDD_DDR_VDDQ | DDR | | DRC.DCF30 | | | | | G9 | DDR_DCF31 | VDD_DDR_VDDQ | DDR | | DRC.DCF31 | | | | | E7 | DDR_DCF32 | VDD_DDR_VDDQ | DDR | | DRC.DCF32 | | | | | G7 | DDR_DCF33 | VDD_DDR_VDDQ | DDR | | DRC.DCF33 | | | | | W1 | DDR_DM0 | VDD_DDR_VDDQ | DDR | | DRC.DM0 | | | | | Т6 | DDR_DM1 | VDD_DDR_VDDQ | DDR | | DRC.DM1 | | | | | N3 | DDR_DQ00 | VDD_DDR_VDDQ | DDR | | DRC.DQ00 | | | | | P2 | DDR_DQ01 | VDD_DDR_VDDQ | DDR | | DRC.DQ01 | | | | Table 128. 17 x 17 mm functional contact assignments (continued) | | | | Ball | Reset Condition <sup>2</sup> | | | | | |------|---------------|---------------------------|---------------------------|------------------------------|------------------|----------------------|-----------------|--| | Ball | Ball Name | Power Domain | Ball<br>Type <sup>1</sup> | Default<br>Mode | Default Function | Default<br>Direction | Default<br>Pull | | | N1 | DDR_DQ02 | VDD_DDR_VDDQ | DDR | | DRC.DQ02 | | | | | T2 | DDR_DQ03 | VDD_DDR_VDDQ | DDR | | DRC.DQ03 | | | | | Y2 | DDR_DQ04 | VDD_DDR_VDDQ | DDR | | DRC.DQ04 | | | | | AB2 | DDR_DQ05 | VDD_DDR_VDDQ | DDR | | DRC.DQ05 | | | | | AC1 | DDR_DQ06 | VDD_DDR_VDDQ | DDR | | DRC.DQ06 | | | | | AC3 | DDR_DQ07 | VDD_DDR_VDDQ | DDR | | DRC.DQ07 | | | | | Y4 | DDR_DQ08 | VDD_DDR_VDDQ | DDR | | DRC.DQ08 | | | | | AC5 | DDR_DQ09 | VDD_DDR_VDDQ | DDR | | DRC.DQ09 | | | | | W3 | DDR_DQ10 | VDD_DDR_VDDQ | DDR | | DRC.DQ10 | | | | | AB4 | DDR_DQ11 | VDD_DDR_VDDQ | DDR | | DRC.DQ11 | | | | | P4 | DDR_DQ12 | VDD_DDR_VDDQ | DDR | | DRC.DQ12 | | | | | N5 | DDR_DQ13 | VDD_DDR_VDDQ | DDR | | DRC.DQ13 | | | | | P6 | DDR_DQ14 | VDD_DDR_VDDQ | DDR | | DRC.DQ14 | | | | | N7 | DDR_DQ15 | VDD_DDR_VDDQ | DDR | | DRC.DQ15 | | | | | U1 | DDR_DQS0_N | VDD_DDR_VDDQ | DDR | | DRC.DQS0_N | | | | | U3 | DDR_DQS0_P | VDD_DDR_VDDQ | DDR | | DRC.DQS0_P | | | | | T4 | DDR_DQS1_N | VDD_DDR_VDDQ | DDR | | DRC.DQS1_N | | | | | U5 | DDR_DQS1_P | VDD_DDR_VDDQ | DDR | | DRC.DQS1_P | | | | | U7 | DDR_DTO0 | VDD_DDR_VDDQ | DDR | | DRC.DTO0 | | | | | AB6 | DDR_DTO1 | VDD_DDR_VDDQ | DDR | | DRC.DTO1 | | | | | Y6 | DDR_VREF | VDD_DDR_VDDQ | DDR | | DRC.VREF0 | | | | | F10 | DDR_ZQ | VDD_DDR_VDDQ | DDR | | DRC.ZQ | | | | | F14 | EMMC0_CLK | VDD_EMMC0_1P8_3P3 | FASTD | ALT4 | LSIO.GPI04.I007 | INPUT | PD(50K) | | | E13 | EMMC0_CMD | VDD_EMMC0_1P8_3P3 | FASTD | ALT0 | CONN.EMMC0.CMD | INPUT | PD(50K) | | | A21 | EMMC0_DATA0 | VDD_EMMC0_1P8_3P3 | FASTD | ALT0 | CONN.EMMC0.DATA0 | INPUT | PD(50K) | | | F18 | EMMC0_DATA1 | VDD_EMMC0_1P8_3P3 | FASTD | ALT0 | CONN.EMMC0.DATA1 | INPUT | PD(50K) | | | G15 | EMMC0_DATA2 | VDD_EMMC0_1P8_3P3 | FASTD | ALT0 | CONN.EMMC0.DATA2 | INPUT | PD(50K) | | | E19 | EMMC0_DATA3 | VDD_EMMC0_1P8_3P3 | FASTD | ALT0 | CONN.EMMC0.DATA3 | INPUT | PD(50K) | | | G17 | EMMC0_DATA4 | VDD_EMMC0_VSELECT_1P8_3P3 | FASTD | ALT0 | CONN.EMMC0.DATA4 | INPUT | PD(50K) | | | F16 | EMMC0_DATA5 | VDD_EMMC0_VSELECT_1P8_3P3 | FASTD | ALT0 | CONN.EMMC0.DATA5 | INPUT | PD(50K) | | | E15 | EMMC0_DATA6 | VDD_EMMC0_VSELECT_1P8_3P3 | FASTD | ALT0 | CONN.EMMC0.DATA6 | INPUT | PD(50K) | | | H16 | EMMC0_DATA7 | VDD_EMMC0_VSELECT_1P8_3P3 | FASTD | ALT0 | CONN.EMMC0.DATA7 | INPUT | PD(50K) | | | B20 | EMMC0_RESET_B | VDD_EMMC0_VSELECT_1P8_3P3 | GPIO | ALT4 | LSIO.GPIO4.IO18 | INPUT | PU(50K) | | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 128. 17 x 17 mm functional contact assignments (continued) | | | | Ball | Reset Condition <sup>2</sup> | | | | | |------|---------------------------|-----------------------------------|-------------------|------------------------------|-------------------------|----------------------|-----------------|--| | Ball | Ball Name | Power Domain | Type <sup>1</sup> | Default<br>Mode | Default Function | Default<br>Direction | Default<br>Pull | | | J17 | EMMC0_STROBE | VDD_EMMC0_VSELECT_1P8_3P3 | FASTD | ALT0 | CONN.EMMC0.STROBE | INPUT | PD(50K) | | | A25 | ENET0_MDC | VDD_ENET_MDIO_1P8_3P3 | GPIO | ALT4 | LSIO.GPI05.I011 | INPUT | PD(50K) | | | J21 | ENETO_MDIO | VDD_ENET_MDIO_1P8_3P3 | GPIO | ALT0 | CONN.ENET0.MDIO | INPUT | PU(50K) | | | F22 | ENET0_REFCLK_125M_25<br>M | VDD_ENET_MDIO_1P8_3P3 | GPIO | ALT4 | LSIO.GPIO5.IO09 | INPUT | PD(50K) | | | H20 | ENET0_RGMII_RX_CTL | VDD_ENET0_1P8_2P5_3P3 | FASTD | ALT0 | CONN.ENET0.RGMII_RX_CTL | INPUT | PD(50K) | | | A23 | ENET0_RGMII_RXC | VDD_ENET0_1P8_2P5_3P3 | FASTD | ALT0 | CONN.ENET0.RGMII_RXC | INPUT | PD(50K) | | | C23 | ENET0_RGMII_RXD0 | VDD_ENET0_1P8_2P5_3P3 | FASTD | ALT0 | CONN.ENET0.RGMII_RXD0 | INPUT | PD(50K) | | | D22 | ENET0_RGMII_RXD1 | VDD_ENET0_1P8_2P5_3P3 | FASTD | ALT0 | CONN.ENET0.RGMII_RXD1 | INPUT | PD(50K) | | | G21 | ENET0_RGMII_RXD2 | VDD_ENET0_1P8_2P5_3P3 | FASTD | ALT0 | CONN.ENET0.RGMII_RXD2 | INPUT | PD(50K) | | | B24 | ENET0_RGMII_RXD3 | VDD_ENET0_1P8_2P5_3P3 | FASTD | ALT0 | CONN.ENET0.RGMII_RXD3 | INPUT | PD(50K) | | | H18 | ENET0_RGMII_TX_CTL | VDD_ENET0_VSELECT_1P8_2P5<br>_3P3 | FASTD | ALT4 | LSIO.GPIO4.IO30 | INPUT | PD(50K) | | | G19 | ENET0_RGMII_TXC | VDD_ENET0_VSELECT_1P8_2P5<br>_3P3 | FASTD | ALT4 | LSIO.GPIO4.IO29 | INPUT | PD(50K) | | | F20 | ENET0_RGMII_TXD0 | VDD_ENET0_VSELECT_1P8_2P5<br>_3P3 | FASTD | ALT4 | LSIO.GPIO4.IO31 | INPUT | PD(50K) | | | C21 | ENET0_RGMII_TXD1 | VDD_ENET0_VSELECT_1P8_2P5<br>_3P3 | FASTD | ALT4 | LSIO.GPIO5.IO00 | INPUT | PD(50K) | | | J19 | ENET0_RGMII_TXD2 | VDD_ENET0_VSELECT_1P8_2P5<br>_3P3 | FASTD | ALT4 | LSIO.GPIO5.IO01 | INPUT | PD(50K) | | | B22 | ENET0_RGMII_TXD3 | VDD_ENET0_VSELECT_1P8_2P5<br>_3P3 | FASTD | ALT4 | LSIO.GPIO5.IO02 | INPUT | PD(50K) | | | B26 | ESAI0_FSR | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.ESAI0.FSR | INPUT | PD(50K) | | | E23 | ESAI0_FST | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.ESAI0.FST | INPUT | PD(50K) | | | H22 | ESAI0_SCKR | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.ESAI0.SCKR | INPUT | PD(50K) | | | C25 | ESAI0_SCKT | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.ESAI0.SCKT | INPUT | PD(50K) | | | G23 | ESAI0_TX0 | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.ESAI0.TX0 | INPUT | PD(50K) | | | E25 | ESAI0_TX1 | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.ESAI0.TX1 | INPUT | PD(50K) | | | C27 | ESAI0_TX2_RX3 | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.ESAI0.TX2_RX3 | INPUT | PD(50K) | | | D24 | ESAI0_TX3_RX2 | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.ESAI0.TX3_RX2 | INPUT | PD(50K) | | | B28 | ESAI0_TX4_RX1 | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.ESAI0.TX4_RX1 | INPUT | PD(50K) | | | K22 | ESAI0_TX5_RX0 | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.ESAI0.TX5_RX0 | INPUT | PD(50K) | | | T22 | FLEXCAN0_RX | VDD_CAN_UART_1P8_3P3 | GPIO | ALT0 | ADMA.FLEXCAN0.RX | INPUT | PD(50K) | | | U25 | FLEXCAN0_TX | VDD_CAN_UART_1P8_3P3 | GPIO | ALT4 | LSIO.GPIO1.IO16 | INPUT | PD(50K) | | | T24 | FLEXCAN1_RX | VDD_CAN_UART_1P8_3P3 | GPIO | ALT0 | ADMA.FLEXCAN1.RX | INPUT | PD(50K) | | Table 128. 17 x 17 mm functional contact assignments (continued) | | | | Ball | Reset Condition <sup>2</sup> | | | | | |------|--------------------|-----------------------------------|-------------------|------------------------------|--------------------|----------------------|-----------------|--| | Ball | Ball Name | Power Domain | Type <sup>1</sup> | Default<br>Mode | Default Function | Default<br>Direction | Default<br>Pull | | | U29 | FLEXCAN1_TX | VDD_CAN_UART_1P8_3P3 | GPIO | ALT4 | LSIO.GPI01.I018 | INPUT | PD(50K) | | | T28 | FLEXCAN2_RX | VDD_CAN_UART_1P8_3P3 | GPIO | ALT0 | ADMA.FLEXCAN2.RX | INPUT | PD(50K) | | | U27 | FLEXCAN2_TX | VDD_CAN_UART_1P8_3P3 | GPIO | ALT4 | LSIO.GPI01.I020 | INPUT | PD(50K) | | | AA29 | JTAG_TCK | VDD_ANA1_1P8 | TEST | ALT0 | SCU.JTAG.TCK | INPUT | PD(50K) | | | AC29 | JTAG_TDI | VDD_ANA1_1P8 | TEST | ALT0 | SCU.JTAG.TDI | INPUT | PU(50K) | | | Y24 | JTAG_TDO | VDD_ANA1_1P8 | TEST | ALT0 | SCU.JTAG.TDO | OUTPUT | HiZ | | | W23 | JTAG_TMS | VDD_ANA1_1P8 | TEST | ALT0 | SCU.JTAG.TMS | INPUT | PU(50K) | | | L23 | MCLK_IN0 | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT0 | ADMA.ACM.MCLK_IN0 | INPUT | PD(50K) | | | M22 | MCLK_IN1 | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT0 | ADMA.ACM.MCLK_IN1 | INPUT | PD(50K) | | | K24 | MCLK_OUT0 | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT4 | LSIO.GPI00.I020 | INPUT | PD(50K) | | | AC15 | MIPI_CSI0_CLK_N | VDD_MIPI_CSI0_1P8 | CSI | | MIPI_CSI0.CKN | | | | | AD16 | MIPI_CSI0_CLK_P | VDD_MIPI_CSI0_1P8 | CSI | | MIPI_CSI0.CKP | | | | | AC17 | MIPI_CSI0_DATA0_N | VDD_MIPI_CSI0_1P8 | CSI | | MIPI_CSI0.DN0 | | | | | AD18 | MIPI_CSI0_DATA0_P | VDD_MIPI_CSI0_1P8 | CSI | | MIPI_CSI0.DP0 | | | | | AC13 | MIPI_CSI0_DATA1_N | VDD_MIPI_CSI0_1P8 | CSI | | MIPI_CSI0.DN1 | | | | | AD14 | MIPI_CSI0_DATA1_P | VDD_MIPI_CSI0_1P8 | CSI | | MIPI_CSI0.DP1 | | | | | AC19 | MIPI_CSI0_DATA2_N | VDD_MIPI_CSI0_1P8 | CSI | | MIPI_CSI0.DN2 | | | | | AD20 | MIPI_CSI0_DATA2_P | VDD_MIPI_CSI0_1P8 | CSI | | MIPI_CSI0.DP2 | | | | | AC11 | MIPI_CSI0_DATA3_N | VDD_MIPI_CSI0_1P8 | CSI | | MIPI_CSI0.DN3 | | | | | AD12 | MIPI_CSI0_DATA3_P | VDD_MIPI_CSI0_1P8 | CSI | | MIPI_CSI0.DP3 | | | | | AF18 | MIPI_CSI0_MCLK_OUT | VDD_MIPI_CSI_DIG_1P8 | GPIO | ALT4 | LSIO.GPIO3.IO04 | INPUT | PD(50K) | | | AF14 | MIPI_DSI0_CLK_N | VDD_MIPI_DSI0_1P8 | DSI | | MIPI_DSI0.CKN | | | | | AH14 | MIPI_DSI0_CLK_P | VDD_MIPI_DSI0_1P8 | DSI | | MIPI_DSI0.CKP | | | | | AG15 | MIPI_DSI0_DATA0_N | VDD_MIPI_DSI0_1P8 | DSI | | MIPI_DSI0.DN0 | | | | | AJ15 | MIPI_DSI0_DATA0_P | VDD_MIPI_DSI0_1P8 | DSI | | MIPI_DSI0.DP0 | | | | | AG13 | MIPI_DSI0_DATA1_N | VDD_MIPI_DSI0_1P8 | DSI | | MIPI_DSI0.DN1 | | | | | AJ13 | MIPI_DSI0_DATA1_P | VDD_MIPI_DSI0_1P8 | DSI | | MIPI_DSI0.DP1 | | | | | AF16 | MIPI_DSI0_DATA2_N | VDD_MIPI_DSI0_1P8 | DSI | | MIPI_DSI0.DN2 | | | | | AH16 | MIPI_DSI0_DATA2_P | VDD_MIPI_DSI0_1P8 | DSI | | MIPI_DSI0.DP2 | | | | | AF12 | MIPI_DSI0_DATA3_N | VDD_MIPI_DSI0_1P8 | DSI | | MIPI_DSI0.DN3 | | | | | AH12 | MIPI_DSI0_DATA3_P | VDD_MIPI_DSI0_1P8 | DSI | | MIPI_DSI0.DP3 | | | | | W27 | MIPI_DSI0_I2C0_SCL | VDD_CAN_UART_1P8_3P3 <sup>3</sup> | GPIO | ALT0 | MIPI_DSI0.I2C0.SCL | INPUT | PU(50K) | | | V22 | MIPI_DSI0_I2C0_SDA | VDD_CAN_UART_1P8_3P3 <sup>3</sup> | GPIO | ALT0 | MIPI_DSI0.I2C0.SDA | INPUT | PU(50K) | | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 128. 17 x 17 mm functional contact assignments (continued) | | | | Ball | Reset Condition <sup>2</sup> | | | | | |------|------------------------------|-----------------------------------|-------------------|------------------------------|------------------------------------|----------------------|-----------------|--| | Ball | Ball Name | Power Domain | Type <sup>1</sup> | Default<br>Mode | Default Function | Default<br>Direction | Default<br>Pull | | | AG9 | MIPI_DSI1_CLK_N | VDD_MIPI_DSI1_1P8 | DSI | | MIPI_DSI1.CKN | | | | | AJ9 | MIPI_DSI1_CLK_P | VDD_MIPI_DSI1_1P8 | DSI | | MIPI_DSI1.CKP | | | | | AF8 | MIPI_DSI1_DATA0_N | VDD_MIPI_DSI1_1P8 | DSI | | MIPI_DSI1.DN0 | | | | | AH8 | MIPI_DSI1_DATA0_P | VDD_MIPI_DSI1_1P8 | DSI | | MIPI_DSI1.DP0 | | | | | AF10 | MIPI_DSI1_DATA1_N | VDD_MIPI_DSI1_1P8 | DSI | | MIPI_DSI1.DN1 | | | | | AH10 | MIPI_DSI1_DATA1_P | VDD_MIPI_DSI1_1P8 | DSI | | MIPI_DSI1.DP1 | | | | | AG7 | MIPI_DSI1_DATA2_N | VDD_MIPI_DSI1_1P8 | DSI | | MIPI_DSI1.DN2 | | | | | AJ7 | MIPI_DSI1_DATA2_P | VDD_MIPI_DSI1_1P8 | DSI | | MIPI_DSI1.DP2 | | | | | AG11 | MIPI_DSI1_DATA3_N | VDD_MIPI_DSI1_1P8 | DSI | | MIPI_DSI1.DN3 | | | | | AJ11 | MIPI_DSI1_DATA3_P | VDD_MIPI_DSI1_1P8 | DSI | | MIPI_DSI1.DP3 | | | | | Y28 | MIPI_DSI1_I2C0_SCL | VDD_CAN_UART_1P8_3P3 <sup>3</sup> | GPIO | ALT0 | MIPI_DSI1.I2C0.SCL | INPUT | PU(50K) | | | W25 | MIPI_DSI1_I2C0_SDA | VDD_CAN_UART_1P8_3P3 <sup>3</sup> | GPIO | ALT0 | MIPI_DSI1.I2C0.SDA | INPUT | PU(50K) | | | AJ25 | ON_OFF_BUTTON | VDD_SNVS_LDO_1P8_CAP | ANA | | SNVS.ON_OFF_BUTTON | | | | | E11 | PCIE_CTRL0_CLKREQ_B | VDD_PCIE_DIG_1P8_3P3 | GPIO | ALT0 | HSIO.PCIE0.CLKREQ_B | INPUT | PD(50K) | | | A11 | PCIE_CTRL0_PERST_B | VDD_PCIE_DIG_1P8_3P3 | GPIO | ALT0 | HSIO.PCIE0.PERST_B | INPUT | PD(50K) | | | B14 | PCIE_CTRL0_WAKE_B | VDD_PCIE_DIG_1P8_3P3 | GPIO | ALT0 | HSIO.PCIE0.WAKE_B | INPUT | PU(50K) | | | F12 | PCIE_REF_QR | VDD_PCIE_1P8 | PCIE | | HSIO.PCIE_IOB.REF_QR | | | | | C13 | PCIE_REFCLK100M_N | VDD_PCIE_1P8 | PCIE | | HSIO.PCIE_IOB.EXT_REFCLK10<br>0M_N | | | | | D14 | PCIE_REFCLK100M_P | VDD_PCIE_1P8 | PCIE | | HSIO.PCIE_IOB.EXT_REFCLK10<br>0M_P | | | | | H12 | PCIE_REXT | VDD_PCIE0_1P0 | PCIE | | HSIO.PCIE.REXT | | | | | G11 | PCIE0_PHY_PLL_REF_RET<br>URN | VDD_PCIE_LDO_1P0_CAP | PCIE | | HSIO.PCIE0.PLL_REF_RETURN | | | | | B16 | PCIE0_RX0_N | VDD_PCIE_LDO_1P0_CAP | PCIE | | HSIO.PCIE0.RX0_N | | | | | A15 | PCIE0_RX0_P | VDD_PCIE_LDO_1P0_CAP | PCIE | | HSIO.PCIE0.RX0_P | | | | | B12 | PCIE0_TX0_N | VDD_PCIE_LDO_1P0_CAP | PCIE | | HSIO.PCIE0.TX0_N | | | | | A13 | PCIE0_TX0_P | VDD_PCIE_LDO_1P0_CAP | PCIE | | HSIO.PCIE0.TX0_P | | | | | AC27 | PMIC_I2C_SCL | VDD_ANA1_1P8 | SCU | ALT0 | SCU.PMIC_I2C.SCL | INPUT | PU(50K) | | | AE29 | PMIC_I2C_SDA | VDD_ANA1_1P8 | SCU | ALT0 | SCU.PMIC_I2C.SDA | INPUT | PU(50K) | | | AA23 | PMIC_INT_B | VDD_ANA1_1P8 | SCU | ALT0 | SCU.DSC.PMIC_INT_B | INPUT | PU(50K) | | | AB20 | PMIC_ON_REQ | VDD_SNVS_LDO_1P8_CAP | ANA | | SNVS.PMIC_ON_REQ | | | | | AD28 | POR_B | VDD_ANA1_1P8 | SCU | ALT0 | SCU.DSC.POR_B | INPUT | PU(50K) | | | AJ5 | QSPI0A_DATA0 | VDD_QSPI0A_1P8_3P3 | FASTD | ALT0 | LSIO.QSPI0A.DATA0 | INPUT | PD(50K) | | Table 128. 17 x 17 mm functional contact assignments (continued) | | | | Ball | Reset Condition <sup>2</sup> | | | | | |------|---------------------------|----------------------------------------|-------------------|------------------------------|----------------------|----------------------|-----------------|--| | Ball | Ball Name | Power Domain | Type <sup>1</sup> | Default<br>Mode | Default Function | Default<br>Direction | Default<br>Pull | | | AH4 | QSPI0A_DATA1 | VDD_QSPI0A_1P8_3P3 | FASTD | ALT0 | LSIO.QSPI0A.DATA1 | INPUT | PD(50K) | | | AC9 | QSPI0A_DATA2 | VDD_QSPI0A_1P8_3P3 | FASTD | ALT0 | LSIO.QSPI0A.DATA2 | INPUT | PD(50K) | | | AG5 | QSPI0A_DATA3 | VDD_QSPI0A_1P8_3P3 | FASTD | ALT0 | LSIO.QSPI0A.DATA3 | INPUT | PD(50K) | | | AB10 | QSPI0A_DQS | VDD_QSPI0A_1P8_3P3 | FASTD | ALT0 | LSIO.QSPI0A.DQS | INPUT | PD(50K) | | | AG3 | QSPI0A_SCLK | VDD_QSPI0A_1P8_3P3 | FASTD | ALT4 | LSIO.GPI03.I016 | INPUT | PD(50K) | | | AB12 | QSPI0A_SS0_B | VDD_QSPI0A_1P8_3P3 | FASTD | ALT4 | LSIO.GPIO3.IO14 | INPUT | PU(50K) | | | AD10 | QSPI0A_SS1_B | VDD_QSPI0A_1P8_3P3 | FASTD | ALT4 | LSIO.GPI03.I015 | INPUT | PU(50K) | | | AC7 | QSPI0B_DATA0 | VDD_QSPI0B_1P8_3P3 | FASTD | ALT0 | LSIO.QSPI0B.DATA0 | INPUT | PD(50K) | | | AE1 | QSPI0B_DATA1 | VDD_QSPI0B_1P8_3P3 | FASTD | ALT0 | LSIO.QSPI0B.DATA1 | INPUT | PD(50K) | | | AF2 | QSPI0B_DATA2 | VDD_QSPI0B_1P8_3P3 | FASTD | ALT0 | LSIO.QSPI0B.DATA2 | INPUT | PD(50K) | | | AE3 | QSPI0B_DATA3 | VDD_QSPI0B_1P8_3P3 | FASTD | ALT0 | LSIO.QSPI0B.DATA3 | INPUT | PD(50K) | | | AF4 | QSPI0B_DQS | VDD_QSPI0B_1P8_3P3 | FASTD | ALT0 | LSIO.QSPI0B.DQS | INPUT | PD(50K) | | | AH2 | QSPI0B_SCLK | VDD_QSPI0B_1P8_3P3 | FASTD | ALT4 | LSIO.GPI03.I017 | INPUT | PD(50K) | | | AE7 | QSPI0B_SS0_B | VDD_QSPI0B_1P8_3P3 | FASTD | ALT4 | LSIO.GPIO3.IO23 | INPUT | PU(50K) | | | AF6 | QSPI0B_SS1_B | VDD_QSPI0B_1P8_3P3 | FASTD | ALT4 | LSIO.GPIO3.IO24 | INPUT | PU(50K) | | | AH26 | RTC_XTALI | VDD_SNVS_LDO_1P8_CAP | ANA | | SNVS.RTC_XTALI | | | | | AF26 | RTC_XTALO | VDD_SNVS_LDO_1P8_CAP | ANA | | SNVS.RTC_XTALO | | | | | AD26 | SCU_BOOT_MODE0 | VDD_ANA1_1P8 | SCU | ALT0 | SCU.DSC.BOOT_MODE0 | INPUT | PD(50K) | | | AC23 | SCU_BOOT_MODE1 | VDD_ANA1_1P8 | SCU | ALT0 | SCU.DSC.BOOT_MODE1 | INPUT | PD(50K) | | | AE25 | SCU_BOOT_MODE2 | VDD_ANA1_1P8 | SCU | ALT0 | SCU.DSC.BOOT_MODE2 | INPUT | PD(50K) | | | AB22 | SCU_BOOT_MODE3 | VDD_ANA1_1P8 | SCU | ALT0 | SCU.DSC.BOOT_MODE3 | INPUT | PD(50K) | | | Y22 | SCU_GPIO0_00 | VDD_ANA1_1P8 | GPIO | ALT0 | SCU.GPIO0.IO00 | INPUT | PD(50K) | | | AC25 | SCU_GPIO0_01 | VDD_ANA1_1P8 | GPIO | ALT0 | SCU.GPIO0.IO01 | INPUT | PU(50K) | | | AB24 | SCU_PMIC_STANDBY | VDD_ANA1_1P8 | SCU | ALT0 | SCU.DSC.PMIC_STANDBY | OUTPUT | Drive 0 | | | AB28 | SCU_WDOG_OUT <sup>4</sup> | VDD_ANA1_1P8 | SCU | ALT1 | SCU.WDOG0.WDOG_OUT | OUTPUT | PD(50K) | | | E27 | SPDIF0_EXT_CLK | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.SPDIF0.EXT_CLK | INPUT | PD(50K) | | | F24 | SPDIF0_RX | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT0 | ADMA.SPDIF0.RX | INPUT | PD(50K) | | | J23 | SPDIF0_TX | VDD_ESAI_SPDIF_1P8_2P5_3P3 | GPIO | ALT4 | LSIO.GPI00.I011 | INPUT | PD(50K) | | | H28 | SPI0_CS0 | VDD_SPI_MCLK_UART_1P8_3P3 <sup>3</sup> | GPIO | ALT0 | ADMA.SPI0.CS0 | INPUT | PD(50K) | | | K28 | SPI0_CS1 | VDD_SPI_MCLK_UART_1P8_3P3 <sup>3</sup> | GPIO | ALT0 | ADMA.SPI0.CS1 | INPUT | PD(50K) | | | L25 | SPI0_SCK | VDD_SPI_MCLK_UART_1P8_3P3 <sup>3</sup> | GPIO | ALT0 | ADMA.SPI0.SCK | INPUT | PD(50K) | | | J29 | SPI0_SDI | VDD_SPI_MCLK_UART_1P8_3P3 <sup>3</sup> | GPIO | ALT0 | ADMA.SPI0.SDI | INPUT | PD(50K) | | | J27 | SPI0_SDO | VDD_SPI_MCLK_UART_1P8_3P3 <sup>3</sup> | GPIO | ALT4 | LSIO.GPIO1.IO06 | INPUT | PD(50K) | | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 128. 17 x 17 mm functional contact assignments (continued) | | | | Ball | Reset Condition <sup>2</sup> | | | | | |------|------------------|---------------------------|-------------------|--------------------------------|--------------------------|----------------------|-----------------|--| | Ball | Ball Name | Power Domain | Type <sup>1</sup> | Default<br>Mode | Default Function | Default<br>Direction | Default<br>Pull | | | D26 | SPI3_CS0 | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT0 | ADMA.SPI3.CS0 | INPUT | PD(50K) | | | F28 | SPI3_CS1 | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT0 | ADMA.SPI3.CS1 | INPUT | PD(50K) | | | D28 | SPI3_SCK | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT0 | ADMA.SPI3.SCK | INPUT | PD(50K) | | | H24 | SPI3_SDI | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT0 | ADMA.SPI3.SDI | INPUT | PD(50K) | | | G25 | SPI3_SDO | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT4 | LSIO.GPIO0.IO14 | INPUT | PD(50K) | | | AA25 | TEST_MODE_SELECT | VDD_ANA1_1P8 | SCU | ALT0 | SCU.TCU.TEST_MODE_SELECT | INPUT | PD(50K) | | | V28 | UART0_RX | VDD_CAN_UART_1P8_3P3 | GPIO | ALT0 | ADMA.UART0.RX | INPUT | PD(50K) | | | U23 | UART0_TX | VDD_CAN_UART_1P8_3P3 | GPIO | ALT4 | LSIO.GPIO1.IO22 | INPUT | PD(50K) | | | G27 | UART1_CTS_B | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT0 | ADMA.UART1.CTS_B | INPUT | PD(50K) | | | G29 | UART1_RTS_B | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT4 | LSIO.GPT0.CLK | INPUT | PD(50K) | | | E29 | UART1_RX | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT0 | ADMA.UART1.RX | INPUT | PD(50K) | | | J25 | UART1_TX | VDD_SPI_MCLK_UART_1P8_3P3 | GPIO | ALT4 | LSIO.GPIO0.IO21 | INPUT | PD(50K) | | | W29 | UART2_RX | VDD_CAN_UART_1P8_3P3 | GPIO | ALT0 | ADMA.UART2.RX | INPUT | PD(50K) | | | V26 | UART2_TX | VDD_CAN_UART_1P8_3P3 | GPIO | ALT4 | LSIO.GPIO1.IO23 | INPUT | PD(50K) | | | B18 | USB_OTG1_DN | VDD_USB_3P3 | OTG | | CONN.USB_OTG1.DN | | | | | A19 | USB_OTG1_DP | VDD_USB_3P3 | OTG | | CONN.USB_OTG1.DP | | | | | A17 | USB_OTG1_ID | VDD_USB_3P3 | OTG | | CONN.USB_OTG1.ID | | | | | J15 | USB_OTG1_VBUS | OTG | | CONN.<br>USB_O<br>TG1.VB<br>US | | | | | | G13 | USB_SS3_TC1 | VDD_USB_3P3 | GPIO | ALT0 | ADMA.I2C1.SCL | INPUT | PD(50K) | | | H14 | USB_SS3_TC3 | VDD_USB_3P3 | GPIO | ALT0 | ADMA.I2C1.SDA | INPUT | PU(50K) | | | AH28 | XTALI | VDD_ANA1_1P8 | ANA | | SCU.DSC.XTALI | | | | | AF28 | XTALO | VDD_ANA1_1P8 | ANA | | SCU.DSC.XTALO | | | | FASTD are GPIO balls configured for high speed operation using the FASTRZ control. i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Reset condition shown is before boot code execution. For pad changes after boot code execution, see the System Boot chapter of the device reference manual. <sup>&</sup>lt;sup>3</sup> Power domain and associated IO grouping differs from 21 x 21 package. <sup>&</sup>lt;sup>4</sup> SCU WDOG\_OUT was previously named JTAG\_TRST\_B; it has been renamed because its functionality has changed. The following table shows the DDR 17 x 17 mm pin function. Table 129. i.MX 8QXP 17 x 17 mm DRAM pin function | Ball Name | Ball | LPDDR4 function | DDR3L function | |-----------|------|-----------------|----------------| | DDR_ATO | W5 | DDR_ATO | DDR_ATO | | DDR_CK0_N | G3 | DDR_CK0_N | DDR_CK0_N | | DDR_CK0_P | H2 | DDR_CK0_P | DDR_CK0_P | | DDR_CK1_N | B8 | DDR_CK1_N | DDR_CK1_N | | DDR_CK1_P | A7 | DDR_CK1_P | DDR_CK1_P | | DDR_DCF00 | G5 | CA2_A | A5 | | DDR_DCF01 | B2 | CA4_A | A6 | | DDR_DCF03 | E3 | CA5_A | A7 | | DDR_DCF04 | K6 | 1 | A8 | | DDR_DCF05 | D4 | 1 | A9 | | DDR_DCF07 | B4 | 1 | RAS# | | DDR_DCF08 | K2 | CA3_A | A3 | | DDR_DCF09 | L3 | ODT_CA_A | ODT | | DDR_DCF10 | G1 | CS0_A | A1 | | DDR_DCF11 | L1 | CA0_A | A0 | | DDR_DCF12 | D2 | CS1_A | A2 | | DDR_DCF14 | K4 | CKE0_A | / | | DDR_DCF15 | E1 | CKE1_A | / | | DDR_DCF16 | L7 | CA1_A | A4 | | DDR_DCF17 | В6 | CA4_B | A12 | | DDR_DCF18 | A5 | RESET_N | RESET_N | | DDR_DCF19 | H6 | CA5_B | A14 | | DDR_DCF20 | D6 | 1 | A15 | | DDR_DCF21 | B10 | 1 | BA0 | | DDR_DCF22 | E5 | 1 | BA1 | | DDR_DCF23 | L5 | / | BA2 | | DDR_DCF24 | H4 | 1 | CAS# | | DDR_DCF25 | H10 | ODT_CA_B | ODT1 | | DDR_DCF26 | A9 | CA3_B | A13 | | DDR_DCF27 | E9 | CA0_B | A10 | | DDR_DCF28 | D10 | CS0_B | CS_N[0] | i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors, Rev. 3, 05/2020 Table 129. i.MX 8QXP 17 x 17 mm DRAM pin function (continued) | Ball Name | Ball | LPDDR4 function | DDR3L function | |------------|------|-----------------|----------------| | DDR_DCF29 | D8 | CS1_B | CS_N[1] | | DDR_DCF30 | H8 | CKE0_B | CKE0 | | DDR_DCF31 | G9 | CKE1_B | CKE1 | | DDR_DCF32 | E7 | CA1_B | A11 | | DDR_DCF33 | G7 | CA2_B | WE# | | DDR_DM0 | W1 | DDR_DMI0 | DDR_DMI0 | | DDR_DM1 | T6 | DDR_DMI1 | DDR_DMI1 | | DDR_DQ00 | N3 | DDR_DQ00 | DDR_DQ00 | | DDR_DQ01 | P2 | DDR_DQ01 | DDR_DQ01 | | DDR_DQ02 | N1 | DDR_DQ02 | DDR_DQ02 | | DDR_DQ03 | T2 | DDR_DQ03 | DDR_DQ03 | | DDR_DQ04 | Y2 | DDR_DQ04 | DDR_DQ04 | | DDR_DQ05 | AB2 | DDR_DQ05 | DDR_DQ05 | | DDR_DQ06 | AC1 | DDR_DQ06 | DDR_DQ06 | | DDR_DQ07 | AC3 | DDR_DQ07 | DDR_DQ07 | | DDR_DQ08 | Y4 | DDR_DQ08 | DDR_DQ08 | | DDR_DQ09 | AC5 | DDR_DQ09 | DDR_DQ09 | | DDR_DQ10 | W3 | DDR_DQ10 | DDR_DQ10 | | DDR_DQ11 | AB4 | DDR_DQ11 | DDR_DQ11 | | DDR_DQ12 | P4 | DDR_DQ12 | DDR_DQ12 | | DDR_DQ13 | N5 | DDR_DQ13 | DDR_DQ13 | | DDR_DQ14 | P6 | DDR_DQ14 | DDR_DQ14 | | DDR_DQ15 | N7 | DDR_DQ15 | DDR_DQ15 | | DDR_DQS0_N | U1 | DDR_DQS0_N | DDR_DQS0_N | | DDR_DQS0_P | U3 | DDR_DQS0_P | DDR_DQS0_P | | DDR_DQS1_N | T4 | DDR_DQS1_N | DDR_DQS1_N | | DDR_DQS1_P | U5 | DDR_DQS1_P | DDR_DQS1_P | | DDR_DTO0 | U7 | DDR_DTO0 | DDR_DTO0 | | DDR_DTO1 | AB6 | DDR_DTO1 | DDR_DTO1 | $\textbf{i.MX 8QuadXPlus and 8DualXPlus Automotive and Infotainment Applications Processors,} \ \ \text{Rev. 3, } 05/2020$ #### **Release Notes** ## 7 Release Notes This table provides release notes for the data sheet. Table 130. Data sheet release notes | Rev.<br>Number | Date | Substantive Change(s) | |----------------|---------|----------------------------------------------------------------------------------| | 3 | 05/2020 | Added CAN/CAN-FD note in Table 1, "i.MX 8QuadXPlus/8DualXPlus advanced features" | #### How to Reach Us: Home Page: nxp.com Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein. NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions. While NXP has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTEST, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamlQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, μVision, Versatile are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2018-2020 NXP B.V. Document Number: IMX8QXPAEC Rev. 3 05/2020 ## 单击下面可查看定价,库存,交付和生命周期等信息 >>NXP Semiconductors(恩智浦)