## 1. General description

The TJA1043 high-speed CAN transceiver provides an interface between a Controller Area Network (CAN) protocol controller and the physical two-wire CAN bus. The transceiver is designed for high-speed CAN applications in the automotive industry, providing differential transmit and receive capability to (a microcontroller with) a CAN protocol controller.

The TJA1043 belongs to the third generation of high-speed CAN transceivers from NXP Semiconductors, offering significant improvements over first- and second-generation devices such as the TJA1041A. It offers improved ElectroMagnetic Compatibility (EMC) and ElectroStatic Discharge (ESD) performance, very low power consumption, and passive behavior when the supply voltage is turned off. Advanced features include:

- Low-power management controls the power supply throughout the node while supporting local and remote wake-up with wake-up source recognition
- Several protection and diagnostic functions including bus line short-circuit detection and battery connection detection
- Can be interfaced directly to microcontrollers with supply voltages from 3 V to 5 V

The TJA1043 implements the CAN physical layer as defined in ISO 11898-2:2016 and SAE J2284-1 to SAE J2284-5. This implementation enables reliable communication in the CAN FD fast phase at data rates up to 5 Mbit/s.

These features make the TJA1043 the ideal choice for high speed CAN networks containing nodes that need to be available all times, even when the internal  $V_{\rm IO}$  and  $V_{\rm CC}$  supplies are switched off.

## 2. Features and benefits

### 2.1 General

- ISO 11898-2:2016 and SAE J2284-1 to SAE J2284-5 compliant
- Loop delay symmetry timing enables reliable communication at data rates up to 5 Mbit/s in the CAN FD fast phase
- Suitable for 12 V and 24 V systems
- Low ElectroMagnetic Emission (EME) and high ElectroMagnetic Immunity (EMI)
- V<sub>IO</sub> input allows for direct interfacing with 3 V and 5 V microcontrollers
- SPLIT voltage output for stabilizing the recessive bus level
- Listen-only mode for node diagnosis and failure containment
- Available in SO14 and HVSON14 packages



- Leadless HVSON14 package (3.0 mm × 4.5 mm) with improved Automated Optical Inspection (AOI) capability
- AEC-Q100 qualified
- Dark green product (halogen free and Restriction of Hazardous Substances (RoHS) compliant)

### 2.2 Low-power management

- Very low current Standby and Sleep modes, with local and remote wake-up
- Capability to power down the entire node while supporting local, remote and host wake-up
- Wake-up source recognition
- Transceiver disengages from the bus (zero load) when V<sub>BAT</sub> absent
- Functional behavior predictable under all supply conditions

### 2.3 Protection and diagnosis (detection and signalling)

- High ESD handling capability on the bus pins
- Bus pins and V<sub>BAT</sub> protected against transients in automotive environments
- Transmit Data (TXD) dominant time-out function with diagnosis
- TXD-to-RXD short-circuit handler with diagnosis
- Thermal protection with diagnosis
- Undervoltage detection and recovery on pins V<sub>CC</sub>, V<sub>IO</sub> and V<sub>BAT</sub>
- Bus line short-circuit diagnosis
- Bus dominant clamping diagnosis
- Cold start diagnosis (first battery connection)

## 3. Quick reference data

#### Table 1. Quick reference data

| Symbol                | Parameter                                          | Conditions                                                 | Min | Тур  | Max | Unit |
|-----------------------|----------------------------------------------------|------------------------------------------------------------|-----|------|-----|------|
| V <sub>CC</sub>       | supply voltage                                     |                                                            | 4.5 | -    | 5.5 | V    |
| V <sub>IO</sub>       | supply voltage on pin V <sub>IO</sub>              |                                                            | 2.8 | -    | 5.5 | V    |
| V <sub>uvd(VCC)</sub> | undervoltage detection voltage on pin $V_{CC}$     |                                                            | 3   | 3.5  | 4.3 | V    |
| V <sub>uvd(VIO)</sub> | undervoltage detection voltage on pin $\rm V_{IO}$ | $V_{BAT}$ or $V_{CC}$ > 4.5 V                              | 0.8 | 1.8  | 2.5 | V    |
| I <sub>CC</sub>       | supply current                                     | Normal mode; bus dominant                                  | 30  | 48   | 65  | mA   |
|                       |                                                    | Normal or Listen-only mode; bus recessive                  | 3   | 6    | 9   | mA   |
|                       |                                                    | Standby or Sleep mode                                      | 0   | 0.75 | 2   | μA   |
| I <sub>IO</sub>       | supply current on pin V <sub>IO</sub>              | Normal mode; V <sub>TXD</sub> = 0 V (dominant)             | -   | 150  | 500 | μA   |
|                       |                                                    | Normal or Listen-only mode; $V_{TXD} = V_{IO}$ (recessive) | 0   | 1    | 4   | μA   |
|                       |                                                    | Standby or Sleep mode                                      | 0   | 1    | 4   | μA   |
| V <sub>ESD</sub>      | electrostatic discharge voltage                    | IEC 61000-4-2 at pins CANH and CANL                        | -8  | -    | +8  | kV   |

| Table 1.          | Quick reference data continued |            |     |     |      |      |
|-------------------|--------------------------------|------------|-----|-----|------|------|
| Symbol            | Parameter                      | Conditions | Min | Тур | Max  | Unit |
| V <sub>CANH</sub> | voltage on pin CANH            |            | -58 | -   | +58  | V    |
| V <sub>CANL</sub> | voltage on pin CANL            |            | -58 | -   | +58  | V    |
| Τ <sub>vj</sub>   | virtual junction temperature   |            | -40 | -   | +150 | °C   |

# 4. Ordering information

#### Table 2.Ordering information

| Type number | Package |                                                                                                                   |           |  |  |  |
|-------------|---------|-------------------------------------------------------------------------------------------------------------------|-----------|--|--|--|
|             | Name    | Description                                                                                                       | Version   |  |  |  |
| TJA1043T    | SO14    | plastic small outline package; 14 leads; body width 3.9 mm                                                        | SOT108-1  |  |  |  |
| TJA1043TK   | HVSON14 | plastic, thermal enhanced very thin small outline package; no leads; 14 terminals; body $3\times4.5\times0.85$ mm | SOT1086-2 |  |  |  |

High-speed CAN transceiver

## 5. Block diagram



### High-speed CAN transceiver

## 6. Pinning information

### 6.1 Pinning



### 6.2 Pin description

| Symbol             | Pin | Description                                              |
|--------------------|-----|----------------------------------------------------------|
| TXD                | 1   | transmit data input                                      |
| GND <sup>[1]</sup> | 2   | ground supply                                            |
| V <sub>CC</sub>    | 3   | transceiver supply voltage                               |
| RXD                | 4   | receive data output; reads out data from the bus lines   |
| V <sub>IO</sub>    | 5   | supply voltage for I/O level adaptor                     |
| EN                 | 6   | enable control input                                     |
| INH                | 7   | inhibit output for switching external voltage regulators |
| ERR_N              | 8   | error and power-on indication output (active LOW)        |
| WAKE               | 9   | local wake-up input                                      |
| V <sub>BAT</sub>   | 10  | battery supply voltage                                   |
| SPLIT              | 11  | common-mode stabilization output                         |
| CANL               | 12  | LOW-level CAN bus line                                   |
| CANH               | 13  | HIGH-level CAN bus line                                  |
| STB_N              | 14  | standby control input (active LOW)                       |

[1] HVSON14 package die supply ground is connected to both the GND pin and the exposed center pad. The GND pin must be soldered to board ground. For enhanced thermal and electrical performance, it is recommended that the exposed center pad also be soldered to board ground.

## 7. Functional description

The TJA1043 is a stand-alone high-speed CAN transceiver with a number of operating modes, fail-safe features and diagnostic features that offer enhanced system reliability and advanced power management. The transceiver combines the functionality of the

TJA1043 Product data sheet All information provided in this document is subject to legal disclaimers

Rev. 6 — 10 November 2017

TJA1041A with improved EMC and ESD capability and quiescent current performance. Improved slope control and high DC handling capability on the bus pins provide additional application flexibility.

### 7.1 Operating modes

The TJA1043 supports five operating modes. Control pins STB\_N and EN are used to select the operating mode. Switching between modes allows access to a number of diagnostics flags via pin ERR\_N. <u>Table 4</u> describes how to switch between modes. Figure 4 illustrates the mode transitions when  $V_{CC}$ ,  $V_{IO}$  and  $V_{BAT}$  are valid.

| Internal fla          | ags               |                     | Control pi           | ns        | Operating mode                  | Pin INH             |  |
|-----------------------|-------------------|---------------------|----------------------|-----------|---------------------------------|---------------------|--|
| UV <sub>NOM</sub> [1] | UV <sub>BAT</sub> | Wake <sup>[2]</sup> | STB_N <sup>[3]</sup> | EN        |                                 |                     |  |
| From Norr             | nal, Listen-      | only, Standb        | y and Go-to-         | Sleep mod | des                             |                     |  |
| set                   | Х                 | Х                   | Х                    | Х         | Sleep mode                      | floating            |  |
| cleared               | set               | Х                   | HIGH                 | Х         | Standby mode                    | HIGH                |  |
| cleared               | Х                 | set                 | LOW                  | Х         | Standby mode                    | HIGH                |  |
| cleared               | Х                 | cleared             | LOW                  | LOW       | Standby mode                    | HIGH                |  |
| cleared               | Х                 | cleared             | LOW                  | HIGH      | Go-to-Sleep mode <sup>[4]</sup> | HIGH <sup>[4]</sup> |  |
| cleared               | cleared           | Х                   | HIGH                 | LOW       | Listen-only mode                | HIGH                |  |
| cleared               | cleared           | Х                   | HIGH                 | HIGH      | Normal mode                     | HIGH                |  |
| From Slee             | p mode            |                     |                      |           | I                               | -                   |  |
| set                   | Х                 | Х                   | Х                    | Х         | Sleep mode                      | floating            |  |
| cleared               | set               | Х                   | HIGH                 | Х         | Standby mode                    | HIGH                |  |
| cleared               | Х                 | set                 | LOW                  | Х         | Standby mode                    | HIGH                |  |
| cleared               | Х                 | cleared             | LOW                  | Х         | Sleep mode                      | floating            |  |
| cleared               | cleared           | Х                   | HIGH                 | LOW       | Listen-only mode                | HIGH                |  |
| cleared               | cleared           | Х                   | HIGH                 | HIGH      | Normal mode                     | HIGH                |  |

Table 4. Operating mode selection

[1] Setting the  ${\rm UV}_{\rm NOM}$  flag will clear the WAKE flag.

[2] Setting the Wake flag will clear the  ${\rm UV}_{\rm NOM}$  flag.

[3] A LOW-to-HIGH transition on pin STB\_N will clear the UV\_{NOM} flag

Rev. 6 — 10 November 2017

# **TJA1043**

**High-speed CAN transceiver** 



#### 7.1.1 Normal mode

In Normal mode, the transceiver can transmit and receive data via the bus lines CANH and CANL (see Figure 1 for the block diagram). The differential receiver converts the analog data on the bus lines into digital data which is output to pin RXD. The slopes of the output signals on the bus lines are controlled internally and are optimized in a way that guarantees the lowest possible EME. The bus pins are biased to  $0.5V_{CC}$  (via R<sub>i</sub>). Pin INH is active, so voltage regulators controlled by pin INH (see Figure 9) will be active too.

#### 7.1.2 Listen-only mode

In Listen-only mode, the transceiver's transmitter is disabled, effectively providing a transceiver listen-only feature. The receiver will still convert the analog bus signal on pins CANH and CANL into digital data, available for output on pin RXD. As in Normal mode, the bus pins are biased at  $0.5V_{CC}$  and pin INH remains active.

### 7.1.3 Standby mode

Standby mode is the TJA1043's first-level power saving mode, offering reduced current consumption. In Standby mode, the transceiver is unable to transmit or receive data and the low-power receiver is activated to monitor bus activity. The bus pins are biased at ground level (via  $R_i$ ). Pin INH is still active, so voltage regulators controlled by this pin will also be active.

Pins RXD and ERR\_N will reflect any active wake-up requests (provided that  $V_{\text{IO}}$  and  $V_{\text{BAT}}$  are present).

### 7.1.4 Go-to-Sleep mode

Go-to-Sleep mode is the controlled route for entering Sleep mode. In Go-to-Sleep mode, the transceiver behaves as in Standby mode, with the addition that a go-to-sleep command is issued to the transceiver. The transceiver will remain in Go-to-Sleep mode for the minimum hold time ( $t_{h(min)}$ ) before entering Sleep mode. The transceiver will not enter Sleep mode if the state of pin STB\_N or pin EN is changed or if the Wake flag is set before  $t_{h(min)}$  has elapsed.

### 7.1.5 Sleep mode

Sleep mode is second-level power saving mode of the TJA1043. Sleep mode is entered via Go-to-Sleep mode, and also when the undervoltage detection time on either  $V_{CC}$  or  $V_{IO}$  elapses before the relevant voltage level has recovered. In Sleep mode, the transceiver behaves as described for Standby mode, with the exception that pin INH is set floating. Voltage regulators controlled by this pin will be switched off, and the current into pin  $V_{BAT}$  will be reduced to a minimum. Pins STB\_N, EN and the Wake flag can be used to wake up a node from Sleep mode (see Table 4).

### 7.2 Internal flags

The TJA1043 makes use of seven internal flags for its fail-safe fallback mode control and system diagnosis support. Five of these flags can be polled by the controller via pin ERR\_N. Which flag is available on pin ERR\_N at any time depends on the active operating mode and on a number of other conditions. <u>Table 5</u> describes how to access these flags.

| Internal<br>flag  | Flag is available on pin ERR_N <sup>[1]</sup>                                                                | Flag is cleared                                                                                                                     |
|-------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| UV <sub>NOM</sub> | no                                                                                                           | by setting the Pwon or Wake flags, by a LOW-to-HIGH transition on STB_N or when both $V_{\rm IO}$ and $V_{\rm BAT}$ have recovered. |
| UV <sub>BAT</sub> | no                                                                                                           | when V <sub>BAT</sub> has recovered                                                                                                 |
| Pwon              | in Listen-only mode (coming from Standby mode, Go-to-Sleep mode, or Sleep mode)                              | on entering Normal mode                                                                                                             |
| Wake              | in Standby mode, Go-to-Sleep mode, and Sleep mode (provided that $V_{\rm IO}$ and $V_{\rm BAT}$ are present) | on entering Normal mode or by setting the $\mathrm{UV}_{\mathrm{NOM}}$ flag                                                         |

#### Table 5. Accessing internal flags via pin ERR\_N

 Table 5.
 Accessing internal flags via pin ERR\_N ... continued

|                   | cocosing internal hags via pin Entr_11                                                   | onundod                                                                                                                                                     |
|-------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Internal<br>flag  | Flag is available on pin ERR_N <sup>[1]</sup>                                            | Flag is cleared                                                                                                                                             |
| Wake-up<br>source | in Normal mode (before the fourth dominant-to-recessive edge on pin TXD <sup>[2]</sup> ) | on leaving Normal mode                                                                                                                                      |
| Bus failure       | in Normal mode (after the fourth dominant-to-recessive edge on pin TXD <sup>[2]</sup> )  | on re-entering Normal mode or by<br>setting the Pwon flag                                                                                                   |
| Local failure     | in Listen-only mode (coming from Normal mode)                                            | on entering Normal mode or when RXD<br>is dominant while TXD is recessive<br>(provided that all local failures are<br>resolved) or by setting the Pwon flag |

 Pin ERR\_N is an active-LOW output, so a LOW-level indicates a set flag and a HIGH-level indicates a cleared flag. Allow pin ERR\_N to stabilize for at least 8 μs after changing operating modes.

[2] Allow for a TXD dominant time of at least 4  $\mu$ s per dominant-recessive cycle.

### 7.2.1 UV<sub>NOM</sub> flag

 $UV_{NOM}$  is the  $V_{CC}$  and  $V_{IO}$  undervoltage detection flag. The flag is set when the voltage on pin  $V_{CC}$  drops below the  $V_{CC}$  undervoltage detection voltage,  $V_{uvd(VCC)}$ , for longer than the undervoltage detection time,  $t_{det(uv)}$ , or when the voltage on pin  $V_{IO}$  drops below  $V_{uvd(VIO)}$  for longer than  $t_{det(uv)}$ . When the  $UV_{NOM}$  flag is set, the transceiver enters Sleep mode to save power and to ensure the bus is not disturbed. In Sleep mode the voltage regulators connected to pin INH are disabled, avoiding any extra power consumption that might be generated as a result of a short-circuit condition.

Any wake-up request, setting the Pwon flag or a LOW-to-HIGH transition on STB\_N will clear UV<sub>NOM</sub> and the timers, allowing the voltage regulators to be reactivated (at least until UV<sub>NOM</sub> is set again). UV<sub>NOM</sub> will also be cleared if both V<sub>CC</sub> and V<sub>IO</sub> recover for longer than the undervoltage recovery time, t<sub>rec(uv)</sub>. The transceiver will then switch to the operating mode indicated by the logic levels on pins STB\_N and EN (see <u>Table 4</u>).

### 7.2.2 UV<sub>BAT</sub> flag

 $UV_{BAT}$  is the  $V_{BAT}$  undervoltage detection flag. This flag is set when the voltage on pin  $V_{BAT}$  drops below  $V_{uvd(VBAT)}$ . When  $UV_{BAT}$  is set, the transceiver will try to enter Standby mode to save power and will disengage from the bus (zero load).  $UV_{BAT}$  is cleared when the voltage on pin  $V_{BAT}$  recovers. The transceiver will then switch to the operating mode indicated by the logic levels on pins STB\_N and EN (see Table 4).

#### 7.2.3 Pwon flag

Pwon is the V<sub>BAT</sub> power-on flag. This flag is set when the voltage on pin V<sub>BAT</sub> recovers after previously dropping below V<sub>uvd(VBAT)</sub> (usually because the battery was disconnected). Setting the Pwon flag clears the UV<sub>NOM</sub> flag and timers. The Wake and Wake-up source flags are set to ensure consistent system power-up under all supply conditions. In Listen-only mode the Pwon flag can be polled via pin ERR\_N (see <u>Table 5</u>). The flag is cleared when the transceiver enters Normal mode.

### 7.2.4 Wake flag

The Wake flag is set when the transceiver detects a local or remote wake-up request. A local wake-up request is detected when the logic level on pin WAKE changes, and the new level remains stable for at least  $t_{wake}$ . The Wake flag can be set in Standby mode, Go-to-Sleep mode or Sleep mode. Setting the Wake flag clears the UV<sub>NOM</sub> flag and

9 of 32

Downloaded From Oneyac.com

timers. Once set, the Wake flag status is immediately available on pins ERR\_N and RXD (provided  $V_{IO}$  and  $V_{BAT}$  are present). This flag is also set at power-on and cleared when the UV<sub>NOM</sub> flag is set or the transceiver enters Normal mode.

### 7.2.5 Remote wake-up (via the CAN bus)

The TJA1043 wakes up from Standby or Sleep mode when a dedicated wake-up pattern (specified in ISO 11898-2: 2016) is detected on the bus. This filtering helps avoid spurious wake-up events. A spurious wake-up sequence could be triggered by, for example, a dominant clamped bus or by dominant phases due to noise or spikes on the bus.

The wake-up pattern consists of:

- a dominant phase of at least twake(busdom) followed by
- a recessive phase of at least t<sub>wake(busrec)</sub> followed by
- a dominant phase of at least t<sub>wake(busdom)</sub>

Dominant or recessive bits between the above mentioned phases that are shorter than  $t_{wake(busdom)}$  and  $t_{wake(busrec)}$  respectively are ignored.

The complete dominant-recessive-dominant pattern must be received within  $t_{to(wake)bus}$  to be recognized as a valid wake-up pattern (see Figure 5). Otherwise, the internal wake-up logic is reset. The complete wake-up pattern will then need to be retransmitted to trigger a wake-up event. Pin RXD remains HIGH until the wake-up event has been triggered.

A wake-up event is not flagged on RXD if any of the following events occurs while a valid wake-up pattern is being received:

- The TJA1043 switches to Normal mode
- The complete wake-up pattern was not received within t<sub>to(wake)bus</sub>
- A V<sub>CC</sub> or V<sub>IO</sub> undervoltage is detected (UV<sub>NOM</sub> flag set; see <u>Section 7.2.1</u>)



#### 7.2.6 Wake-up source flag

Wake-up source recognition is provided via the Wake-up source flag, which is set when the Wake flag is set by a local wake-up request via the WAKE pin. The Wake-up source flag can be polled via the ERR\_N pin in Normal mode (see <u>Table 5</u>). This flag is also set at power-on and cleared when the transceiver leaves Normal mode.

TJA1043 Product data sheet All information provided in this document is subject to legal disclaimers Rev. 6 — 10 November 2017

### 7.2.7 Bus failure flag

The Bus failure flag is set if the transceiver detects a bus line short-circuit condition to  $V_{BAT}$ ,  $V_{CC}$  or GND during four consecutive dominant-recessive cycles on pin TXD, while trying to drive the bus lines dominant. The Bus failure flag can be polled via the ERR\_N pin in Normal mode (see <u>Table 5</u>). This flag is cleared at power-on or when the transceiver re-enters Normal mode.

### 7.2.8 Local failure flag

In Normal and Listen-only modes, the transceiver can distinguish four different local failure events, any of which will cause the Local failure flag to be set. The four local failure events are: TXD dominant clamping, TXD-to-RXD short circuit, bus dominant clamping and an overtemperature event. The nature and detection of these local failures is described in <u>Section 7.3</u>. The Local failure flag can be polled via the ERR\_N pin in Listen-only mode (see <u>Table 5</u>). This flag is cleared at power-on, when entering Normal mode or when RXD is dominant while TXD is recessive, provided that all local failures have been resolved.

### 7.3 Local failures

The TJA1043 can detect four different local failure conditions. Any of these failures will set the Local failure flag, and in most cases the transmitter of the transceiver will be disabled.

### 7.3.1 TXD dominant time-out function

A permanent LOW level on pin TXD (due to a hardware or software application failure) would drive the CAN bus into a permanent dominant state, blocking all network communications. The TXD dominant time-out function prevents such a network lock-up by disabling the transmitter if pin TXD remains LOW for longer than the TXD dominant time-out time-out time  $t_{to(dom)TXD}$ . The  $t_{to(dom)TXD}$  timer defines the minimum possible bit rate of 40 kbit/s. The transmitter remains disabled until the Local failure flag has been cleared.

### 7.3.2 TXD-to-RXD short-circuit detection

A short-circuit between pins RXD and TXD would lock the bus in a permanent dominant state once it had been driven dominant, because the low-side driver of RXD is typically stronger than the high-side driver of the controller connected to TXD. TXD-to-RXD short-circuit detection prevents such a network lock-up by disabling the transmitter. The transmitter remains disabled until the Local failure flag has been cleared.

#### 7.3.3 Bus dominant time-out function

A CAN bus short circuit (to  $V_{BAT}$ ,  $V_{CC}$  or GND) or a failure in one of the other network nodes could result in a differential voltage on the bus high enough to represent a bus dominant state. Because a node will not start transmission if the bus is dominant, the normal bus failure detection will not detect this failure, but the bus dominant clamping detection will. The Local failure flag is set if the dominant state on the bus persists for longer than  $t_{to(dom)bus}$ . By checking this flag, the controller can determine if a clamped bus is blocking network communications. There is no need to disable the transmitter. Note that the Local failure flag does not retain a bus dominant clamping failure, and is released as soon as the bus returns to recessive state.

### 7.3.4 Overtemperature detection

If the junction temperature becomes excessive, the transmitter will shut down in time to protect the output drivers from overheating without compromising the maximum operating temperature. The transmitter will remain disabled until the Local failure flag has been cleared.

### 7.4 SPLIT pin

Using the SPLIT pin on the TJA1043 in conjunction with a split termination network (see Figure 6 and Figure 9) can help to stabilize the recessive voltage level on the bus. This will reduce EME in networks with DC leakage to ground (e.g. from deactivated nodes with poor bus leakage performance). In Normal and Listen-only modes, pin SPLIT delivers a DC output voltage of  $0.5V_{CC}$ . In Standby, Go-to-Sleep and Sleep modes, pin SPLIT is floating.



### 7.5 V<sub>IO</sub> supply pin

Pin  $V_{IO}$  should be connected to the microcontroller supply voltage (see Figure 9). This will cause the signal levels of pins TXD, RXD, STB\_N, EN and ERR\_N to be adjusted to the I/O levels of the microcontroller, facilitating direct interfacing without the need for glue logic.

### 7.6 WAKE pin

A local wake-up event is triggered by a LOW-to-HIGH or HIGH-to-LOW transition on the WAKE pin, allowing for maximum flexibility when designing a local wake-up circuit. To minimize current consumption, the internal bias voltage will follow the logic state on the pin after a delay of  $t_{wake}$ . A HIGH level on pin WAKE is followed by an internal pull-up to  $V_{BAT}$ . A LOW level on pin WAKE is followed by an internal pull-down towards GND. In applications that don't make use of the local wake-up facility, it is recommended that the WAKE pin be connected to  $V_{BAT}$  or GND to ensure optimal EMI performance.

## 8. Limiting values

#### Table 6. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                    | Parameter                             | Conditions                                             |            | Min  | Max  | Unit |
|---------------------------|---------------------------------------|--------------------------------------------------------|------------|------|------|------|
| V <sub>BAT</sub>          | battery supply voltage <sup>[1]</sup> |                                                        |            | -0.3 | +58  | V    |
|                           |                                       | load dump                                              |            | -    | 58   | V    |
| V <sub>x</sub>            | voltage on pin x <sup>[1]</sup>       | on pins CANH, CANL and SPLIT                           |            | -58  | +58  | V    |
|                           |                                       | on pins INH and WAKE                                   |            | -0.3 | +58  | V    |
|                           |                                       | on pins $V_{CC},V_{IO},TXD,RXD,STB_N,EN,ERR_N$         |            | -0.3 | +7   | V    |
| V <sub>(CANH</sub> -CANL) | voltage between pin CANH and pin CANL |                                                        |            | -20  | +20  | V    |
| I <sub>WAKE</sub>         | current on pin WAKE                   |                                                        |            | -    | -15  | mA   |
| V <sub>trt</sub>          | transient voltage                     | on pins CANH, CANL, SPLIT and $V_{BAT}$                | [2]        |      |      |      |
|                           |                                       | pulse 1                                                |            | -100 | -    | V    |
|                           |                                       | pulse 2a                                               |            | -    | 75   | V    |
|                           |                                       | pulse 3a                                               |            | -150 | -    | V    |
|                           |                                       | pulse 3b                                               |            | -    | 100  | V    |
| V <sub>ESD</sub>          | electrostatic discharge voltage       | IEC 61000-4-2 (150 pF, 330 Ω)                          | [3]        |      |      |      |
|                           |                                       | at pins CANH and CANL                                  |            | -8   | +8   | kV   |
|                           |                                       | Human Body Model (HBM); 100 pF, 1.5 k $\Omega$         | [4]        |      |      |      |
|                           |                                       | at pins CANH and CANL                                  |            | -8   | +8   | kV   |
|                           |                                       | at any other pin                                       |            | -4   | +4   | kV   |
|                           |                                       | Machine Model (MM); 200 pF, 0.75 $\mu H,$ 10 $\Omega$  | [5]        |      |      |      |
|                           |                                       | at any pin                                             |            | -300 | +300 | V    |
|                           |                                       | Charged Device Model (CDM); field Induced charge; 4 pF | <u>[6]</u> |      |      |      |
|                           |                                       | at corner pins                                         |            | -750 | +750 | V    |
|                           |                                       | at any pin                                             |            | -500 | +500 | V    |
| T <sub>vj</sub>           | virtual junction temperature          |                                                        | [7]        | -40  | +150 | °C   |
| T <sub>stg</sub>          | storage temperature                   |                                                        |            | -55  | +150 | °C   |

[1] The device can sustain voltages up to the specified values over the product lifetime, provided applied voltages (including transients) never exceed these values.

[2] According to IEC TS 62228 (2007), Section 4.2.4; parameters for standard pulses defined in ISO7637 part 2: 2004-06.

[3] According to IEC TS 62228 (2007), Section 4.3; DIN EN 61000-4-2.

[4] According to AEC-Q100-002.

[5] According to AEC-Q100-003.

[6] According to AEC-Q100-011 Rev-C1. The classification level is C4B.

[7] In accordance with IEC 60747-1. An alternative definition of virtual junction temperature is:  $T_{vj} = T_{amb} + P \times R_{th(vj-a)}$ , where  $R_{th(vj-a)}$  is a fixed value to be used for the calculation of  $T_{vj}$ . The rating for  $T_{vj}$  limits the allowable combinations of power dissipation (P) and ambient temperature ( $T_{amb}$ ).

## 9. Thermal characteristics

#### Table 7. Thermal characteristics

Value determined for free convection conditions on a JEDEC 2S2P board.

| Symbol                | Parameter Conditions                                |                              | Тур | Unit |
|-----------------------|-----------------------------------------------------|------------------------------|-----|------|
| R <sub>th(vj-a)</sub> | thermal resistance from virtual junction to ambient | SO14 package; in free air    | 68  | K/W  |
|                       |                                                     | HVSON14 package; in free air | 44  | K/W  |

## **10. Static characteristics**

#### Table 8. Static characteristics

 $V_{CC} = 4.5 \text{ V}$  to 5.5 V;  $V_{IO} = 2.8 \text{ V}$  to  $V_{CC}$ ;  $V_{BAT} = 4.5 \text{ V}$  to 40 V;  $R_L = 60 \Omega$ ;  $T_{vj} = -40 \text{ °C}$  to +150 °C; unless otherwise specified; all voltages are defined with respect to ground; positive currents flow into the device [1].

| Symbol                 | Parameter                                              | Conditions                                                                                                        | Min          | Тур  | Max                   | Unit |
|------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------------|------|-----------------------|------|
| Supply pin             | V <sub>cc</sub>                                        |                                                                                                                   | I            |      |                       |      |
| V <sub>CC</sub>        | supply voltage                                         |                                                                                                                   | 4.5          | -    | 5.5                   | V    |
| V <sub>uvd(VCC)</sub>  | undervoltage detection voltage on pin $V_{CC}$         | V <sub>BAT</sub> > 4.5 V                                                                                          | 3            | 3.5  | 4.3                   | V    |
| I <sub>CC</sub>        | supply current                                         | Normal mode; dominant; $V_{TXD} = 0 V$                                                                            | 30           | 48   | 65                    | mA   |
|                        |                                                        | Normal or Listen-only mode; recessive; $V_{TXD} = V_{IO}$                                                         | 3            | 6    | 9                     | mA   |
|                        |                                                        | Standby or Sleep mode; $V_{BAT} > V_{CC}$                                                                         | 0            | 0.75 | 2                     | μA   |
|                        |                                                        | Normal mode; dominant; $V_{TXD} = 0 V$ ;<br>short circuit on bus lines;<br>$-3 V < (V_{CANH} = V_{CANL}) < +18 V$ | 3            | 79   | 109                   | mA   |
| I/O level ad           | lapter supply; pin V <sub>IO</sub>                     |                                                                                                                   |              |      |                       |      |
| V <sub>IO</sub>        | supply voltage on pin $V_{IO}$                         |                                                                                                                   | 2.8          | -    | 5.5                   | V    |
| V <sub>uvd(VIO)</sub>  | undervoltage detection voltage on pin V <sub>IO</sub>  | $V_{BAT}$ or $V_{CC}$ > 4.5 V                                                                                     | 0.8          | 1.8  | 2.5                   | V    |
| I <sub>IO</sub>        | supply current on pin V <sub>IO</sub>                  | Normal mode; $V_{TXD} = 0 V$ (dominant)                                                                           | -            | 150  | 500                   | μA   |
|                        |                                                        | Normal or Listen-only mode;<br>V <sub>TXD</sub> = V <sub>IO</sub> (recessive)                                     | 0            | 1    | 4                     | μA   |
|                        |                                                        | Standby or Sleep mode                                                                                             | 0            | 1    | 4                     | μA   |
| Supply pin             | V <sub>BAT</sub>                                       |                                                                                                                   | I            |      |                       |      |
| V <sub>BAT</sub>       | battery supply voltage                                 |                                                                                                                   | 4.5          | -    | 40                    | V    |
| V <sub>uvd(VBAT)</sub> | undervoltage detection voltage on pin V <sub>BAT</sub> |                                                                                                                   | 3            | 3.5  | 4.3                   | V    |
| I <sub>BAT</sub>       | battery supply current                                 | Normal or Listen-only mode                                                                                        | 15           | 40   | 70                    | μA   |
|                        |                                                        | Standby mode; $V_{CC} > 4.5 V$ ;<br>$V_{INH} = V_{WAKE} = V_{BAT}$                                                | 5            | 18   | 30                    | μA   |
|                        |                                                        | Sleep mode; $V_{INH} = V_{CC} = V_{IO} = 0 V$ ;<br>$V_{WAKE} = V_{BAT}$                                           | 5            | 18   | 30                    | μΑ   |
| CAN trans              | mit data input; pin TXD                                |                                                                                                                   | 1            |      | I                     |      |
| VIH                    | HIGH-level input voltage                               |                                                                                                                   | $0.7 V_{IO}$ | -    | V <sub>IO</sub> + 0.3 | V    |
| VIL                    | LOW-level input voltage                                |                                                                                                                   | -0.3         | -    | +0.3V <sub>IO</sub>   | V    |
| I <sub>IH</sub>        | HIGH-level input current                               | $V_{TXD} = V_{IO}$                                                                                                | -5           | 0    | +5                    | μA   |

TJA1043

All information provided in this document is subject to legal disclaimers.

#### Table 8. Static characteristics ...continued

 $V_{CC} = 4.5 \text{ V}$  to 5.5 V;  $V_{IO} = 2.8 \text{ V}$  to  $V_{CC}$ ;  $V_{BAT} = 4.5 \text{ V}$  to 40 V;  $R_L = 60 \Omega$ ;  $T_{vj} = -40 \text{ °C}$  to +150 °C; unless otherwise specified; all voltages are defined with respect to ground; positive currents flow into the device [1].

| Symbol                  | Parameter                             | Conditions                                                                                            | Min                | Тур                       | Max                  | Unit |
|-------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------|---------------------------|----------------------|------|
| IIL                     | LOW-level input current               | Normal mode; V <sub>TXD</sub> = 0 V                                                                   | -300               | -200                      | -30                  | μA   |
| C <sub>i</sub>          | input capacitance                     | not tested                                                                                            | -                  | 5                         | 10                   | pF   |
| CAN receive             | e data output; pin RXD                |                                                                                                       |                    | 1                         | 1                    | 1    |
| I <sub>OH</sub>         | HIGH-level output current             | $V_{RXD} = V_{IO} - 0.4 \text{ V}; V_{IO} = V_{CC}$                                                   | -12                | -6                        | -1                   | mA   |
| I <sub>OL</sub>         | LOW-level output current              | $V_{RXD}$ = 0.4 V; $V_{TXD}$ = $V_{IO}$ ; bus dominant                                                | 2                  | 6                         | 14                   | mA   |
| Standby and             | d enable control inputs; pi           | ns STB_N and EN                                                                                       |                    | 1                         | •                    | 1    |
| V <sub>IH</sub>         | HIGH-level input voltage              |                                                                                                       | 0.7V <sub>IO</sub> | -                         | V <sub>IO</sub> +0.3 | V    |
| V <sub>IL</sub>         | LOW-level input voltage               |                                                                                                       | -0.3               | -                         | 0.3V <sub>IO</sub>   | V    |
| I <sub>IH</sub>         | HIGH-level input current              | $V_{STB_N}$ or $V_{EN} \ge 0.7 V_{IO}$                                                                | 1                  | 4                         | 10                   | μA   |
| IIL                     | LOW-level input current               | $V_{STB_N} = V_{EN} = 0 V$                                                                            | -1                 | 0                         | +1                   | μA   |
| Error and p             | ower-on indication output             | ; pin ERR_N                                                                                           |                    |                           |                      |      |
| I <sub>OH</sub>         | HIGH-level output current             | $V_{ERR_N} = V_{IO} - 0.4 \text{ V}; V_{IO} = V_{CC}$                                                 | -50                | -20                       | -4                   | μA   |
| I <sub>OL</sub>         | LOW-level output current              | $V_{\text{ERR}_{N}} = 0.4 \text{ V}$                                                                  | 0.1                | 0.5                       | 2                    | mA   |
| Local wake-             | -up input; pin WAKE                   |                                                                                                       |                    | 1                         | 1                    | 1    |
| I <sub>IH</sub>         | HIGH-level input current              | $V_{WAKE} = V_{BAT} - 1.9 V$                                                                          | -10                | -5                        | -1                   | μA   |
| IIL                     | LOW-level input current               | $V_{WAKE} = V_{BAT} - 3.1 V$                                                                          | 1                  | 5                         | 10                   | μA   |
| V <sub>th</sub>         | threshold voltage                     | V <sub>STB_N</sub> = 0 V                                                                              | $V_{BAT}-3$        | V <sub>BAT</sub> –<br>2.5 | $V_{BAT}-2$          | V    |
| Inhibit outp            | ut; pin INH                           |                                                                                                       |                    | 1                         | 1                    |      |
| $\Delta V_{H}$          | HIGH-level voltage drop               | I <sub>INH</sub> = -0.18 mA                                                                           | 0                  | 0.25                      | 0.8                  | V    |
| IL                      | leakage current                       | Sleep mode                                                                                            | -2                 | 0                         | +2                   | μA   |
| Bus lines; p            | oins CANH and CANL                    |                                                                                                       |                    | 1                         | •                    | 1    |
| V <sub>O(dom)</sub>     | dominant output voltage               | $V_{TXD} = 0 V; t < t_{to(dom)TXD}$                                                                   |                    |                           |                      |      |
|                         |                                       | pin CANH; $R_L = 50 \Omega$ to $65 \Omega$                                                            | 2.75               | 3.5                       | 4.5                  | V    |
|                         |                                       | pin CANL; $R_L$ = 50 $\Omega$ to 65 $\Omega$                                                          | 0.5                | 1.5                       | 2.25                 | V    |
| V <sub>dom(TX)sym</sub> | transmitter dominant voltage symmetry | $V_{dom(TX)sym} = V_{CC} - V_{CANH} - V_{CANL}$                                                       | -400               | -                         | +400                 | mV   |
| V <sub>TXsym</sub>      | transmitter voltage<br>symmetry       |                                                                                                       | 0.9V <sub>CC</sub> | -                         | 1.1V <sub>CC</sub>   | V    |
| V <sub>O(dif)</sub>     | differential output voltage           | dominant; Normal mode; $V_{TXD} = 0 V$ ;<br>t < t <sub>to(dom)TXD</sub> ; $V_{CC} = 4.75 V$ to 5.25 V |                    |                           |                      |      |
|                         |                                       | $R_L = 45 \Omega$ to $65 \Omega$                                                                      | 1.5                | -                         | 3                    | V    |
|                         |                                       | $R_L = 45 \Omega$ to 70 $\Omega$                                                                      | 1.5                | -                         | 3.3                  | V    |
|                         |                                       | R <sub>L</sub> = 2240 Ω                                                                               | 1.5                | -                         | 5                    | V    |
|                         |                                       | recessive; no load                                                                                    |                    |                           |                      |      |
|                         |                                       | Normal or Listen-only mode; $V_{TXD} = V_{IO}$                                                        | -50                | -                         | +50                  | mV   |
|                         |                                       | Standby or Sleep mode                                                                                 | -0.2               | -                         | +0.2                 | V    |
| V <sub>O(rec)</sub>     | recessive output voltage              | recessive; no load                                                                                    |                    |                           |                      |      |
| - \ /                   |                                       | Normal or Listen-only mode; V <sub>TXD</sub> = V <sub>IO</sub>                                        | 2                  | 0.5V <sub>CC</sub>        | 3                    | V    |
|                         |                                       | Standby or Sleep mode                                                                                 | -0.1               | 0                         | +0.1                 | V    |

© NXP Semiconductors N.V. 2017. All rights reserved.

#### Table 8. Static characteristics ...continued

 $V_{CC} = 4.5 \text{ V}$  to 5.5 V;  $V_{IO} = 2.8 \text{ V}$  to  $V_{CC}$ ;  $V_{BAT} = 4.5 \text{ V}$  to 40 V;  $R_L = 60 \Omega$ ;  $T_{vj} = -40 \text{ °C}$  to +150 °C; unless otherwise specified; all voltages are defined with respect to ground; positive currents flow into the device [1].

| Symbol                   | Parameter                                   | Conditions                                                                                                                                                            |     | Min                 | Тур                | Max                | Unit |
|--------------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------|--------------------|--------------------|------|
| I <sub>O(sc)dom</sub>    | dominant short-circuit                      | $V_{TXD} = 0 \text{ V};  t < t_{to(dom)TXD};  V_{CC} = 5 \text{ V}$                                                                                                   |     |                     |                    |                    |      |
|                          | output current                              | pin CANH; $V_{CANH} = -15 \text{ V to } +40 \text{ V}$                                                                                                                |     | -100                | -70                | -40                | mA   |
|                          |                                             | pin CANL; $V_{CANL} = -15 V$ to +40 V                                                                                                                                 |     | 40                  | 70                 | 100                | mΑ   |
| I <sub>O(sc)rec</sub>    | recessive short-circuit output current      | Normal mode; $V_{TXD} = V_{IO}$ ;<br>$V_{CANH} = V_{CANL} = -27 V$ to +32 V                                                                                           |     | -3                  | -                  | +3                 | mA   |
| V <sub>th(RX)</sub> dif  | differential receiver<br>threshold voltage  | $\begin{array}{l} -30 \text{ V} \leq \text{V}_{\text{CANL}} \leq +30 \text{ V}; \\ -30 \text{ V} \leq \text{V}_{\text{CANH}} \leq +30 \text{ V} \end{array}$          |     |                     |                    |                    |      |
|                          |                                             | Normal or Listen-only mode                                                                                                                                            |     | 0.5                 | 0.7                | 0.9                | V    |
|                          |                                             | Standby or Sleep mode                                                                                                                                                 |     | 0.4                 | 0.7                | 1.15               | V    |
| V <sub>rec(RX)</sub>     | receiver recessive voltage                  | $\begin{array}{l} -30 \text{ V} \leq \text{V}_{\text{CANL}} \leq +30 \text{ V}; \\ -30 \text{ V} \leq \text{V}_{\text{CANH}} \leq +30 \text{ V} \end{array}$          |     |                     |                    |                    |      |
|                          |                                             | Normal or Listen-only mode                                                                                                                                            |     | -4                  | -                  | 0.5                | V    |
|                          |                                             | Standby or Sleep mode                                                                                                                                                 |     | -4                  | -                  | 0.4                | V    |
| V <sub>dom(RX)</sub>     | receiver dominant voltage                   | $\begin{array}{l} -30 \ V \leq V_{CANL} \leq +30 \ V; \\ -30 \ V \leq V_{CANH} \leq +30 \ V \end{array}$                                                              |     |                     |                    |                    |      |
|                          |                                             | Normal or Listen-only mode                                                                                                                                            |     | 0.9                 | -                  | 9.0                | V    |
|                          |                                             | Standby or Sleep mode                                                                                                                                                 |     | 1.15                | -                  | 9.0                | V    |
| V <sub>hys(RX)</sub> dif | differential receiver<br>hysteresis voltage | Normal or Listen-only mode;<br>$-30 V \le V_{CANL} \le +30 V;$<br>$-30 V \le V_{CANH} \le +30 V$                                                                      |     | 50                  | 120                | 400                | mV   |
| l                        | leakage current                             | $V_{CC} = 0 V; V_{CANH} = V_{CANL} = 5 V$                                                                                                                             |     | 100                 | 170                | 250                | μA   |
| ·L                       |                                             | $V_{BAT} = 0 V; V_{CANH} = V_{CANL} = 5 V$                                                                                                                            |     | -2                  | -                  | +2                 | μA   |
|                          |                                             | $V_{CC} = V_{IO} = V_{BAT} = 0 \text{ V or}$<br>$V_{CC} = V_{IO} = V_{BAT} = \text{shorted to ground via}$<br>$47 \text{ k}\Omega; V_{CANH} = V_{CANL} = 5 \text{ V}$ |     | -2                  | -                  | +2                 | μA   |
| R <sub>i</sub>           | input resistance                            |                                                                                                                                                                       | [2] | 9                   | 15                 | 28                 | kΩ   |
| ΔR <sub>i</sub>          | input resistance deviation                  | $\begin{array}{l} 0 \ V \leq V_{CANL} \leq +5 \ V; \\ 0 \ V \leq V_{CANH} \leq +5 \ V \end{array}$                                                                    | [2] | -3                  | 0                  | +3                 | %    |
| R <sub>i(dif)</sub>      | differential input resistance               | $\begin{array}{l} -2 \ V \leq V_{CANL} \leq +7 \ V; \\ -2 \ V \leq V_{CANH} \leq +7 \ V \end{array}$                                                                  | [2] | 19                  | 30                 | 52                 | kΩ   |
| C <sub>i(cm)</sub>       | common-mode input capacitance               | $V_{TXD} = V_{CC}$                                                                                                                                                    | [2] | -                   | -                  | 20                 | pF   |
| C <sub>i(dif)</sub>      | differential input capacitance              | $V_{TXD} = V_{CC}$                                                                                                                                                    | [2] | -                   | -                  | 10                 | pF   |
| Common-r                 | node stabilization output; p                | in SPLIT                                                                                                                                                              |     |                     |                    |                    |      |
| Vo                       | output voltage                              | Normal or Listen-only mode;<br>–500 μA < I <sub>SPLIT</sub> < 500 μA                                                                                                  |     | 0.3V <sub>CC</sub>  | 0.5V <sub>CC</sub> | 0.7V <sub>CC</sub> | V    |
|                          |                                             | Normal or Listen-only mode $R_L = 1 M\Omega$                                                                                                                          |     | 0.45V <sub>CC</sub> | $0.5V_{CC}$        | $0.55V_{CC}$       | V    |
| lL                       | leakage current                             | Standby or Sleep mode;<br>–58 V < V <sub>SPLIT</sub> < +58 V                                                                                                          |     | -3                  | 0                  | +3                 | μA   |
| Temperatu                | re detection                                |                                                                                                                                                                       |     |                     |                    |                    |      |
| T <sub>j(sd)</sub>       | shutdown junction temperature               |                                                                                                                                                                       | [2] | -                   | 190                | -                  | °C   |

Product data sheet

Rev. 6 — 10 November 2017

- [1] All parameters are guaranteed over the virtual junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage range.
- [2] Not tested in production; guaranteed by design.
- [3] The test circuit used to measure the bus output voltage symmetry (which includes C<sub>SPLIT</sub>) is shown in Figure 12.

## **11. Dynamic characteristics**

#### Table 9. Dynamic characteristics;

 $V_{CC} = 4.5 \text{ V}$  to 5.5 V;  $V_{IO} = 2.8 \text{ V}$  to  $V_{CC}$ ;  $V_{BAT} = 4.5 \text{ V}$  to 40 V;  $R_L = 60 \Omega$ ;  $T_{vj} = -40 \text{ °C}$  to +150 °C; unless otherwise specified; all voltages are defined with respect to ground; positive currents flow into the device<sup>[1]</sup>.

| Symbol                     | Parameter                            | Conditions                                                                       |     | Min | Тур  | Max | Unit |
|----------------------------|--------------------------------------|----------------------------------------------------------------------------------|-----|-----|------|-----|------|
| Timing chara               | acteristics; Figure 7                |                                                                                  |     |     |      |     |      |
| t <sub>d(TXD-busdom)</sub> | delay time from TXD to bus dominant  | Normal mode                                                                      |     | -   | 70   | -   | ns   |
| t <sub>d(TXD-busrec)</sub> | delay time from TXD to bus recessive | Normal mode                                                                      |     | -   | 90   | -   | ns   |
| t <sub>d(busdom-RXD)</sub> | delay time from bus dominant to RXD  | Normal or Listen-only mode                                                       |     | -   | 60   | -   | ns   |
| t <sub>d(busrec-RXD)</sub> | delay time from bus recessive to RXD | Normal or Listen-only mode                                                       |     | -   | 70   | -   | ns   |
| t <sub>d(TXDL-RXDL)</sub>  | delay time from TXD LOW to RXD LOW   | Normal mode                                                                      |     | 40  | -    | 240 | ns   |
| t <sub>d(TXDH-RXDH)</sub>  | delay time from TXD HIGH to RXD HIGH | Normal mode                                                                      |     | 40  | -    | 240 | ns   |
| t <sub>det(uv)</sub>       | undervoltage detection time          |                                                                                  |     | 100 | -    | 350 | ms   |
| t <sub>rec(uv)</sub>       | undervoltage recovery time           |                                                                                  |     | 1   | -    | 5   | ms   |
| t <sub>bit(bus)</sub>      | transmitted recessive bit width      | t <sub>bit(TXD)</sub> = 500 ns                                                   | [2] | 435 | -    | 530 | ns   |
|                            |                                      | t <sub>bit(TXD)</sub> = 200 ns                                                   | [2] | 155 | -    | 210 | ns   |
| t <sub>bit(RXD)</sub>      | bit time on pin RXD                  | t <sub>bit(TXD)</sub> = 500 ns                                                   | [2] | 400 | -    | 550 | ns   |
|                            |                                      | t <sub>bit(TXD)</sub> = 200 ns                                                   | [2] | 120 | -    | 220 | ns   |
| $\Delta t_{rec}$           | receiver timing symmetry             | t <sub>bit(TXD)</sub> = 500 ns                                                   |     | -65 | -    | +40 | ns   |
|                            |                                      | t <sub>bit(TXD)</sub> = 200 ns                                                   |     | -45 | -    | +15 | ns   |
| t <sub>to(dom)TXD</sub>    | TXD dominant time-out time           | V <sub>TXD</sub> = 0 V                                                           | [3] | 0.4 | 0.6  | 1.5 | ms   |
| t <sub>to(dom)bus</sub>    | bus dominant time-out time           | V <sub>O(dif)</sub> > 0.9 V                                                      |     | 0.4 | 0.6  | 1.5 | ms   |
| t <sub>h</sub>             | hold time                            | from issuing go-to-sleep<br>command to entering Sleep<br>mode                    |     | 20  | 35   | 50  | μs   |
| $t_{wake(busdom)}$         | bus dominant wake-up time            | Standby or Sleep mode;<br>V <sub>BAT</sub> = 12 V                                |     | 0.5 | 1.75 | 3   | μS   |
| t <sub>wake(busrec)</sub>  | bus recessive wake-up time           | Standby or Sleep mode;<br>V <sub>BAT</sub> = 12 V                                |     | 0.5 | 1.75 | 3   | μS   |
| t <sub>to(wake)bus</sub>   | bus wake-up time-out time            |                                                                                  |     | 0.5 | -    | 2   | ms   |
| t <sub>wake</sub>          | wake-up time                         | in response to a falling or rising<br>edge on pin WAKE; Standby or<br>Sleep mode |     | 5   | 25   | 50  | μS   |

[1] All parameters are guaranteed over the virtual junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage range.

[2] See Figure 8.

[3] Minimum value of 0.8ms required according to SAE J2284; 0.3ms is allowed according to ISO11898-2:2016 for legacy devices.

Rev. 6 — 10 November 2017

# **TJA1043**

**High-speed CAN transceiver** 





All information provided in this document is subject to legal disclaimers. © NXP S
Rev. 6 — 10 November 2017

© NXP Semiconductors N.V. 2017. All rights reserved. 18 of 32

TJA1043

Downloaded From Oneyac.com

### High-speed CAN transceiver

## **12.** Application information

# 12.1 Application diagram



### **12.2 Application hints**

Further information on the application of the TJA1043 can be found in NXP application hints AH1014 '*Application Hints - Standalone high speed CAN transceiver TJA1042/TJA1043/TJA1048/TJA1051*'.

TJA1043

**High-speed CAN transceiver** 

## 13. Test information







TJA1043 Product data sheet All information provided in this document is subject to legal disclaimers Rev. 6 — 10 November 2017

## **13.1 Quality information**

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard *Q100 Rev-G - Failure mechanism based stress test qualification for integrated circuits*, and is suitable for use in automotive applications.

TJA1043

**High-speed CAN transceiver** 

## 14. Package outline



#### Fig 13. Package outline SOT108-1 (SO14)

TJA1043 Product data sheet



HVSON14: plastic, thermal enhanced very thin small outline package; no leads; 14 terminals; body 3 x 4.5 x 0.85 mm

Fig 14. Package outline SOT1086 (HVSON14)

All information provided in this document is subject to legal disclaimers

**Product data sheet** 

TJA1043

## **15. Handling information**

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling ensure that the appropriate precautions are taken as described in *JESD625-A* or equivalent standards.

## 16. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

### 16.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 16.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

### 16.3 Wave soldering

Key characteristics in wave soldering are:

TJA1043 Product data sheet

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

### 16.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 15</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 10 and 11

#### Table 10. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C)<br>Volume (mm <sup>3</sup> ) |              |  |
|------------------------|--------------------------------------------------------------|--------------|--|
|                        |                                                              |              |  |
|                        | < 350                                                        | ≥ <b>350</b> |  |
| < 2.5                  | 235                                                          | 220          |  |
| ≥ 2.5                  | 220                                                          | 220          |  |

#### Table 11. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow t          | Package reflow temperature (°C) |        |  |  |
|------------------------|---------------------------|---------------------------------|--------|--|--|
|                        | Volume (mm <sup>3</sup> ) | olume (mm <sup>3</sup> )        |        |  |  |
|                        | < 350                     | 350 to 2000                     | > 2000 |  |  |
| < 1.6                  | 260                       | 260                             | 260    |  |  |
| 1.6 to 2.5             | 260                       | 250                             | 245    |  |  |
| > 2.5                  | 250                       | 245                             | 245    |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 15.

TJA1043 High-speed CAN transceiver



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

## 17. Soldering of HVSON packages

<u>Section 16</u> contains a brief introduction to the techniques most commonly used to solder Surface Mounted Devices (SMD). A more detailed discussion on soldering HVSON leadless package ICs can found in the following application notes:

- AN10365 'Surface mount reflow soldering description"
- AN10366 "HVQFN application information"

# 18. Appendix: ISO 11898-2:2016 parameter cross-reference list

#### Table 12. ISO 11898-2:2016 to NXP data sheet parameter conversion

| ISO 11898-2:2016                                                                                     |                                          | NXP data she              | et                                   |
|------------------------------------------------------------------------------------------------------|------------------------------------------|---------------------------|--------------------------------------|
| Parameter                                                                                            | Notation                                 | Symbol                    | Parameter                            |
| HS-PMA dominant output characteristics                                                               |                                          |                           |                                      |
| Single ended voltage on CAN_H                                                                        | V <sub>CAN_H</sub>                       | V <sub>O(dom)</sub>       | dominant output voltage              |
| Single ended voltage on CAN_L                                                                        | V <sub>CAN_L</sub>                       |                           |                                      |
| Differential voltage on normal bus load                                                              | V <sub>Diff</sub>                        | V <sub>O(dif)</sub>       | differential output voltage          |
| Differential voltage on effective resistance during arbitration                                      | _                                        |                           |                                      |
| Optional: Differential voltage on extended bus load range                                            | _                                        |                           |                                      |
| HS-PMA driver symmetry                                                                               | 1                                        |                           |                                      |
| Driver symmetry                                                                                      | V <sub>SYM</sub>                         | V <sub>TXsym</sub>        | transmitter voltage symmetry         |
| Maximum HS-PMA driver output current                                                                 | 1                                        |                           |                                      |
| Absolute current on CAN_H                                                                            | I <sub>CAN_H</sub>                       | I <sub>O(sc)dom</sub>     | dominant short-circuit output        |
| Absolute current on CAN_L                                                                            | I <sub>CAN_L</sub>                       |                           | current                              |
| HS-PMA recessive output characteristics, bus biasing ac                                              | tive/inactiv                             | ve                        |                                      |
| Single ended output voltage on CAN_H                                                                 | V <sub>CAN_H</sub>                       | V <sub>O(rec)</sub>       | recessive output voltage             |
| Single ended output voltage on CAN_L                                                                 | V <sub>CAN_L</sub>                       |                           |                                      |
| Differential output voltage                                                                          | V <sub>Diff</sub>                        | V <sub>O(dif)</sub>       | differential output voltage          |
| Optional HS-PMA transmit dominant timeout                                                            |                                          |                           |                                      |
| Transmit dominant timeout, long                                                                      | t <sub>dom</sub>                         | t <sub>to(dom)TXD</sub>   | TXD dominant time-out time           |
| Transmit dominant timeout, short                                                                     | _                                        |                           |                                      |
| HS-PMA static receiver input characteristics, bus biasing                                            | g active/ina                             | ctive                     |                                      |
| Recessive state differential input voltage range                                                     | V <sub>Diff</sub>                        | V <sub>th(RX)dif</sub>    | differential receiver threshold      |
| Dominant state differential input voltage range                                                      |                                          |                           | voltage                              |
|                                                                                                      |                                          | V <sub>rec(RX)</sub>      | receiver recessive voltage           |
|                                                                                                      |                                          | V <sub>dom(RX)</sub>      | receiver dominant voltage            |
| HS-PMA receiver input resistance (matching)                                                          | 1                                        | - 1                       |                                      |
| Differential internal resistance                                                                     | R <sub>Diff</sub>                        | R <sub>i(dif)</sub>       | differential input resistance        |
| Single ended internal resistance                                                                     | R <sub>CAN_H</sub><br>R <sub>CAN_L</sub> | R <sub>i</sub>            | input resistance                     |
| Matching of internal resistance                                                                      | MR                                       | $\Delta R_i$              | input resistance deviation           |
| HS-PMA implementation loop delay requirement                                                         |                                          |                           |                                      |
| Loop delay                                                                                           | t <sub>Loop</sub>                        | t <sub>d(TXDH-RXDH)</sub> | delay time from TXD HIGH to RXD HIGH |
|                                                                                                      |                                          | t <sub>d(TXDL-RXDL)</sub> | delay time from TXD LOW to RXD LOW   |
| Optional HS-PMA implementation data signal timing requent 2 Mbit/s and above 2 Mbit/s up to 5 Mbit/s | uirements f                              | or use with bit           | rates above 1 Mbit/s up to           |
| Transmitted recessive bit width @ 2 Mbit/s / @ 5 Mbit/s, intended                                    | t <sub>Bit(Bus)</sub>                    | t <sub>bit(bus)</sub>     | transmitted recessive bit width      |
| Received recessive bit width @ 2 Mbit/s / @ 5 Mbit/s                                                 | t <sub>Bit(RXD)</sub>                    | t <sub>bit(RXD)</sub>     | bit time on pin RXD                  |
| Receiver timing symmetry @ 2 Mbit/s / @ 5 Mbit/s                                                     | Δt <sub>Rec</sub>                        | Δt <sub>rec</sub>         | receiver timing symmetry             |

All information provided in this document is subject to legal disclaimers.

TJA1043

| ISO 11898-2:2016                                                         |                                          | NXP data sheet                |                                       |  |
|--------------------------------------------------------------------------|------------------------------------------|-------------------------------|---------------------------------------|--|
| Parameter                                                                | Notation                                 | Symbol                        | Parameter                             |  |
| HS-PMA maximum ratings of $V_{CAN_{-}H}$ , $V_{CAN_{-}L}$ and $V_{Diff}$ |                                          |                               |                                       |  |
| Maximum rating V <sub>Diff</sub>                                         | V <sub>Diff</sub>                        | V <sub>(CANH-CANL)</sub>      | voltage between pin CANH and pin CANL |  |
| General maximum rating V <sub>CAN_H</sub> and V <sub>CAN_L</sub>         | V <sub>CAN_H</sub>                       | V <sub>x</sub>                | voltage on pin x                      |  |
| Optional: Extended maximum rating VCAN_H and VCAN_L                      | V <sub>CAN_L</sub>                       |                               |                                       |  |
| HS-PMA maximum leakage currents on CAN_H and CAN                         | L, unpow                                 | ered                          |                                       |  |
| Leakage current on CAN_H, CAN_L                                          | I <sub>CAN_H</sub><br>I <sub>CAN_L</sub> | IL                            | leakage current                       |  |
| HS-PMA bus biasing control timings                                       |                                          |                               |                                       |  |
| CAN activity filter time, long                                           | t <sub>Filter</sub>                      | t <sub>wake(busdom)</sub> [1] | bus dominant wake-up time             |  |
| CAN activity filter time, short                                          | _                                        | t <sub>wake(busrec)</sub> [1] | bus recessive wake-up time            |  |
| Wake-up timeout, short                                                   | t <sub>Wake</sub>                        | t <sub>to(wake)bus</sub>      | bus wake-up time-out time             |  |
| Wake-up timeout, long                                                    |                                          |                               |                                       |  |
| Timeout for bus inactivity                                               | t <sub>Silence</sub>                     | t <sub>to(silence)</sub>      | bus silence time-out time             |  |
| Bus Bias reaction time                                                   | t <sub>Bias</sub>                        | t <sub>d(busact-bias)</sub>   | delay time from bus active to bias    |  |

#### Table 12. ISO 11898-2:2016 to NXP data sheet parameter conversion

[1]  $t_{fltr(wake)bus}$  - bus wake-up filter time, in devices with basic wake-up functionality

## **19. Revision history**

| Document ID    | Release date                                                                                                                                                      | Data sheet status      | Change notice | Supersedes     |  |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------|----------------|--|
| TJA1043 v.6.01 | 20171110                                                                                                                                                          | Product data sheet     | -             | TJA1043 v.5.01 |  |
| Modifications: | • Updated to comply with ISO 11898-2:2016 and SAE J22884-1 through SAE J2284-5 specifications:                                                                    |                        |               |                |  |
|                | <ul> <li><u>Section 1</u>: text amended</li> </ul>                                                                                                                | d (2nd last paragraph) |               |                |  |
|                | <ul> <li><u>Section 2.1</u>: text amended (1st entry)</li> </ul>                                                                                                  |                        |               |                |  |
|                | <ul> <li><u>Section 7.2.5</u>: text amended (1st paragraph)</li> </ul>                                                                                            |                        |               |                |  |
|                | - <u>Table 8</u> : conditions added to parameters $R_i$ , $\Delta R_i$ and $R_{i(dif)}$ ; values/conditions changed for                                           |                        |               |                |  |
|                | parameters I <sub>CC</sub> , V <sub>O(dif)</sub> , V <sub>O(rec)</sub> , I <sub>O(sc)dom</sub> , V <sub>rec(RX)</sub> , V <sub>dom(RX)</sub> , V <sub>TXsym</sub> |                        |               |                |  |
|                | - Table 8: Additional measurements taken at $f_{TXD}$ = 1 MHz and 2.5 MHz for parameter $V_{TXsym}$ ; see                                                         |                        |               |                |  |
|                | Figure 12<br>Table 0: Table acts 0 added                                                                                                                          |                        |               |                |  |
|                | - <u>Table 9</u> : <u>Table note 3</u> added                                                                                                                      |                        |               |                |  |
|                | – <u>Figure 8</u> : title changed                                                                                                                                 |                        |               |                |  |
|                | <ul> <li>Amended <u>Figure 7</u>, <u>Figure 9</u> and <u>Figure 12</u></li> </ul>                                                                                 |                        |               |                |  |
|                | <ul> <li><u>Section 12.2</u>: reference upo</li> </ul>                                                                                                            | dated                  |               |                |  |
| TJA1043 v.5.01 | 20160523                                                                                                                                                          | Product data sheet     | -             | TJA1043 v.4    |  |
| TJA1043 v.4    | 20150119                                                                                                                                                          | Product data sheet     | -             | TJA1043 v.3    |  |
| TJA1043 v.3    | 20130424                                                                                                                                                          | Product data sheet     | -             | TJA1043 v.2    |  |
| TJA1043 v.2    | 20110620                                                                                                                                                          | Product data sheet     | -             | TJA1043 v.1    |  |
| TJA1043 v.1    | 20100330                                                                                                                                                          | Product data sheet     |               | _              |  |

## **20. Legal information**

### 20.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 20.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 20.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

#### Suitability for use in automotive applications - This NXP

Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

TJA1043

### **High-speed CAN transceiver**

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

## **21. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

TJA1043 Product data sheet **Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### 20.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

# **TJA1043**

**High-speed CAN transceiver** 

## 22. Contents

| 1              | General description 1                                                                       |
|----------------|---------------------------------------------------------------------------------------------|
| 2              | Features and benefits 1                                                                     |
| 2.1            | General                                                                                     |
| 2.2            | Low-power management 2                                                                      |
| 2.3            | Protection and diagnosis (detection and                                                     |
|                | signalling)                                                                                 |
| 3              | Quick reference data 2                                                                      |
| 4              | Ordering information 3                                                                      |
| 5              | Block diagram 4                                                                             |
| 6              | Pinning information                                                                         |
| 6.1            | Pinning                                                                                     |
| 6.2            | Pin description                                                                             |
| 7              | Functional description 5                                                                    |
| 7.1            | Operating modes                                                                             |
| 7.1.1          | Normal mode                                                                                 |
| 7.1.2          | Listen-only mode 7                                                                          |
| 7.1.3          | Standby mode                                                                                |
| 7.1.4          | Go-to-Śleep mode 8                                                                          |
| 7.1.5          | Sleep mode 8                                                                                |
| 7.2            | Internal flags 8                                                                            |
| 7.2.1          | UV <sub>NOM</sub> flag                                                                      |
| 7.2.2          | UV <sub>BAT</sub> flag                                                                      |
| 7.2.3          | Pwon flag 9                                                                                 |
| 7.2.4          | Wake flag 9                                                                                 |
| 7.2.5          | Remote wake-up (via the CAN bus) 10                                                         |
| 7.2.6          | Wake-up source flag 10                                                                      |
| 7.2.7          | Bus failure flag 11                                                                         |
| 7.2.8          | Local failure flag 11                                                                       |
| 7.3            | Local failures                                                                              |
| 7.3.1<br>7.3.2 | TXD dominant time-out function       11         TXD-to-RXD short-circuit detection       11 |
| 7.3.3          | Bus dominant time-out function                                                              |
| 7.3.4          | Overtemperature detection                                                                   |
| 7.4            | SPLIT pin                                                                                   |
| 7.5            | V <sub>IO</sub> supply pin                                                                  |
| 7.6            | WAKE pin                                                                                    |
| 8              | Limiting values 13                                                                          |
| 9              | Thermal characteristics                                                                     |
| 10             | Static characteristics                                                                      |
| 10             | Dynamic characteristics                                                                     |
| 12             | Application information                                                                     |
| 12.1           |                                                                                             |
| 12.1           | Application diagram                                                                         |
|                |                                                                                             |
| 13             | Test information                                                                            |
| 13.1           | Quality information 21                                                                      |

| 14                                | Package outline                                                                                              | 22                                       |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------|
| 15                                | Handling information                                                                                         | 24                                       |
| 16                                | Soldering of SMD packages                                                                                    | 24                                       |
| 16.1                              | Introduction to soldering                                                                                    | 24                                       |
| 16.2                              | Wave and reflow soldering                                                                                    | 24                                       |
| 16.3                              | Wave soldering                                                                                               | 24                                       |
| 16.4                              | Reflow soldering                                                                                             | 25                                       |
| 17                                | Soldering of HVSON packages                                                                                  | 26                                       |
| 18                                | Appendix: ISO 11898-2:2016 parameter                                                                         |                                          |
|                                   |                                                                                                              |                                          |
|                                   | cross-reference list                                                                                         | 27                                       |
| 19                                | cross-reference list<br>Revision history                                                                     | 27<br>29                                 |
| 19<br>20                          |                                                                                                              |                                          |
|                                   | Revision history                                                                                             | 29                                       |
| 20                                | Revision history                                                                                             | 29<br>30                                 |
| <b>20</b><br>20.1                 | Revision history         Legal information         Data sheet status                                         | <b>29</b><br><b>30</b><br>30             |
| <b>20</b><br>20.1<br>20.2         | Revision history         Legal information         Data sheet status         Definitions                     | <b>29</b><br><b>30</b><br>30<br>30       |
| <b>20</b><br>20.1<br>20.2<br>20.3 | Revision history         Legal information         Data sheet status         Definitions         Disclaimers | <b>29</b><br><b>30</b><br>30<br>30<br>30 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP Semiconductors N.V. 2017.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 10 November 2017 Document identifier: TJA1043 >>NXP Semiconductors(恩智浦)