# **Low Voltage Precision Adjustable Shunt Regulator**

# TLV431, NCV431, SCV431

The TLV431A, B and C series are precision low voltage shunt regulators that are programmable over a wide voltage range of 1.24 V to 16 V. The TLV431A series features a guaranteed reference accuracy of  $\pm 1.0\%$  at 25°C and  $\pm 2.0\%$  over the entire industrial temperature range of -40°C to 85°C. The TLV431B series features higher reference accuracy of  $\pm 0.5\%$  and  $\pm 1.0\%$  respectively. For the TLV431C series, the accuracy is even higher. It is  $\pm 0.2\%$  and  $\pm 1.0\%$  respectively. These devices exhibit a sharp low current turn-on characteristic with a low dynamic impedance of 0.20  $\Omega$  over an operating current range of 100  $\mu$ A to 20 mA. This combination of features makes this series an excellent replacement for zener diodes in numerous applications circuits that require a precise reference voltage. When combined with an optocoupler, the TLV431A/B/C can be used as an error amplifier for controlling the feedback loop in isolated low output voltage (3.0 V to 3.3 V) switching power supplies. These devices are available in economical TO-92-3 and micro size TSOP-5 and SOT-23-3 packages.

#### **Features**

- Programmable Output Voltage Range of 1.24 V to 16 V
- Voltage Reference Tolerance ±1.0% for A Series, ±0.5% for B Series and ±0.2% for C Series
- Sharp Low Current Turn-On Characteristic
- Low Dynamic Output Impedance of  $0.20 \Omega$  from  $100 \mu A$  to 20 mA
- Wide Operating Current Range of 50 μA to 20 mA
- Micro Miniature TSOP-5, SOT-23-3 and TO-92-3 Packages
- NCV and SCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These are Pb-Free and Halide-Free Devices

#### **Applications**

- Low Output Voltage (3.0 V to 3.3 V) Switching Power Supply Error Amplifier
- Adjustable Voltage or Current Linear and Switching Power Supplies
- Voltage Monitoring
- Current Source and Sink Circuits
- Analog and Digital Circuits Requiring Precision References
- Low Voltage Zener Diode Replacements



Figure 1. Representative Block Diagram



## ON Semiconductor®

#### www.onsemi.com





Pin 1. NC

TSOP-5 2. NC **SN SUFFIX** 3. Cathode **CASE 483** 

4. Reference 5. Anode



Reference

**SN1 SUFFIX** Cathode **CASE 318** 3. Anode

SOT-23

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 14 of this data sheet.

#### **DEVICE MARKING INFORMATION** AND PIN CONNECTIONS

See general marking information in the device marking section on page 13 of this data sheet.



The device contains 13 active transistors.

Figure 2. Representative Device Symbol and Schematic Diagram

#### MAXIMUM RATINGS (Full operating ambient temperature range applies, unless otherwise noted)

| Rating                                                                                                               |                          | Symbol                      | Value                     | Unit |
|----------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------------|---------------------------|------|
| Cathode to Anode Voltage                                                                                             |                          | $V_{KA}$                    | 18                        | V    |
| Cathode Current Range, Continuous                                                                                    |                          | I <sub>K</sub>              | -20 to 25                 | mA   |
| Reference Input Current Range, Continuous                                                                            |                          | I <sub>ref</sub>            | -0.05 to 10               | mA   |
| Thermal Characteristics LP Suffix Package, TO-92-3 Package                                                           |                          | _                           |                           | °C/W |
| Thermal Resistance, Junction-to-Ambient<br>Thermal Resistance, Junction-to-Case<br>SN Suffix Package, TSOP-5 Package |                          | $R_{	hetaJA}$ $R_{	hetaJC}$ | 178<br>83                 |      |
| Thermal Resistance, Junction-to-Ambient SN1 Suffix Package, SOT-23-3 Package                                         |                          | $R_{	hetaJA}$               | 226                       |      |
| Thermal Resistance, Junction-to-Ambient                                                                              |                          | $R_{\theta JA}$             | 491                       |      |
| Operating Junction Temperature                                                                                       |                          | $T_J$                       | 150                       | °C   |
| Operating Ambient Temperature Range                                                                                  | TLV431<br>NCV431, SCV431 | T <sub>A</sub>              | - 40 to 85<br>- 40 to 125 | °C   |
| Storage Temperature Range                                                                                            |                          | T <sub>stg</sub>            | - 65 to 150               | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

NOTE: This device series contains ESD protection and exceeds the following tests:

Human Body Model 2000 V per JEDEC JESD22-A114F, Machine Model Method 200 V per JEDEC JESD22-A115C,

Charged Device Method 1000 V per JEDEC JESD22-C101E. This device contains latch-up protection and exceeds  $\pm 100$  mA per JEDEC standard JESD78.

$$P_D = \frac{T_{J(max)} - T_A}{R_{\theta JA}}$$

#### RECOMMENDED OPERATING CONDITIONS

| Condition                | Symbol          | Min              | Max | Unit |
|--------------------------|-----------------|------------------|-----|------|
| Cathode to Anode Voltage | V <sub>KA</sub> | V <sub>ref</sub> | 16  | V    |
| Cathode Current          | I <sub>K</sub>  | 0.1              | 20  | mA   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

## **ELECTRICAL CHARACTERISTICS** ( $T_A = 25$ °C unless otherwise noted)

|                                                                                                                                                                      |                                        | TLV431A TLV431B |               |                |                |               |                |         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------|---------------|----------------|----------------|---------------|----------------|---------|
| Characteristic                                                                                                                                                       | Symbol                                 | Min             | Тур           | Max            | Min            | Тур           | Max            | Unit    |
| Reference Voltage (Figure 3) $(V_{KA} = V_{ref}, I_K = 10 \text{ mA}, T_A = 25^{\circ}\text{C})$ $(T_A = T_{low} \text{ to } T_{high}, \text{ Note 1})$              | V <sub>ref</sub>                       | 1.228<br>1.215  | 1.240         | 1.252<br>1.265 | 1.234<br>1.228 | 1.240         | 1.246<br>1.252 | ٧       |
| Reference Input Voltage Deviation Over Temperature (Figure 3) $(V_{KA} = V_{ref}, I_{K} = 10 \text{ mA}, T_A = T_{low} \text{ to } T_{high}, \text{ Notes 1, 2, 3)}$ | $\Delta V_{ref}$                       | -               | 7.2           | 20             | -              | 7.2           | 20             | mV      |
| Ration of Reference Input Voltage Change to Cathode Voltage Change (Figure 4) $ (V_{KA} = V_{ref} \text{ to 16 V, I}_{K} = 10 \text{ mA}) $                          | $\frac{\Delta V_{ref}}{\Delta V_{KA}}$ | _               | -0.6          | -1.5           | -              | -0.6          | -1.5           | mV<br>V |
| Reference Terminal Current (Figure 4) (I <sub>K</sub> = 10 mA, R1 = 10 k $\Omega$ , R2 = open)                                                                       | I <sub>ref</sub>                       | -               | 0.15          | 0.3            | -              | 0.15          | 0.3            | μΑ      |
| Reference Input Current Deviation Over Temperature (Figure 4) (I <sub>K</sub> = 10 mA, R1 = 10 k $\Omega$ , R2 = open, Notes 1, 2, 3)                                | $\Delta l_{ref}$                       | -               | 0.04          | 0.08           | -              | 0.04          | 0.08           | μΑ      |
| Minimum Cathode Current for Regulation (Figure 3)                                                                                                                    | I <sub>K(min</sub> )                   | -               | 30            | 80             | _              | 30            | 80             | μΑ      |
| Off–State Cathode Current (Figure 5) $ (V_{KA} = 6.0 \text{ V}, V_{ref} = 0) $ $ (V_{KA} = 16 \text{ V}, V_{ref} = 0) $                                              | I <sub>K(off)</sub>                    | _<br>_          | 0.01<br>0.012 | 0.04<br>0.05   | -<br>-         | 0.01<br>0.012 | 0.04<br>0.05   | μΑ      |
| Dynamic Impedance (Figure 3) $(V_{KA} = V_{ref},  I_K = 0.1   \text{mA to 20 mA, f} \leq 1.0   \text{kHz, Note 4})$                                                  | Z <sub>KA</sub>                        | -               | 0.25          | 0.4            | -              | 0.25          | 0.4            | Ω       |

- 1. Ambient temperature range:  $T_{low} = -40^{\circ}C$ ,  $T_{high} = 85^{\circ}C$ . 2. Guaranteed but not tested.
- 3. The deviation parameters  $\Delta V_{ref}$  and  $\Delta I_{ref}$  are defined as the difference between the maximum value and minimum value obtained over the full operating ambient temperature range that applied.



The average temperature coefficient of the reference input voltage,  $\alpha V_{\text{ref}}$  is defined as:

$$\alpha V_{ref} \left( \frac{ppm}{^{\circ}C} \right) = \frac{\left( \frac{(\Delta V_{ref})}{V_{ref} \left( T_{A} = 25^{\circ}C \right)} \times 10^{6} \right)}{\Delta T_{A}}$$

αV<sub>ref</sub> can be positive or negative depending on whether V<sub>ref</sub> Min or V<sub>ref</sub> Max occurs at the lower ambient temperature, refer to Figure 8. Example:  $\Delta V_{ref} = 7.2 \text{ mV}$  and the slope is positive,

$$V_{ref}$$
 @ 25°C = 1.241 V  $\Delta T_A$  = 125°C

$$\alpha V_{ref} \left( \frac{ppm}{^{\circ}C} \right) = \frac{\frac{0.0072}{1.241} \times 10^{6}}{125} = 46 \text{ ppm/}^{\circ}C$$

4. The dynamic impedance  $Z_{KA}$  is defined as:

$$|Z_{KA}| = \frac{\Delta V_{KA}}{\Delta I_{K}}$$

$$|Z_{KA}'| = |Z_{KA}| \times \left(1 + \frac{R1}{R2}\right)$$

#### **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise noted)

|                                                                                                                                                                    |                                        | ٦              |               |                |         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------|---------------|----------------|---------|
| Characteristic                                                                                                                                                     | Symbol                                 | Min            | Тур           | Max            | Unit    |
| Reference Voltage (Figure 3) $ (V_{KA} = V_{ref}, I_K = 10 \text{ mA}, T_A = 25^{\circ}\text{C}) $ $ (T_A = T_{low} \text{ to } T_{high}, \text{ Note 5}) $        | V <sub>ref</sub>                       | 1.237<br>1.228 | 1.240         | 1.243<br>1.252 | V       |
| Reference Input Voltage Deviation Over Temperature (Figure 3) $(V_{KA} = V_{ref}, I_K = 10 \text{ mA}, T_A = T_{low} \text{ to } T_{high}, \text{ Notes 5, 6, 7)}$ | $\Delta V_{ref}$                       | -              | 7.2           | 20             | mV      |
| Ration of Reference Input Voltage Change to Cathode Voltage Change (Figure 4) $(V_{KA} = V_{ref} \text{ to } 16 \text{ V}, I_K = 10 \text{ mA})$                   | $\frac{\Delta V_{ref}}{\Delta V_{KA}}$ | -              | -0.6          | -1.5           | mV<br>V |
| Reference Terminal Current (Figure 4) (I <sub>K</sub> = 10 mA, R1 = 10 k $\Omega$ , R2 = open)                                                                     | I <sub>ref</sub>                       | -              | 0.15          | 0.3            | μΑ      |
| Reference Input Current Deviation Over Temperature (Figure 4) (I <sub>K</sub> = 10 mA, R1 = 10 k $\Omega$ , R2 = open, Notes 5, 6, 7)                              | $\Delta I_{ref}$                       | -              | 0.04          | 0.08           | μΑ      |
| Minimum Cathode Current for Regulation (Figure 3)                                                                                                                  | I <sub>K(min</sub> )                   | -              | 30            | 80             | μΑ      |
| Off-State Cathode Current (Figure 5)<br>(V <sub>KA</sub> = 6.0 V, V <sub>ref</sub> = 0)<br>(V <sub>KA</sub> = 16 V, V <sub>ref</sub> = 0)                          | I <sub>K(off)</sub>                    |                | 0.01<br>0.012 | 0.04<br>0.05   | μΑ      |
| Dynamic Impedance (Figure 3) $ (V_{KA} = V_{ref}, I_K = 0.1 \text{ mA to } 20 \text{ mA, } f \leq 1.0 \text{ kHz, Note 8} ) $                                      | Z <sub>KA</sub>                        | _              | 0.25          | 0.4            | Ω       |

- 5. Ambient temperature range:  $T_{low} = -40^{\circ}C$ ,  $T_{high} = 85^{\circ}C$ . 6. Guaranteed but not tested.
- The deviation parameters  $\Delta V_{ref}$  and  $\Delta I_{ref}$  are defined as the difference between the maximum value and minimum value obtained over the full operating ambient temperature range that applied.



The average temperature coefficient of the reference input voltage,  $\alpha V_{ref}$  is defined as:

$$\alpha V_{ref} \; \left( \frac{ppm}{^{\circ}C} \right) = \frac{\left( \frac{(\Delta V_{ref})}{V_{ref} \; (T_{A} = 25^{\circ}C)} \times \, 10^{6} \right)}{\Delta T_{A}}$$

 $\alpha V_{ref}$  can be positive or negative depending on whether  $V_{ref}$  Min or  $V_{ref}$  Max occurs at the lower ambient temperature, refer to Figure 8. Example:  $\Delta V_{ref} = 7.2 \text{ mV}$  and the slope is positive,

$$V_{ref}$$
 @ 25°C = 1.241 V  $\Delta T_A$  = 125°C

$$\alpha V_{ref} \left( \frac{ppm}{{}^{\circ}C} \right) = \frac{\underbrace{0.0072}_{1.241} \times 10^{6}}{125} = 46 \; ppm/{}^{\circ}C$$

8. The dynamic impedance Z<sub>KA</sub> is defined as:

$$|Z_{KA}| = \frac{\Delta V_{KA}}{\Delta I_{K}}$$

$$|Z_{KA}'| = |Z_{KA}| \times (1 + \frac{R1}{R2})$$

**ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise noted. NCV prefix indicates TSOP package device. SCV prefix indicates SOT-23 package device.)

|                                                                                                                                                                                                                                                                                                               |                                        | NCV4                    |                 |                         |                |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------|-----------------|-------------------------|----------------|
| Characteristic                                                                                                                                                                                                                                                                                                | Symbol                                 | Min                     | Тур             | Max                     | Unit           |
| Reference Voltage (Figure 3) $ (V_{KA} = V_{ref}, I_K = 10 \text{ mA}, T_A = 25^{\circ}\text{C}) $ $ (T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}) $ $ (T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}) $                                                                                             | V <sub>ref</sub>                       | 1.228<br>1.215<br>1.211 | 1.240<br>-<br>- | 1.252<br>1.265<br>1.265 | ٧              |
| Reference Input Voltage Deviation Over Temperature (Figure 3) $ (V_{KA} = V_{ref}, I_{K} = 10 \text{ mA}, T_{A} = -40^{\circ}\text{C to } 85^{\circ}\text{C}, \text{ Notes } 9, 10) \\ (V_{KA} = V_{ref}, I_{K} = 10 \text{ mA}, T_{A} = -40^{\circ}\text{C to } 125^{\circ}\text{C}, \text{ Notes } 9, 10) $ | $\Delta V_{ref}$                       | <u>-</u>                | 7.2<br>7.2      | 20<br>24                | mV             |
| Ration of Reference Input Voltage Change to Cathode Voltage Change (Figure 4) $(V_{KA} = V_{ref} \text{ to 16 V}, I_{K} = 10 \text{ mA})$                                                                                                                                                                     | $\frac{\Delta V_{ref}}{\Delta V_{KA}}$ | _                       | -0.6            | -1.5                    | $\frac{mV}{V}$ |
| Reference Terminal Current (Figure 4) (I <sub>K</sub> = 10 mA, R1 = 10 k $\Omega$ , R2 = open)                                                                                                                                                                                                                | I <sub>ref</sub>                       | _                       | 0.15            | 0.3                     | μΑ             |
| Reference Input Current Deviation Over Temperature (Figure 4) (I <sub>K</sub> = 10 mA, R1 = 10 k $\Omega$ , R2 = open, T <sub>A</sub> = $-40^{\circ}$ C to 85°C, Notes 9, 10) (I <sub>K</sub> = 10 mA, R1 = 10 k $\Omega$ , R2 = open, T <sub>A</sub> = $-40^{\circ}$ C to 125°C, Notes 9, 10)                | $\Delta I_{ref}$                       | <u>-</u>                | 0.04            | 0.08<br>0.10            | μА             |
| Minimum Cathode Current for Regulation (Figure 3)                                                                                                                                                                                                                                                             | I <sub>K(min</sub> )                   | _                       | 30              | 80                      | μΑ             |
| Off-State Cathode Current (Figure 5) $(V_{KA} = 6.0 \text{ V}, V_{ref} = 0)$ $(V_{KA} = 16 \text{ V}, V_{ref} = 0)$                                                                                                                                                                                           | I <sub>K(off)</sub>                    | -<br>-                  | 0.01<br>0.012   | 0.04<br>0.05            | μА             |
| Dynamic Impedance (Figure 3) $(V_{KA}=V_{ref},I_{K}=0.1\text{mA}\text{to}20\text{mA},f\leq1.0\text{kHz},\text{Note}11)$                                                                                                                                                                                       | Z <sub>KA</sub>                        | -                       | 0.25            | 0.4                     | Ω              |

<sup>9.</sup> Guaranteed but not tested.

<sup>10.</sup> The deviation parameters  $\Delta V_{ref}$  and  $\Delta I_{ref}$  are defined as the difference between the maximum value and minimum value obtained over the full operating ambient temperature range that applied.



The average temperature coefficient of the reference input voltage,  $\alpha V_{ref}$  is defined as:

$$\alpha V_{ref} \left( \frac{ppm}{^{\circ}C} \right) = \frac{\left( \frac{(\Delta V_{ref})}{V_{ref} (T_{A} = 25^{\circ}C)} \times 10^{6} \right)}{\Delta T_{A}}$$

 $\alpha V_{ref}$  can be positive or negative depending on whether  $V_{ref}$  Min or  $V_{ref}$  Max occurs at the lower ambient temperature, refer to Figure 8. Example:  $\Delta V_{ref} = 7.2 \text{ mV}$  and the slope is positive,

$$V_{ref}$$
 @ 25°C = 1.241 V  $\Delta T_A$  = 125°C

$$\Delta T_A = 125^{\circ}C$$

$$\alpha V_{\mbox{ref}} \left( \frac{\mbox{ppm}}{^{\circ}\mbox{C}} \right) = \frac{0.0072}{1.241} \times 10^{6} \\ = 46 \ \mbox{ppm}/^{\circ}\mbox{C}$$

11. The dynamic impedance  $Z_{KA}$  is defined as:

$$|Z_{KA}| = \frac{\Delta V_{KA}}{\Delta I_{K}}$$

$$|Z_{KA}'| = |Z_{KA}| \times \left(1 + \frac{R1}{R2}\right)$$

**ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise noted. NCV prefix indicates TSOP package device. SCV prefix indicates SOT-23 package device.)

|                                                                                                                                                                                                                                                                                                                                          |                                        | NCV4                    |                 |                         |                              |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------|-----------------|-------------------------|------------------------------|
| Characteristic                                                                                                                                                                                                                                                                                                                           | Symbol                                 | Min                     | Тур             | Max                     | Unit                         |
| Reference Voltage (Figure 3) $ (V_{KA} = V_{ref}, I_K = 10 \text{ mA}, T_A = 25^{\circ}\text{C}) $ $ (T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}) $ $ (T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}) $                                                                                                                        | V <sub>ref</sub>                       | 1.234<br>1.228<br>1.224 | 1.240<br>-<br>- | 1.246<br>1.252<br>1.252 | ٧                            |
| Reference Input Voltage Deviation Over Temperature (Figure 3) $ (V_{KA} = V_{ref}, I_{K} = 10 \text{ mA}, T_{A} = -40^{\circ}\text{C to } 85^{\circ}\text{C}, \text{ Notes } 9, 10) \\ (V_{KA} = V_{ref}, I_{K} = 10 \text{ mA}, T_{A} = -40^{\circ}\text{C to } 125^{\circ}\text{C}, \text{ Notes } 9, 10) $                            | $\Delta V_{ref}$                       | _<br>_                  | 7.2<br>7.2      | 20<br>24                | mV                           |
| Ration of Reference Input Voltage Change to Cathode Voltage Change (Figure 4) $(V_{KA} = V_{ref} \text{ to 16 V}, I_{K} = 10 \text{ mA})$                                                                                                                                                                                                | $\frac{\Delta V_{ref}}{\Delta V_{KA}}$ | _                       | -0.6            | -1.5                    | $\frac{\text{mV}}{\text{V}}$ |
| Reference Terminal Current (Figure 4) (I <sub>K</sub> = 10 mA, R1 = 10 k $\Omega$ , R2 = open)                                                                                                                                                                                                                                           | I <sub>ref</sub>                       | _                       | 0.15            | 0.3                     | μΑ                           |
| Reference Input Current Deviation Over Temperature (Figure 4) ( $I_K = 10 \text{ mA}$ , R1 = $10 \text{ k}\Omega$ , R2 = open, $T_A = -40^{\circ}\text{C}$ to $85^{\circ}\text{C}$ , Notes 12, 13) ( $I_K = 10 \text{ mA}$ , R1 = $10 \text{ k}\Omega$ , R2 = open, $T_A = -40^{\circ}\text{C}$ to $125^{\circ}\text{C}$ , Notes 12, 13) | $\Delta I_{ref}$                       | <u>-</u>                | 0.04            | 0.08<br>0.10            | μΑ                           |
| Minimum Cathode Current for Regulation (Figure 3)                                                                                                                                                                                                                                                                                        | I <sub>K(min</sub> )                   | _                       | 30              | 80                      | μΑ                           |
| Off-State Cathode Current (Figure 5) $(V_{KA} = 6.0 \text{ V}, V_{ref} = 0)$ $(V_{KA} = 16 \text{ V}, V_{ref} = 0)$                                                                                                                                                                                                                      | I <sub>K(off)</sub>                    | <u>-</u>                | 0.01<br>0.012   | 0.04<br>0.05            | μΑ                           |
| Dynamic Impedance (Figure 3) $(V_{KA}=V_{ref},I_{K}=0.1\text{mA}\text{to}20\text{mA},f\leq1.0\text{kHz},\text{Note}14)$                                                                                                                                                                                                                  | Z <sub>KA</sub>                        |                         | 0.25            | 0.4                     | Ω                            |

<sup>12.</sup> Guaranteed but not tested.

<sup>13.</sup> The deviation parameters  $\Delta V_{ref}$  and  $\Delta I_{ref}$  are defined as the difference between the maximum value and minimum value obtained over the full operating ambient temperature range that applied.



The average temperature coefficient of the reference input voltage,  $\alpha V_{ref}$  is defined as:

$$\alpha V_{ref} \left( \frac{ppm}{^{\circ}C} \right) = \frac{\left( \frac{(\Delta V_{ref})}{V_{ref} (T_{A} = 25^{\circ}C)} \times 10^{6} \right)}{\Delta T_{A}}$$

 $\alpha V_{ref}$  can be positive or negative depending on whether  $V_{ref}$  Min or  $V_{ref}$  Max occurs at the lower ambient temperature, refer to Figure 8. Example:  $\Delta V_{ref}$  = 7.2 mV and the slope is positive,

$$V_{ref}$$
 @ 25°C = 1.241 V  $\Delta T_A$  = 125°C

$$\Delta T_A = 125^{\circ}C$$

$$\alpha V_{\mbox{ref}} \left( \frac{\mbox{ppm}}{^{\circ} \mbox{C}} \right) = \frac{\frac{0.0072}{1.241} \ \times \ 10^{6}}{125} = \ 46 \ \mbox{ppm}/^{\circ} \mbox{C}$$

14. The dynamic impedance  $Z_{KA}$  is defined as:

$$|Z_{KA}| = \frac{\Delta V_{KA}}{\Delta I_{K}}$$

$$|Z_{KA}'| = |Z_{KA}| \times \left(1 + \frac{R1}{R2}\right)$$



Figure 3. Test Circuit for  $V_{KA} = V_{ref}$ 

Figure 4. Test Circuit for  $V_{KA} > V_{ref}$ 

0.15

Figure 5. Test Circuit for I<sub>K(off)</sub>





Figure 6. Cathode Current vs. Cathode Voltage

Figure 7. Cathode Current vs. Cathode Voltage



0.14

O.12

O.12

O.12

O.12

O.12

O.12

O.12

O.12

O.13

O.14

O.15

O.10

O.15

O.17

O.17

O.18

O.18

O.19

O.19

O.19

O.10

Figure 8. Reference Input Voltage versus Ambient Temperature

Figure 9. Reference Input Current versus
Ambient Temperature



4.0 IK(off), CATHODE CURRENT (µA) **V** Ioff V<sub>KA</sub> = 16 V 3.0 = 0 V 2.0  $T_A = 25^{\circ}C$ 0 0 4.0 8.0 12 16 20 VKA, CATHODE VOLTAGE (V)

Figure 10. Reference Input Voltage Change versus Cathode Voltage

Figure 11. Off-State Cathode Current versus Cathode Voltage





Figure 12. Off-State Cathode Current versus
Ambient Temperature

Figure 13. Dynamic Impedance versus Frequency





Figure 14. Dynamic Impedance versus

Ambient Temperature

Figure 15. Open–Loop Voltage Gain versus Frequency



Generator = 100 kHz 1.5 Output 1.0 (VOLTS) T<sub>A</sub> = 25°C 0.5 Input 0 2.0 0 2.0 3.0 5.0 6.0 7.0 8.0 1.0 4.0 9.0 t, TIME (μs)

1.8 kΩ Output

Figure 16. Spectral Noise Density

Figure 17. Pulse Response

↓ I<sub>K</sub>

 $\mathsf{C}_\mathsf{L}$ 





1.0 k

Figure 18. Stability Boundary Conditions

 $\begin{array}{c|cccc} \textbf{Unstable} & \textbf{V}_{\textbf{KA}} & \textbf{R1} & \textbf{R2} \\ \textbf{Regions} & \textbf{(V)} & \textbf{(k}\Omega) & \textbf{(k}\Omega) \\ \\ \textbf{A, C} & \textbf{V}_{ref} & \textbf{0} & \infty \\ \\ \textbf{B, D} & \textbf{5.0} & \textbf{30.4} & \textbf{10} \\ \end{array}$ 

Figure 19. Test Circuit for Figure 18

## Stability

Figures 18 and 19 show the stability boundaries and circuit configurations for the worst case conditions with the load capacitance mounted as close as possible to the device. The required load capacitance for stable operation can vary depending on the operating temperature and capacitor

equivalent series resistance (ESR). Ceramic or tantalum surface mount capacitors are recommended for both temperature and ESR. The application circuit stability should be verified over the anticipated operating current and temperature ranges.

## **TYPICAL APPLICATIONS**



Figure 20. Shunt Regulator



Figure 21. High Current Shunt Regulator



Figure 22. Output Control for a Three Terminal Fixed Regulator



Figure 23. Series Pass Regulator



Figure 24. Constant Current Source



Figure 25. Constant Current Sink



Figure 26. TRIAC Crowbar



Figure 27. SCR Crowbar



L.E.D. indicator is 'ON' when  $V_{\text{in}}$  is between the upper and lower limits,

$$\begin{aligned} & \text{Lower limit} = \left(1 + \frac{R1}{R2}\right) V_{ref} \\ & \text{Upper limit} = \left(1 + \frac{R3}{R4}\right) V_{ref} \end{aligned}$$

Figure 28. Voltage Monitor



Figure 29. Linear Ohmmeter



Figure 30. Simple 400 mW Phono Amplifier



Figure 31. Isolated Output Line Powered Switching Power Supply

The above circuit shows the TLV431A/B/C as a compensated amplifier controlling the feedback loop of an isolated output line powered switching regulator. The output voltage is programmed to 3.3 V by the resistors values selected for R1 and R2. The minimum output voltage that can be programmed with this circuit is 2.64 V, and is limited by the sum of the reference voltage (1.24 V) and the forward drop of the optocoupler light emitting diode (1.4 V). Capacitor C1 provides loop compensation.

#### PIN CONNECTIONS AND DEVICE MARKING



#### **ORDERING INFORMATION**

| Device         | Device Code | Package                            | Shipping <sup>†</sup> |
|----------------|-------------|------------------------------------|-----------------------|
| TLV431ALPG     | ALP         | TO-92-3<br>(Pb-Free)               | 6000 / Box            |
| TLV431ALPRAG   | ALP         | TO-92-3<br>(Pb-Free)               | 2000 / Tape & Reel    |
| TLV431ALPREG   | ALP         | TO-92-3<br>(Pb-Free)               | 2000 / Tape & Reel    |
| TLV431ALPRMG   | ALP         | TO-92-3<br>(Pb-Free)               | 2000 / Ammo Pack      |
| TLV431ALPRPG   | ALP         | TO-92-3<br>(Pb-Free)               | 2000 / Ammo Pack      |
| TLV431ASNT1G   | RAA         | TSOP-5<br>(Pb-Free, Halide-Free)   | 3000 / Tape & Reel    |
| TLV431ASN1T1G  | RAF         | SOT-23-3<br>(Pb-Free, Halide-Free) | 3000 / Tape & Reel    |
| TLV431BLPG     | BLP         | TO-92-3<br>(Pb-Free)               | 6000 / Box            |
| TLV431BLPRAG   | BLP         | TO-92-3<br>(Pb-Free)               | 2000 / Tape & Reel    |
| TLV431BLPREG   | BLP         | TO-92-3<br>(Pb-Free)               | 2000 / Tape & Reel    |
| TLV431BLPRMG   | BLP         | TO-92-3<br>(Pb-Free)               | 2000 / Ammo Pack      |
| TLV431BLPRPG   | BLP         | TO-92-3<br>(Pb-Free)               | 2000 / Ammo Pack      |
| TLV431BSNT1G   | RAH         | TSOP-5<br>(Pb-Free, Halide-Free)   | 3000 / Tape & Reel    |
| TLV431BSN1T1G  | RAG         | SOT-23-3<br>(Pb-Free, Halide-Free) | 3000 / Tape & Reel    |
| TLV431CSN1T1G  | AAN         | SOT-23-3<br>(Pb-Free, Halide-Free) | 3000 / Tape & Reel    |
| SCV431ASN1T1G* | RAE         | SOT-23-3<br>(Pb-Free, Halide-Free) | 3000 / Tape & Reel    |
| SCV431BSN1T1G* | RAC         | SOT-23-3<br>(Pb-Free, Halide-Free) | 3000 / Tape & Reel    |
| NCV431ASNT1G*  | ACH         | TSOP-5<br>(Pb-Free, Halide-Free)   | 3000 / Tape & Reel    |
| NCV431BSNT1G*  | AD6         | TSOP-5<br>(Pb-Free, Halide-Free)   | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging

Specifications Brochure, BRD8011/D.
\*SCV, NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.



TO-92 (TO-226) 1 WATT CASE 29-10 ISSUE D

**DATE 05 MAR 2021** 

#### STRAIGHT LEAD







#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR GATE PROTRUSIONS.
- 4. DIMENSION 6 AND 62 DOES NOT INCLUDE DAMBAR PROTRUSION. LEAD WIDTH INCLUDING PROTRUSION SHALL NOT EXCEED 0.20. DIMENSION 62 LOCATED ABOVE THE DAMBAR PORTION OF MIDDLE LEAD.

|     | MILLIMETERS |       |       |  |  |  |  |  |
|-----|-------------|-------|-------|--|--|--|--|--|
| DIM | MIN.        | N□M.  | MAX.  |  |  |  |  |  |
| Α   | 3.75        | 3.90  | 4.05  |  |  |  |  |  |
| A1  | 1.28        | 1.43  | 1.58  |  |  |  |  |  |
| b   | 0.38        | 0.465 | 0.55  |  |  |  |  |  |
| b2  | 0.62        | 0.70  | 0.78  |  |  |  |  |  |
| c   | 0.35        | 0.40  | 0.45  |  |  |  |  |  |
| D   | 7.85        | 8.00  | 8.15  |  |  |  |  |  |
| E   | 4.75        | 4.90  | 5.05  |  |  |  |  |  |
| E2  | 3.90        |       |       |  |  |  |  |  |
| е   | 1.27 BSC    |       |       |  |  |  |  |  |
| L   | 13.80       | 14.00 | 14.20 |  |  |  |  |  |

#### **STYLES AND MARKING ON PAGE 3**

| DOCUMENT NUMBER: | 98AON52857E           | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |  |
|------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|
| DESCRIPTION:     | TO-92 (TO-226) 1 WATT |                                                                                                                                                                                | PAGE 1 OF 3 |  |  |  |  |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.



TO-92 (TO-226) 1 WATT CASE 29-10 ISSUE D

**DATE 05 MAR 2021** 

#### FORMED LEAD





#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR GATE PROTRUSIONS.
- 4. DIMENSION 6 AND 62 DOES NOT INCLUDE DAMBAR PROTRUSION. LEAD WIDTH INCLUDING PROTRUSION SHALL NOT EXCEED 0.20. DIMENSION 62 LOCATED ABOVE THE DAMBAR PORTION OF MIDDLE LEAD.

|     | MILLIMETERS |          |       |  |  |  |  |
|-----|-------------|----------|-------|--|--|--|--|
| DIM | MIN.        | N□M.     | MAX.  |  |  |  |  |
| Α   | 3.75        | 3.90     | 4.05  |  |  |  |  |
| A1  | 1.28        | 1.43     | 1.58  |  |  |  |  |
| b   | 0.38        | 0.465    | 0.55  |  |  |  |  |
| b2  | 0.62        | 0.70     | 0.78  |  |  |  |  |
| c   | 0.35        | 0.40     | 0.45  |  |  |  |  |
| D   | 7.85        | 8.00     | 8.15  |  |  |  |  |
| E   | 4.75        | 4.90     | 5.05  |  |  |  |  |
| E2  | 3.90        |          |       |  |  |  |  |
| е   |             | 2.50 BSC |       |  |  |  |  |
| L   | 13.80       | 14.00    | 14.20 |  |  |  |  |
| L2  | 13.20       | 13.60    | 14.00 |  |  |  |  |
| L3  | 3.00 REF    |          |       |  |  |  |  |

#### **STYLES AND MARKING ON PAGE 3**

| DOCUMENT NUMBER: | 98AON52857E           | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |  |
|------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|
| DESCRIPTION:     | TO-92 (TO-226) 1 WATT |                                                                                                                                                                                 | PAGE 2 OF 3 |  |  |  |  |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

## TO-92 (TO-226) 1 WATT

CASE 29-10 ISSUE D

#### **DATE 05 MAR 2021**

| STYLE 1:<br>PIN 1.<br>2.<br>3. | EMITTER<br>BASE<br>COLLECTOR | STYLE 2:<br>PIN 1.<br>2.<br>3.  | BASE<br>EMITTER<br>COLLECTOR               | STYLE 3:<br>PIN 1.<br>2.<br>3.  | ANODE<br>ANODE<br>CATHODE    | PIN 1.       | CATHODE<br>CATHODE<br>ANODE           |              | DRAIN<br>SOURCE<br>GATE           |
|--------------------------------|------------------------------|---------------------------------|--------------------------------------------|---------------------------------|------------------------------|--------------|---------------------------------------|--------------|-----------------------------------|
|                                | GATE                         | PIN 1.                          | SOURCE<br>DRAIN                            | PIN 1.<br>2.                    | DRAIN<br>GATE                | PIN 1.       | BASE 1<br>EMITTER                     |              |                                   |
| 2.                             | CATHODE & ANODE              | 2.                              | MAIN TERMINAL 1<br>GATE<br>MAIN TERMINAL 2 | 2.                              | ANODE 1<br>GATE<br>CATHODE 2 | 2.           | EMITTER                               |              |                                   |
| 2.                             | ANODE                        | PINI 1                          | COLLECTOR<br>BASE<br>EMITTER               | PIN 1                           | ANODE                        | DINI 1       | GATE<br>ANODE<br>CATHODE              | 2.           | NOT CONNECTED<br>CATHODE<br>ANODE |
| 2.                             |                              |                                 | GATE                                       | PIN 1.<br>2.                    | GATE<br>SOURCE<br>DRAIN      | PIN 1.<br>2. | EMITTER<br>COLLECTOR/ANODE<br>CATHODE | PIN 1.<br>2. |                                   |
|                                | V <sub>CC</sub>              |                                 | MT<br>SUBSTRATE                            | PIN 1.<br>2.                    | CATHODE                      | PIN 1.<br>2. | NOT CONNECTED<br>ANODE<br>CATHODE     | PIN 1.<br>2. |                                   |
|                                |                              | STYLE 32:<br>PIN 1.<br>2.<br>3. | BASE<br>COLLECTOR<br>EMITTER               | STYLE 33:<br>PIN 1.<br>2.<br>3. | RETURN                       | PIN 1.<br>2. | INPUT<br>GROUND<br>LOGIC              |              |                                   |

# GENERIC MARKING DIAGRAM\*



XXXX = Specific Device Code

A = Assembly Location

L = Wafer Lot Y = Year

W = Work Week

= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON52857E           | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | TO-92 (TO-226) 1 WATT |                                                                                                                                                                                   | PAGE 3 OF 3 |

ON Semiconductor and III are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.





SOT-23 (TO-236) **CASE 318 ISSUE AT** 

**DATE 01 MAR 2023** 

## SCALE 4:1





SIDE VIEW



#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M,1994.
- CONTROLLING DIMENSION: MILLIMETERS
- MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF THE BASE MATERIAL.
- DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS.

|     | MILLIMETERS |      |      | INCHES |       |       |
|-----|-------------|------|------|--------|-------|-------|
| DIM | MIN.        | N□M. | MAX. | MIN.   | N□M.  | MAX.  |
| Α   | 0.89        | 1.00 | 1.11 | 0.035  | 0.039 | 0.044 |
| A1  | 0.01        | 0.06 | 0.10 | 0.000  | 0.002 | 0.004 |
| b   | 0.37        | 0.44 | 0.50 | 0.015  | 0.017 | 0.020 |
| С   | 0.08        | 0.14 | 0.20 | 0.003  | 0.006 | 0.008 |
| D   | 2.80        | 2.90 | 3.04 | 0.110  | 0.114 | 0.120 |
| Ε   | 1.20        | 1.30 | 1.40 | 0.047  | 0.051 | 0.055 |
| e   | 1.78        | 1.90 | 2.04 | 0.070  | 0.075 | 0.080 |
| L   | 0.30        | 0.43 | 0.55 | 0.012  | 0.017 | 0.022 |
| L1  | 0.35        | 0.54 | 0.69 | 0.014  | 0.021 | 0.027 |
| HE  | 2.10        | 2.40 | 2.64 | 0.083  | 0.094 | 0.104 |
| Т   | 0*          |      | 10°  | 0*     |       | 10°   |

## **GENERIC MARKING DIAGRAM\***



XXX = Specific Device Code

= Date Code

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "=", may or may not be present. Some products may not follow the Generic Marking.



#### RECOMMENDED MOUNTING FOOTPRINT

For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference Manual, SDLDERRM/D.

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42226B     | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOT-23 (TO-236) |                                                                                                                                                                                   | PAGE 1 OF 2 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.



#### **SOT-23 (TO-236)** CASE 318 ISSUE AT

**DATE 01 MAR 2023** 

| STYLE 1 THRU 5:<br>CANCELLED                            | STYLE 6:<br>PIN 1. BASE<br>2. EMITTER<br>3. COLLECTOR | STYLE 7:<br>PIN 1. EMITTER<br>2. BASE<br>3. COLLECTOR | STYLE 8:<br>PIN 1. ANODE<br>2. NO CONNECTION<br>3. CATHODE | 1                |                  |
|---------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|------------------------------------------------------------|------------------|------------------|
| STYLE 9:                                                | STYLE 10:                                             | STYLE 11: PIN 1. ANODE 2. CATHODE 3. CATHODE-ANODE    | STYLE 12:                                                  | STYLE 13:        | STYLE 14:        |
| PIN 1. ANODE                                            | PIN 1. DRAIN                                          |                                                       | PIN 1. CATHODE                                             | PIN 1. SOURCE    | PIN 1. CATHODE   |
| 2. ANODE                                                | 2. SOURCE                                             |                                                       | 2. CATHODE                                                 | 2. DRAIN         | 2. GATE          |
| 3. CATHODE                                              | 3. GATE                                               |                                                       | 3. ANODE                                                   | 3. GATE          | 3. ANODE         |
| STYLE 15:                                               | STYLE 16:                                             | STYLE 17:                                             | STYLE 18:                                                  | STYLE 19:        | STYLE 20:        |
| PIN 1. GATE                                             | PIN 1. ANODE                                          | PIN 1. NO CONNECTION                                  | PIN 1. NO CONNECTION                                       | I PIN 1. CATHODE | PIN 1. CATHODE   |
| 2. CATHODE                                              | 2. CATHODE                                            | 2. ANODE                                              | 2. CATHODE                                                 | 2. ANODE         | 2. ANODE         |
| 3. ANODE                                                | 3. CATHODE                                            | 3. CATHODE                                            | 3. ANODE                                                   | 3. CATHODE-ANODE | 3. GATE          |
| STYLE 21:                                               | STYLE 22:                                             | STYLE 23:                                             | STYLE 24:                                                  | STYLE 25:        | STYLE 26:        |
| PIN 1. GATE                                             | PIN 1. RETURN                                         | PIN 1. ANODE                                          | PIN 1. GATE                                                | PIN 1. ANODE     | PIN 1. CATHODE   |
| 2. SOURCE                                               | 2. OUTPUT                                             | 2. ANODE                                              | 2. DRAIN                                                   | 2. CATHODE       | 2. ANODE         |
| 3. DRAIN                                                | 3. INPUT                                              | 3. CATHODE                                            | 3. SOURCE                                                  | 3. GATE          | 3. NO CONNECTION |
| STYLE 27:<br>PIN 1. CATHODE<br>2. CATHODE<br>3. CATHODE | STYLE 28:<br>PIN 1. ANODE<br>2. ANODE<br>3. ANODE     |                                                       |                                                            |                  |                  |

| DOCUMENT NUMBER: | 98ASB42226B     | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOT-23 (TO-236) |                                                                                                                                                                                | PAGE 2 OF 2 |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.





TSOP-5 **CASE 483 ISSUE N** 

**DATE 12 AUG 2020** 









#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME
- DIMENSIONING AND TOLERANCING PER ASME
  Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS.
  MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH
  THICKNESS. MINIMUM LEAD THICKNESS IS THE
  MINIMUM THICKNESS OF BASE MATERIAL.
- DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSION A. OPTIONAL CONSTRUCTION: AN ADDITIONAL
- TRIMMED LEAD IS ALLOWED IN THIS LOCATION. TRIMMED LEAD NOT TO EXTEND MORE THAN 0.2 FROM BODY.

|     | MILLIMETERS |      |  |  |
|-----|-------------|------|--|--|
| DIM | MIN         | MAX  |  |  |
| Α   | 2.85        | 3.15 |  |  |
| В   | 1.35        | 1.65 |  |  |
| C   | 0.90        | 1.10 |  |  |
| D   | 0.25        | 0.50 |  |  |
| G   | 0.95 BSC    |      |  |  |
| Н   | 0.01        | 0.10 |  |  |
| J   | 0.10        | 0.26 |  |  |
| K   | 0.20        | 0.60 |  |  |
| М   | 0 °         | 10 ° |  |  |
| S   | 2.50        | 3.00 |  |  |

#### **SOLDERING FOOTPRINT\***



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **GENERIC MARKING DIAGRAM\***





XXX = Specific Device Code XXX = Specific Device Code

= Assembly Location = Date Code

= Year = Pb-Free Package

= Work Week W

= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98ARB18753C | Electronic versions are uncontrolled except when accessed directly from the Document Reported versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | TSOP-5      |                                                                                                                                                                       | PAGE 1 OF 1 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent\_Marking.pdf">www.onsemi.com/site/pdf/Patent\_Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer p

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales



## 单击下面可查看定价,库存,交付和生命周期等信息

>>ON Semiconductor(安森美)