### onsemi

### Quad 2:1 Multiplexer/ Demultiplexer Bus Switch

### 74FST3257

The **onsemi** 74FST3257 is a quad 2:1, high performance multiplexer/demultiplexer bus switch. The device is CMOS TTL compatible when operating between 4 and 5.5 Volts. The device exhibits extremely low  $R_{ON}$  and adds nearly zero propagation delay. The device adds no noise or ground bounce to the system.

#### Features

- $R_{ON} < 4 \Omega$  Typical
- Less Than 0.25 ns-Max Delay Through Switch
- Nearly Zero Standby Current
- No Circuit Bounce
- Control Inputs are TTL/CMOS Compatible
- Pin-For-Pin Compatible With QS3257, FST3257, CBT3257
- All Popular Packages: SOIC-16, TSSOP-16, QFN16
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant



Figure 1. 16-Lead Pinout Diagrams

| S | ŌĒ            | Function           |  |  |
|---|---------------|--------------------|--|--|
| Х | X H Disconnec |                    |  |  |
| L | L             | $A = B_1$          |  |  |
| Н | L             | A = B <sub>2</sub> |  |  |

Figure 2. Truth Table



WW, W = Work Week

- G or = Pb-Free Package
- (Note: Microdot may be in either location)

#### **PIN NAMES**

| Pin                                                               | Description        |  |  |
|-------------------------------------------------------------------|--------------------|--|--|
| $\overline{OE}_1, \overline{OE}_2$                                | Bus Switch Enables |  |  |
| S <sub>0</sub> , S <sub>1</sub>                                   | Select Inputs      |  |  |
| А                                                                 | Bus A              |  |  |
| B <sub>1</sub> , B <sub>2</sub> , B <sub>3</sub> , B <sub>4</sub> | Bus B              |  |  |

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

#### 74FST3257



Figure 3. Logic Diagram

#### **ORDERING INFORMATION**

| Device Order Number | Package               | Shipping <sup>†</sup>                                |
|---------------------|-----------------------|------------------------------------------------------|
| 74FST3257DR2G       | SOIC-16               |                                                      |
| NLV74FST3257DR2G*   | (Pb-Free)             | 2500 Units / Tape & Reel                             |
| 74FST3257DTR2G      | TSSOP-16<br>(Pb-Free) | 2500 Units / Tape & Reel                             |
| 74FST3257MNTWG      | QFN16<br>(Pb-Free)    | 3000 Units / Tape & Reel                             |
| 74FST3257MN2TWG     | QFN16<br>(Pb-Free)    | 3000 Units / Tape & Reel<br>(4mm pitch carrier tape) |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

#### MAXIMUM RATINGS

| Symbol               | Parameter                                                                                                     | Value                  | Units |  |
|----------------------|---------------------------------------------------------------------------------------------------------------|------------------------|-------|--|
| V <sub>CC</sub>      | DC Supply Voltage                                                                                             | -0.5 to +7.0           | V     |  |
| VI                   | DC Input Voltage                                                                                              | -0.5 to +7.0           | V     |  |
| Vo                   | DC Output Voltage                                                                                             | -0.5 to +7.0           | V     |  |
| Ι <sub>ΙΚ</sub>      | DC Input Diode Current<br>VI < GND                                                                            | -50                    | mA    |  |
| I <sub>OK</sub>      | DC Output Diode Current $V_0 < GND$                                                                           | -50                    | mA    |  |
| Ι <sub>Ο</sub>       | DC Output Sink Current                                                                                        | 128                    | mA    |  |
| I <sub>CC</sub>      | DC Supply Current per Supply Pin                                                                              | ±100                   | mA    |  |
| I <sub>GND</sub>     | DC Ground Current per Ground Pin                                                                              | ±100                   | mA    |  |
| T <sub>STG</sub>     | Storage Temperature Range                                                                                     | -65 to +150            | °C    |  |
| ΤL                   | Lead Temperature, 1 mm from Case for 10 Seconds                                                               | 260                    | °C    |  |
| TJ                   | Junction Temperature Under Bias                                                                               | +150                   | °C    |  |
| $\theta_{JA}$        | Thermal Resistance<br>SOIC<br>TSSOP<br>QFN                                                                    | 125<br>170<br>N/A      | °C/W  |  |
| MSL                  | Moisture Sensitivity                                                                                          | Level 1                |       |  |
| F <sub>R</sub>       | Flammability Rating<br>Oxygen Index: 28 to 34                                                                 | UL 94 V-0 @ 0.125 in   |       |  |
| V <sub>ESD</sub>     | ESD Withstand Voltage<br>Human Body Model (Note 1)<br>Machine Model (Note 2)<br>Charged Device Model (Note 3) | > 2000<br>> 200<br>N/A | V     |  |
| I <sub>Latchup</sub> | Latchup Performance<br>Above V <sub>CC</sub> and Below GND at 85°C (Note 4)                                   | ±500                   | mA    |  |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Tested to EIA/JESD22-A114-A.

Tested to EIA/JESD22-A115-A.
 Tested to JESD22-C101-A.

4. Tested to EIA/JESD78.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol              | Parameter                                        | Min                                           | Max | Units   |      |
|---------------------|--------------------------------------------------|-----------------------------------------------|-----|---------|------|
| V <sub>CC</sub>     | Supply Voltage<br>Operating, Data Retention Only |                                               | 4.0 | 5.5     | V    |
| VI                  | Input Voltage (Note 5)                           |                                               | 0   | 5.5     | V    |
| Vo                  | Output Voltage (HIGH or LOW State)               |                                               | 0   | 5.5     | V    |
| T <sub>A</sub>      | Operating Free-Air Temperature                   |                                               | -40 | +85     | °C   |
| $\Delta t/\Delta V$ |                                                  | Switch Control Input $V_{CC}$ = 5.0 V ± 0.5 V | 0   | DC<br>5 | ns/V |

5. Unused control inputs may not be left open. All control inputs must be tied to a high or low logic input voltage level.

#### 74FST3257

#### DC ELECTRICAL CHARACTERISTICS

|                 |                                       |                                                            | V <sub>cc</sub> | T <sub>A</sub> = | -40°C to + | 85°C |       |
|-----------------|---------------------------------------|------------------------------------------------------------|-----------------|------------------|------------|------|-------|
| Symbol          | Parameter                             | Conditions                                                 | (V)             | Min              | Тур*       | Max  | Units |
| V <sub>IK</sub> | Clamp Diode Voltage                   | I <sub>IN</sub> = -18 mA                                   | 4.5             |                  |            | -1.2 | V     |
| V <sub>IH</sub> | High-Level Input Voltage              |                                                            | 4.0 to 5.5      | 2.0              |            |      | V     |
| VIL             | Low-Level Input Voltage               |                                                            | 4.0 to 5.5      |                  |            | 0.8  | V     |
| I <sub>I</sub>  | Input Leakage Current                 | $0 \le V_{IN} \le 5.5 V$                                   | 5.5             |                  |            | ±1.0 | μA    |
| I <sub>OZ</sub> | Off-State Leakage Current             | $0 \le A, B \le V_{CC}$                                    | 5.5             |                  |            | ±1.0 | μA    |
| R <sub>ON</sub> | Switch On Resistance (Note 6)         | V <sub>IN</sub> = 0 V, I <sub>IN</sub> = 64 mA             | 4.5             |                  | 4          | 7    | Ω     |
|                 |                                       | V <sub>IN</sub> = 0 V, I <sub>IN</sub> = 30 mA             | 4.5             |                  | 4          | 7    |       |
|                 |                                       | V <sub>IN</sub> = 2.4 V, I <sub>IN</sub> = 15 mA           | 4.5             |                  | 8          | 15   |       |
|                 |                                       | V <sub>IN</sub> = 2.4 V, I <sub>IN</sub> = 15 mA           | 4.0             |                  | 11         | 20   |       |
| I <sub>CC</sub> | Quiescent Supply Current              | $V_{IN} = V_{CC}$ or GND, $I_{OUT} = 0$                    | 5.5             |                  |            | 3    | μΑ    |
| $\Delta I_{CC}$ | Increase In I <sub>CC</sub> per Input | One input at 3.4 V, Other inputs at V <sub>CC</sub> or GND | 5.5             |                  |            | 2.5  | mA    |

\*Typical values are at V<sub>CC</sub> = 5.0 V and T<sub>A</sub> = 25°C.
6. Measured by the voltage drop between A and B pins at the indicated current through the switch. On resistance is determined by the lower of the voltages on the two (A or B) pins.

#### **AC ELECTRICAL CHARACTERISTICS**

|                    |                                                  |                                            | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$<br>$C_L = 50 \text{ pF, RU} = \text{RD} = 500 \Omega$ |          |                   |       |       |
|--------------------|--------------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------|----------|-------------------|-------|-------|
|                    |                                                  |                                            | V <sub>CC</sub> = 4                                                                                 | .5–5.5 V | V <sub>CC</sub> = | 4.0 V |       |
| Symbol             | Parameter                                        | Conditions                                 | Min                                                                                                 | Max      | Min               | Max   | Units |
| t <sub>PHL</sub> , | Prop Delay Bus to Bus (Note 7)                   | V <sub>I</sub> = OPEN                      |                                                                                                     | 0.25     |                   | 0.25  | ns    |
| t <sub>PLH</sub>   | Prop Delay, Select to Bus A                      |                                            | 1.0                                                                                                 | 4.7      |                   | 5.2   |       |
| t <sub>PZH</sub> , | Output Enable Time, Select to Bus B              | $V_I = 7 V$ for $t_{PZL}$                  | 1.0                                                                                                 | 5.2      |                   | 5.7   | ns    |
| t <sub>PZL</sub>   | Output Enable Time, I <sub>OE</sub> to Bus A, B  | V <sub>I</sub> = OPEN for t <sub>PZH</sub> | 1.0                                                                                                 | 5.1      |                   | 5.6   |       |
| t <sub>PHZ</sub> , | Output Disable Time, Select to Bus B             | $V_I = 7 V$ for $t_{PLZ}$                  | 1.0                                                                                                 | 5.2      |                   | 5.5   | ns    |
| t <sub>PLZ</sub>   | Output Disable Time, I <sub>OE</sub> to Bus A, B | $V_I = OPEN$ for $t_{PHZ}$                 | 1.0                                                                                                 | 5.5      |                   | 5.5   |       |

7. This parameter is guaranteed by design but is not tested. The bus switch contributes no propagation delay other than the RC delay of the typical On resistance of the switch and the 50 pF load capacitance, when driven by an ideal voltage source (zero output impedance).

#### CAPACITANCE (Note 8)

| Symbol           | Parameter                       | Conditions                      |   | Max | Units |
|------------------|---------------------------------|---------------------------------|---|-----|-------|
| C <sub>IN</sub>  | Control Pin Input Capacitance   | V <sub>CC</sub> = 5.0 V         | 3 |     | pF    |
| C <sub>I/O</sub> | A Port Input/Output Capacitance | $V_{CC}, \overline{OE} = 5.0 V$ | 7 |     | pF    |
| C <sub>I/O</sub> | B Port Input/Output Capacitance | $V_{CC}, \overline{OE} = 5.0 V$ | 5 |     | pF    |

8.  $T_A = +25^{\circ}C$ , f = 1 MHz, Capacitance is characterized but not tested.

www.onsemi.com 4

#### AC Loading and Waveforms



#### NOTES:

1. Input driven by 50  $\Omega$  source terminated in 50  $\Omega$ . 2. CL includes load and stray capacitance.

 $*C_{L} = 50 \text{ pF}$ 

#### Figure 4. AC Test Circuit









5
Downloaded From Oneyac.com

# onsemi



| DESCRIPTION:     | QFN16, 2.5X3.5, 0.5P |                                                                                                                                                                                     | PAGE 1 OF 1 |  |
|------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DOCUMENT NUMBER: | 98AON36347E          | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product rights nor the rights of others.

## ONSEMI

SOIC-16 CASE 751B-05 ISSUE K



onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

**DESCRIPTION:** 

SOIC-16

PAGE 1 OF 1

#### MECHANICAL CASE OUTLINE PACKAGE DIMENSIONS

# onsemi



\*For additional information on our Pb-Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

 
 DOCUMENT NUMBER:
 98ASH70247A
 Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.

 DESCRIPTION:
 TSSOP-16
 PAGE 1 OF 1

 onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation

© Semiconductor Components Industries, LLC, 2019

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights or the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such u

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales 单击下面可查看定价,库存,交付和生命周期等信息

>>ON Semiconductor(安森美)