# 8-Bit Serial or Parallel-Input/ Serial-Output Shift Register

**High-Performance Silicon-Gate CMOS** 



The MC74HC165A is identical in pinout to the LS165. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

This device is an 8-bit shift register with complementary outputs from the last stage. Data may be loaded into the register either in parallel or in serial form. When the Serial Shift/Parallel Load input is low, the data is loaded asynchronously in parallel. When the Serial Shift/Parallel Load input is high, the data is loaded serially on the rising edge of either Clock or Clock Inhibit (see the Function Table).

The 2-input NOR clock may be used either by combining two independent clock sources or by designating one of the clock inputs to act as a clock inhibit.

#### **Features**

- Output Drive Capability: 10 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1 μA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the Requirements Defined by JEDEC Standard No. 7 A
- Chip Complexity: 286 FETs or 71.5 Equivalent Gates
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



### ON Semiconductor®

www.onsemi.com

#### MARKING DIAGRAMS



PDIP-16 N SUFFIX CASE 648





SOIC-16 D SUFFIX CASE 751B





TSSOP-16 DT SUFFIX CASE 948F





QFN16 MN SUFFIX CASE 485AW



A = Assembly Location

L, WL = Wafer Lot Y, YY = Year W, WW = Work Week G or ■ = Pb-Free Package

(Note: Microdot may be in either location)

# **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.



Figure 1. Pin Assignments



Figure 2. Logic Diagram

# **FUNCTION TABLE**

|                                | lı     | nputs            |        |       | Internal Stages |                                    | Output                             |                                |
|--------------------------------|--------|------------------|--------|-------|-----------------|------------------------------------|------------------------------------|--------------------------------|
| Serial Shift/<br>Parallel Load | Clock  | Clock<br>Inhibit | SA     | A – H | $Q_{A}$         | $Q_{B}$                            | Q <sub>H</sub>                     | Operation                      |
| L                              | Х      | Х                | Х      | a h   | а               | b                                  | h                                  | Asynchronous Parallel Load     |
| H<br>H                         | 7      | L<br>L           | L<br>H | X     | L<br>H          | Q <sub>An</sub><br>Q <sub>An</sub> | Q <sub>Gn</sub><br>Q <sub>Gn</sub> | Serial Shift via Clock         |
| H<br>H                         | L<br>L | <i></i>          | L<br>H | X     | L<br>H          | Q <sub>An</sub><br>Q <sub>An</sub> | Q <sub>Gn</sub><br>Q <sub>Gn</sub> | Serial Shift via Clock Inhibit |
| H<br>H                         | X<br>H | H<br>X           | X<br>X | X     | No Change       |                                    |                                    | Inhibited Clock                |
| Н                              | L      | L                | Х      | Х     |                 | No Change                          |                                    | No Clock                       |

X = don't care  $Q_{An} - Q_{Gn} = Data shifted from the preceding stage$ 

#### **MAXIMUM RATINGS**

| Symbol           | Parameter                                                                               | Value                    | Unit |
|------------------|-----------------------------------------------------------------------------------------|--------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage (Referenced to GND)                                                   | - 0.5 to + 7.0           | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                                    | $-0.5$ to $V_{CC}$ + 0.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                                   | $-0.5$ to $V_{CC}$ + 0.5 | V    |
| I <sub>in</sub>  | DC Input Current, per Pin                                                               | ± 20                     | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                                              | ± 25                     | mA   |
| I <sub>CC</sub>  | DC Supply Current, V <sub>CC</sub> and GND Pins                                         | ± 50                     | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air Plastic DIP† SOIC Package† TSSOP Package†                | 750<br>500<br>450        | mW   |
| T <sub>stg</sub> | Storage Temperature                                                                     | - 65 to + 150            | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP, SOIC or TSSOP Package) | 260                      | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

†Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C SOIC Package: – 7 mW/°C from 65° to 125°C TSSOP Package: – 6.1 mW/°C from 65° to 125°C

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                             | Parameter                                    |                                                                                                          |                 | Max                       | Unit |
|------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------|---------------------------|------|
| V <sub>CC</sub>                    | DC Supply Voltage (Referenced to GND         | )                                                                                                        | 2.0             | 6.0                       | V    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Refer GND) | 0                                                                                                        | V <sub>CC</sub> | V                         |      |
| T <sub>A</sub>                     | Operating Temperature, All Package Typ       | es                                                                                                       | <b>– 55</b>     | + 125                     | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time<br>(Figure 1)       | V <sub>CC</sub> = 2.0 V<br>V <sub>CC</sub> = 3.0 V<br>V <sub>CC</sub> = 4.5 V<br>V <sub>CC</sub> = 6.0 V | 0<br>0<br>0     | 1000<br>600<br>500<br>400 | ns   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

# DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 | V <sub>CC</sub> Guaranteed Limit     |                                                                                        | t                        |                            |                            |                            |      |
|-----------------|--------------------------------------|----------------------------------------------------------------------------------------|--------------------------|----------------------------|----------------------------|----------------------------|------|
| Symbol          | Parameter                            | Test Conditions                                                                        | V                        | – 55 to 25°C               | ≤ <b>85</b> °C             | ≤ 125°C                    | Unit |
| V <sub>IH</sub> | Minimum High-Level Input<br>Voltage  | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20 \mu\text{A}$ | 2.0<br>3.0<br>4.5<br>6.0 | 1.5<br>2.1<br>3.15<br>4.2  | 1.5<br>2.1<br>3.15<br>4.2  | 1.5<br>2.1<br>3.15<br>4.2  | V    |
| V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage   | $V_{out}$ = 0.1 V or $V_{CC}$ – 0.1 V $ I_{out}  \le 20 \mu A$                         | 2.0<br>3.0<br>4.5<br>6.0 | 0.5<br>0.9<br>1.35<br>1.80 | 0.5<br>0.9<br>1.35<br>1.80 | 0.5<br>0.9<br>1.35<br>1.80 | V    |
| V <sub>OH</sub> | Minimum High-Level Output<br>Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \ \mu\text{A}$               | 2.0<br>4.5<br>6.0        | 1.9<br>4.4<br>5.9          | 1.9<br>4.4<br>5.9          | 1.9<br>4.4<br>5.9          | V    |
|                 |                                      | $\begin{tabular}{l l l l l l l l l l l l l l l l l l l $                               | 3.0<br>4.5<br>6.0        | 2.48<br>3.98<br>5.48       | 2.34<br>3.84<br>5.34       | 2.20<br>3.70<br>5.20       | V    |

### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                   | V.                                                                                                                                                                                                                   |                   | V <sub>CC</sub> Guaranteed Limit |                      |                      |      |
|-----------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------|----------------------|----------------------|------|
| Symbol          | Parameter                                         | Test Conditions                                                                                                                                                                                                      | V                 | – 55 to 25°C                     | ≤ <b>85</b> °C       | ≤ 125°C              | Unit |
| V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage               | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \ \mu\text{A}$                                                                                                                                             | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1                | 0.1<br>0.1<br>0.1    | 0.1<br>0.1<br>0.1    | V    |
|                 |                                                   | $\label{eq:Vin} \begin{array}{ll} V_{in} = V_{IH} \text{ or } V_{IL} & \left I_{out}\right  \leq 2.4 \text{ mA} \\ \left I_{out}\right  \leq 4.0 \text{ mA} \\ \left I_{out}\right  \leq 5.2 \text{ mA} \end{array}$ | 3.0<br>4.5<br>6.0 | 0.26<br>0.26<br>0.26             | 0.33<br>0.33<br>0.33 | 0.40<br>0.40<br>0.40 |      |
| I <sub>in</sub> | Maximum Input Leakage<br>Current                  | V <sub>in</sub> = V <sub>CC</sub> or GND                                                                                                                                                                             | 6.0               | ± 0.1                            | ± 1.0                | ± 1.0                | μΑ   |
| Icc             | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0 \mu A$                                                                                                                                                                         | 6.0               | 4                                | 40                   | 160                  | μΑ   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

# AC ELECTRICAL CHARACTERISTICS (C $_{L}$ = 50 pF, Input $t_{r}$ = $t_{f}$ = 6 ns)

|                                        |                                                                                                      |                          | Gua                   | ranteed Limi          | t                     |      |
|----------------------------------------|------------------------------------------------------------------------------------------------------|--------------------------|-----------------------|-----------------------|-----------------------|------|
| Symbol                                 | Parameter                                                                                            | V <sub>CC</sub>          | – 55 to 25°C          | ≤ 85°C                | ≤ 125°C               | Unit |
| f <sub>max</sub>                       | Maximum Clock Frequency (50% Duty Cycle) (Figures 1 and 8)                                           | 2.0<br>3.0<br>4.5<br>6.0 | 6<br>18<br>30<br>35   | 4.8<br>17<br>24<br>28 | 4<br>15<br>20<br>24   | MHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock (or Clock Inhibit) to $Q_H$ or $\overline{Q}_H$ (Figures 1 and 8)   | 2.0<br>3.0<br>4.5<br>6.0 | 150<br>52<br>30<br>26 | 190<br>63<br>38<br>33 | 225<br>65<br>45<br>38 | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Serial Shift/Parallel Load to $Q_H$ or $\overline{Q}_H$ (Figures 2 and 8) | 2.0<br>3.0<br>4.5<br>6.0 | 175<br>58<br>35<br>30 | 220<br>70<br>44<br>37 | 265<br>72<br>53<br>45 | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Input H to $Q_H$ or $\overline{Q}_H$ (Figures 3 and 8)                    | 2.0<br>3.0<br>4.5<br>6.0 | 150<br>52<br>30<br>26 | 190<br>63<br>38<br>33 | 225<br>65<br>45<br>38 | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output (Figures 1 and 8)                                         | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>27<br>15<br>13  | 95<br>32<br>19<br>16  | 110<br>36<br>22<br>19 | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                                                            | -                        | 10                    | 10                    | 10                    | pF   |

|          |                                              | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|----------|----------------------------------------------|-----------------------------------------|----|
| $C_{PD}$ | Power Dissipation Capacitance (Per Package)* | 40                                      | pF |

<sup>\*</sup>Used to determine the no–load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ .

# **TIMING REQUIREMENTS** (Input $t_r = t_f = 6 \text{ ns}$ )

|                                 |                                                                            |                 | Guaranteed Limit |                |         |      |
|---------------------------------|----------------------------------------------------------------------------|-----------------|------------------|----------------|---------|------|
| Symbol                          | Parameter                                                                  | V <sub>CC</sub> | – 55 to 25°C     | ≤ <b>85</b> °C | ≤ 125°C | Unit |
| t <sub>su</sub>                 | Minimum Setup Time, Parallel Data Inputs to Serial Shift/Parallel Load     | 2.0             | 75               | 95             | 110     | ns   |
|                                 | (Figure 4)                                                                 | 3.0             | 30               | 40             | 55      |      |
|                                 |                                                                            | 4.5             | 15               | 19             | 22      |      |
|                                 |                                                                            | 6.0             | 13               | 16             | 19      |      |
| t <sub>su</sub>                 | Minimum Setup Time, Input SA to Clock (or Clock Inhibit)                   | 2.0             | 75               | 95             | 110     | ns   |
|                                 | (Figure 5)                                                                 | 3.0             | 30               | 40             | 55      |      |
|                                 |                                                                            | 4.5             | 15               | 19             | 22      |      |
|                                 |                                                                            | 6.0             | 13               | 16             | 19      |      |
| t <sub>su</sub>                 | Minimum Setup Time, Serial Shift/Parallel Load to Clock (or Clock Inhibit) | 2.0             | 75               | 95             | 110     | ns   |
|                                 | (Figure 6)                                                                 | 3.0             | 30               | 40             | 55      |      |
|                                 |                                                                            | 4.5             | 15               | 19             | 22      |      |
|                                 |                                                                            | 6.0             | 13               | 16             | 19      |      |
| t <sub>su</sub>                 | Minimum Setup Time, Clock to Clock Inhibit                                 | 2.0             | 75               | 95             | 110     | ns   |
|                                 | (Figure 7)                                                                 | 3.0             | 30               | 40             | 55      |      |
|                                 |                                                                            | 4.5             | 15               | 19             | 22      |      |
|                                 |                                                                            | 6.0             | 13               | 16             | 19      |      |
| t <sub>h</sub>                  | Minimum Hold Time, Serial Shift/Parallel Load to Parallel Data Inputs      | 2.0             | 5                | 5              | 5       | ns   |
| "                               | (Figure 4)                                                                 | 3.0             | 5                | 5              | 5       |      |
|                                 | (1.94.5.)                                                                  | 4.5             | 5                | 5              | 5       |      |
|                                 |                                                                            | 6.0             | 5                | 5              | 5       |      |
| t <sub>h</sub>                  | Minimum Hold Time, Clock (or Clock Inhibit) to Input SA                    | 2.0             | 5                | 5              | 5       | ns   |
| "                               | (Figure 5)                                                                 | 3.0             | 5                | 5              | 5       |      |
|                                 |                                                                            | 4.5             | 5                | 5              | 5       |      |
|                                 |                                                                            | 6.0             | 5                | 5              | 5       |      |
| t <sub>h</sub>                  | Minimum Hold Time, Clock (or Clock Inhibit) to Serial Shift/Parallel Load  | 2.0             | 5                | 5              | 5       | ns   |
|                                 | (Figure 6)                                                                 | 3.0             | 5                | 5              | 5       |      |
|                                 |                                                                            | 4.5             | 5                | 5              | 5       |      |
|                                 |                                                                            | 6.0             | 5                | 5              | 5       |      |
| t <sub>rec</sub>                | Minimum Recovery Time, Clock to Clock Inhibit                              | 2.0             | 75               | 95             | 110     | ns   |
|                                 | (Figure 7)                                                                 | 3.0             | 30               | 40             | 55      |      |
|                                 |                                                                            | 4.5             | 15               | 19             | 22      |      |
|                                 |                                                                            | 6.0             | 13               | 16             | 19      |      |
| t <sub>w</sub>                  | Minimum Pulse Width, Clock (or Clock Inhibit)                              | 2.0             | 70               | 90             | 100     | ns   |
|                                 | (Figure 1)                                                                 | 3.0             | 27               | 32             | 36      |      |
|                                 |                                                                            | 4.5             | 15               | 19             | 22      |      |
|                                 |                                                                            | 6.0             | 13               | 16             | 19      |      |
| t <sub>w</sub>                  | Minimum Pulse width, Serial Shift/Parallel Load                            | 2.0             | 70               | 90             | 100     | ns   |
| .,                              | (Figure 2)                                                                 | 3.0             | 27               | 32             | 36      |      |
|                                 | , - ,                                                                      | 4.5             | 15               | 19             | 22      |      |
|                                 |                                                                            | 6.0             | 13               | 16             | 19      |      |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times                                          | 2.0             | 1000             | 1000           | 1000    | ns   |
| 17.71                           | (Figure 1)                                                                 | 3.0             | 800              | 800            | 800     |      |
|                                 | ( .3 /                                                                     | 4.5             | 500              | 500            | 500     |      |
|                                 |                                                                            | 6.0             | 400              | 400            | 400     |      |

#### **PIN DESCRIPTIONS**

#### **INPUTS**

#### A, B, C, D, E, F, G, H (Pins 11, 12, 13, 14, 3, 4, 5, 6)

Parallel Data inputs. Data on these inputs are asynchronously entered in parallel into the internal flip-flops when the Serial Shift/Parallel Load input is low.

#### **SA (Pin 10)**

Serial Data input. When the Serial Shift/Parallel Load input is high, data on this pin is serially entered into the first stage of the shift register with the rising edge of the Clock.

#### **CONTROL INPUTS**

#### Serial Shift/Parallel Load (Pin 1)

Data-entry control input. When a high level is applied to this pin, data at the Serial Data input (SA) are shifted into the register with the rising edge of the Clock. When a low level is applied to this pin, data at the Parallel Data inputs are asynchronously loaded into each of the eight internal stages.

#### Clock, Clock Inhibit (Pins 2, 15)

Clock inputs. These two clock inputs function identically. Either may be used as an active-high clock inhibit. However, to avoid double clocking, the inhibit input should go high only while the clock input is high.

The shift register is completely static, allowing Clock rates down to DC in a continuous or intermittent mode.

#### **OUTPUTS**

### Q<sub>H</sub>, Q<sub>H</sub> (Pins 9, 7)

Complementary Shift Register outputs. These pins are the noninverted and inverted outputs of the eighth stage of the shift register.

#### **ORDERING INFORMATION**

| Device            | Package              | $Shipping^{\dagger}$ |
|-------------------|----------------------|----------------------|
| MC74HC165ANG      | PDIP-16<br>(Pb-Free) | 500 Units / Rail     |
| MC74HC165ADG      |                      | 48 Units / Rail      |
| MC74HC165ADR2G    | SOIC-16<br>(Pb-Free) | 2500 Units / Reel    |
| NLV74HC165ADR2G*  | (15 1100)            | 2500 Units / Reel    |
| MC74HC165ADTR2G   | TSSOP-16             | 2500 Units / Reel    |
| NLV74HC165ADTR2G* | (Pb-Free)            | 2500 Units / Reel    |
| MC74HC165AMNTWG   | QFN16                | 3000 Units / Reel    |
| MC74HC165AMN2TWG  | (Pb-Free)            | 3000 Units / Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

#### **SWITCHING WAVEFORMS**



SERIAL SHIFT/
PARALLEL LOAD  $t_{W}$  50% GND  $Q_{H} OR \overline{Q}_{H}$  50%

Figure 3. Serial-Shirt Mode

Figure 4. Parallel-Load Mode





Figure 5. Parallel-Load Mode

Figure 6. Parallel-Load Mode





Figure 7. Serial-Shift Mode

Figure 8. Serial-Shift Mode





Figure 9. Serial-Shift, Clock-Inhibit Mode

\*Includes all probe and jig capacitance

Figure 10. Test Circuit

### **EXPANDED LOGIC DIAGRAM**



#### **TIMING DIAGRAM**









**BOTTOM VIEW** 

**DATE 11 DEC 2008** 

#### NOTES

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSIONS & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN
- 0.15 AND 0.30 MM FROM TERMINAL.
  COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIN | IETERS |
|-----|--------|--------|
| DIM | MIN    | MAX    |
| Α   | 0.80   | 1.00   |
| A1  | 0.00   | 0.05   |
| A3  | 0.20   | REF    |
| b   | 0.20   | 0.30   |
| D   | 2.50   | BSC    |
| D2  | 0.85   | 1.15   |
| E   | 3.50   | BSC    |
| E2  | 1.85   | 2.15   |
| е   | 0.50   | BSC    |
| K   | 0.20   |        |
| L   | 0.35   | 0.45   |
| L1  |        | 0.15   |

#### **GENERIC MARKING DIAGRAM\***



= Specific Device Code XXXX Α = Assembly Location

= Wafer Lot L Υ = Year W = Work Week

(Note: Microdot may be in either location)

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■" may or may not be present. Some products may not follow the Generic Marking.

#### **RECOMMENDED SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: | 98AON36347E          | Electronic versions are uncontrolled except when accessed directly from the Document<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | QFN16, 2.5X3.5, 0.5P |                                                                                                                                                                         | PAGE 1 OF 1 |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.





#### SOIC-16 CASE 751B-05 **ISSUE K**

**DATE 29 DEC 2006** 

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD DESCRIPTION AND BEAUTIMENT OF THE PROPERTY OF

- PROTRUSION.
  MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
- DIMENSION D DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INCHES    |       |  |  |
|-----|--------|--------|-----------|-------|--|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |  |
| Α   | 9.80   | 10.00  | 0.386     | 0.393 |  |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |  |
| C   | 1.35   | 1.75   | 0.054     | 0.068 |  |  |
| D   | 0.35   | 0.49   | 0.014     | 0.019 |  |  |
| F   | 0.40   | 1.25   | 0.016     | 0.049 |  |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |  |
| 7   | 0.19   | 0.25   | 0.008     | 0.009 |  |  |
| K   | 0.10   | 0.25   | 0.004     | 0.009 |  |  |
| M   | 0°     | 7°     | 0°        | 7°    |  |  |
| Р   | 5.80   | 6.20   | 0.229     | 0.244 |  |  |
| R   | 0.25   | 0.50   | 0.010     | 0.019 |  |  |



| 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10. | COLLECTOR BASE EMITTER NO CONNECTION EMITTER BASE COLLECTOR COLLECTOR BASE EMITTER NO CONNECTION | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10. | CATHODE ANODE NO CONNECTION CATHODE CATHODE NO CONNECTION ANODE CATHODE CATHODE CATHODE ANODE NO CONNECTION | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10. | COLLECTOR, DYE #1 BASE, #1 EMITTER, #1 COLLECTOR, #1 COLLECTOR, #2 BASE, #2 EMITTER, #2 COLLECTOR, #2 COLLECTOR, #3 BASE, #3 EMITTER, #3 | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | COLLECTOR, #3 COLLECTOR, #4 COLLECTOR, #4 COLLECTOR, #4 BASE, #4 EMITTER, #4 BASE, #3 | 1                                      |                                                 |
|-----------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------------|
| 12.                                                 | EMITTER<br>BASE                                                                                  |                                                     | CATHODE<br>CATHODE                                                                                          | 12.                                                 |                                                                                                                                          | 12.                                          |                                                                                       | RECO                                   | MMENDED                                         |
| 13.<br>14.                                          | COLLECTOR                                                                                        | 13.                                                 | NO CONNECTION                                                                                               | 13.                                                 | COLLECTOR, #4<br>BASE, #4                                                                                                                | 13.<br>14.                                   | BASE, #2<br>EMITTER, #2                                                               |                                        |                                                 |
| 15.                                                 | EMITTER                                                                                          |                                                     | ANODE                                                                                                       |                                                     | EMITTER, #4                                                                                                                              | 15.                                          | BASE, #1                                                                              | SOLDERING                              | G FOOTPRINT*                                    |
| 16.                                                 |                                                                                                  |                                                     | CATHODE                                                                                                     |                                                     | COLLECTOR, #4                                                                                                                            |                                              | EMITTER, #1                                                                           |                                        | 8X                                              |
|                                                     | 002220.0                                                                                         |                                                     | 0,111002                                                                                                    |                                                     | 0022201011,#1                                                                                                                            |                                              |                                                                                       | ــــــــــــــــــــــــــــــــــــــ | 6.40 <del></del>                                |
| STYLE 5:                                            |                                                                                                  | STYLE 6:                                            |                                                                                                             | STYLE 7:                                            |                                                                                                                                          |                                              |                                                                                       |                                        | 0.40                                            |
|                                                     | DRAIN, DYE #1                                                                                    |                                                     | CATHODE                                                                                                     |                                                     | SOURCE N-CH                                                                                                                              |                                              |                                                                                       |                                        | 16X 1.12 <                                      |
| 2.                                                  | DRAIN, #1                                                                                        |                                                     | CATHODE                                                                                                     | 2.                                                  | COMMON DRAIN (OUTPU                                                                                                                      | T)                                           |                                                                                       |                                        |                                                 |
| 3.                                                  | DRAIN, #2                                                                                        | 3.                                                  | CATHODE                                                                                                     | 3.                                                  | COMMON DRAIN (OUTPU                                                                                                                      |                                              |                                                                                       | □ 1                                    | 16                                              |
| 4.                                                  | DRAIN, #2                                                                                        | 4.                                                  | CATHODE                                                                                                     | 4.                                                  | GATE P-CH                                                                                                                                | •,                                           | 1                                                                                     | <i>'</i> ==                            |                                                 |
| 5.                                                  | DRAIN, #3                                                                                        | 5.                                                  | CATHODE                                                                                                     | 5.                                                  | COMMON DRAIN (OUTPU                                                                                                                      | T)                                           | _                                                                                     |                                        |                                                 |
| 6.                                                  | DRAIN, #3                                                                                        | 6.                                                  | CATHODE                                                                                                     | 6.                                                  | COMMON DRAIN (OUTPU                                                                                                                      | T)                                           | 16X                                                                                   | <del></del>                            |                                                 |
| 7.                                                  | DRAIN, #4                                                                                        | 7.                                                  | CATHODE                                                                                                     | 7.                                                  | COMMON DRAIN (OUTPU                                                                                                                      | T)                                           | 0.58 <sup>_1</sup>                                                                    |                                        | ;                                               |
| 8.                                                  | DRAIN, #4                                                                                        | 8.                                                  | CATHODE                                                                                                     | 8.                                                  | SOURCE P-CH                                                                                                                              |                                              |                                                                                       |                                        | <u> </u>                                        |
| 9.                                                  | GATE, #4                                                                                         | 9.                                                  | ANODE                                                                                                       | 9.                                                  | SOURCE P-CH                                                                                                                              |                                              |                                                                                       |                                        |                                                 |
| 10.                                                 | SOURCE, #4                                                                                       | 10.                                                 | ANODE                                                                                                       | 10.                                                 | COMMON DRAIN (OUTPU                                                                                                                      |                                              | -                                                                                     | <del></del>                            | <del>_</del>                                    |
| 11.                                                 | GATE, #3                                                                                         | 11.                                                 |                                                                                                             | 11.                                                 | COMMON DRAIN (OUTPU                                                                                                                      |                                              |                                                                                       |                                        |                                                 |
| 12.                                                 | SOURCE, #3                                                                                       |                                                     | ANODE                                                                                                       | 12.                                                 | COMMON DRAIN (OUTPU                                                                                                                      | T)                                           |                                                                                       |                                        |                                                 |
| 13.                                                 | GATE, #2                                                                                         | 13.                                                 |                                                                                                             | 13.                                                 | GATE N-CH                                                                                                                                | _                                            |                                                                                       |                                        |                                                 |
| 14.                                                 | SOURCE, #2                                                                                       |                                                     | ANODE                                                                                                       | 14.                                                 | COMMON DRAIN (OUTPU                                                                                                                      |                                              |                                                                                       |                                        | ¦                                               |
| 15.                                                 | GATE, #1                                                                                         |                                                     | ANODE                                                                                                       | 15.                                                 | COMMON DRAIN (OUTPU                                                                                                                      | 1)                                           |                                                                                       |                                        | <del>                                    </del> |
| 16.                                                 | SOURCE, #1                                                                                       | 16.                                                 | ANODE                                                                                                       | 16.                                                 | SOURCE N-CH                                                                                                                              |                                              |                                                                                       |                                        |                                                 |
|                                                     |                                                                                                  |                                                     |                                                                                                             |                                                     |                                                                                                                                          |                                              |                                                                                       | 8                                      | 9 + - + - +                                     |

\*For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: 98ASB42566B |         | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:                 | SOIC-16 |                                                                                                                                                                                     | PAGE 1 OF 1 |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.



**DATE 19 OCT 2006** 



#### NOTES

- DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT
- EXCEED 0.15 (0.006) PER SIDE.
  DIMENSION B DOES NOT INCLUDE
  INTERLEAD FLASH OR PROTRUSION.
- INTERLEAD FLASH OR PROTRUSION.
  INTERLEAD FLASH OR PROTRUSION SHALL
  NOT EXCEED 0.25 (0.010) PER SIDE.
  DIMENSION K DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABILE DAMBAR
  PROTRUSION SHALL BE 0.08 (0.003) TOTAL
  IN EXCESS OF THE K DIMENSION AT
  MAXIMUM MATERIAL CONDITION.
  TERMINIAL NILMBERS ADE SUCIUMI ECIP.
- TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
- DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN            | IETERS | INCHES    |       |  |
|-----|-------------------|--------|-----------|-------|--|
| DIM | MIN               | MAX    | MIN       | MAX   |  |
| Α   | 4.90              | 5.10   | 0.193     | 0.200 |  |
| В   | 4.30              | 4.50   | 0.169     | 0.177 |  |
| С   |                   | 1.20   |           | 0.047 |  |
| D   | 0.05              | 0.15   | 0.002     | 0.006 |  |
| F   | 0.50              | 0.75   | 0.020     | 0.030 |  |
| G   | 0.65 BSC          |        | 0.026 BSC |       |  |
| Н   | 0.18              | 0.28   | 0.007     | 0.011 |  |
| 7   | 0.09              | 0.20   | 0.004     | 0.008 |  |
| J1  | 0.09              | 0.16   | 0.004     | 0.006 |  |
| K   | 0.19              | 0.30   | 0.007     | 0.012 |  |
| K1  | 0.19              | 0.25   | 0.007     | 0.010 |  |
| L   | 6.40 BSC 0.252 BS |        | BSC       |       |  |
| NA. | 00                | 00     | 0.0       | 0     |  |

#### **RECOMMENDED** SOLDERING FOOTPRINT\*



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **GENERIC** MARKING DIAGRAM\*



= Specific Device Code XXXX Α = Assembly Location

= Wafer Lot L = Year W = Work Week G or • = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98ASH70247A Electronic versions are uncontrolled except when accessed directly from the Document Reprinted versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |             |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|--|
| DESCRIPTION:     | TSSOP-16                                                                                                                                                                           |  | PAGE 1 OF 1 |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages, onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales



# 单击下面可查看定价,库存,交付和生命周期等信息

>>ON Semiconductor(安森美)