#### Notification about the transfer of the semiconductor business

The semiconductor business of Panasonic Corporation was transferred on September 1, 2020 to Nuvoton Technology Corporation (hereinafter referred to as "Nuvoton"). Accordingly, Panasonic Semiconductor Solutions Co., Ltd. became under the umbrella of the Nuvoton Group, with the new name of Nuvoton Technology Corporation Japan (hereinafter referred to as "NTCJ").

In accordance with this transfer, semiconductor products will be handled as NTCJ-made products after September 1, 2020. However, such products will be continuously sold through Panasonic Corporation.

Publisher of this Document is NTCJ.

If you would find description "Panasonic" or "Panasonic semiconductor solutions", please replace it with NTCJ.

Except below description page
 "Request for your special attention and precautions in using the technical information and semiconductors described in this book"

Nuvoton Technology Corporation Japan

# Panasonic \_\_\_\_\_

#### MIP3530MTSCF

| Туре               | Silicon MOSFET type Integrated Circ | Silicon MOSFET type Integrated Circuit |        |  |  |
|--------------------|-------------------------------------|----------------------------------------|--------|--|--|
| Application        | For Switching Power Supply Control  | For Switching Power Supply Control     |        |  |  |
| Structure          | CMOS type                           | CMOS type                              |        |  |  |
| Equivalent Circuit | See Fig. 9                          |                                        |        |  |  |
| Package            | DIP7-A1-B                           | Marking                                | MIP353 |  |  |

#### A . ABSOLUTE MAXIMUM RATINGS (Ta=25 ±3)

| NO. | Item                | Symbol | Ratings      | Unit | Note                                        |
|-----|---------------------|--------|--------------|------|---------------------------------------------|
| 1   | DRAIN Voltage       |        |              |      |                                             |
|     |                     | V D    | - 0.3 ~ 700  | V    | 1:                                          |
| 2   | VDD Voltage         |        |              |      | It is guaranteed within the pulse as below. |
|     |                     | VDD    | - 0.3 ~ 8    | V    | Leading Edge Blanking                       |
| 3   | Feedback Voltage    |        |              |      | Pulse + Current Limit                       |
|     |                     | VFB    | - 0.3 ~ 6    | V    | Delay<br>ton(BLK) + td(OCL)                 |
| 4   | Feedback Current    |        |              |      | ton(BER) · ta(OOE)                          |
|     |                     | IF B   | 500          | uA   |                                             |
| 5   | f Voltage           |        |              |      |                                             |
|     |                     | Vf     | - 0.3 ~ 8    | V    |                                             |
| 6   | CL Voltage          |        |              |      |                                             |
|     |                     | VCL    | - 0.3 ~ 8    | V    |                                             |
| 7   | Output Peak Current |        |              |      |                                             |
|     |                     | IDP    | 1.3          | Α    |                                             |
| 8   | Channel Temperature |        |              |      |                                             |
|     |                     | T c h  | 150          |      |                                             |
| 9   | Storage Temperature |        |              |      |                                             |
|     |                     | Tstg   | - 55 ~ + 150 |      |                                             |

| B FLECTRICAL CHARACTERISTICS | Measure Condition (TC=25 | +3) |
|------------------------------|--------------------------|-----|

| No.   | ltem                              | Symbol   | Measure Condition<br>(See Fig. 1)                                  | Тур. | Min. | Max. | Unit  |
|-------|-----------------------------------|----------|--------------------------------------------------------------------|------|------|------|-------|
| [CONT | FROL FUNCTIONS] *Design Guarantee | tem      |                                                                    |      |      |      |       |
| 1     | Output Frequency                  | fosc     | VD=5V, VDD=VDD(ON)+0.1V, IFB=30uA<br>Vf=VDD, VCL=0V, after dis_OLP | 43.5 | 39   | 48   | kHz   |
| 2     | Jitter Frequency Deviation        | f        | VD=5V, VDD=VDD(ON)+0.1V, IFB=30uA<br>Vf=VDD, VCL=0V, after dis_OLP | 3    | 1.2  | 4.8  | k H z |
| *3    | Jitter Frequency Modulation Rate  | fM       | VD=5V, VDD=VDD(ON)+0.1V, IFB=30uA<br>Vf=VDD, VCL=0V, after dis_OLP | 150  | -    | -    | Hz    |
| 4     | Maximum Duty Cycle                | MAXDC    | VD=5V, VDD=VDD(ON)+0.1V, IFB=30uA<br>Vf=VDD, VCL=0V, after dis_OLP | 70   | 65   | 75   | %     |
| 5     | VDD Start Voltage                 | VDD(ON)  | VD=5V, IFB=30uA, VCL=0V, Vf=VDD                                    | 5.9  | 5.4  | 6.4  | V     |
| 6     | VDD Stop Voltage                  | VDD(OFF) | VD=5V, IFB=30uA, VCL=0V, Vf=VDD                                    | 4.9  | 4.4  | 5.4  | V     |
| 7     | VDD Hysteresis                    | VDDHYS   | VDD(ON)-VDD(OFF)                                                   | 1.0  | 0.5  | 1.5  | V     |

# Panasonic \_\_\_\_\_

#### MIP3530MTSCF

| No. | Item                               | Symbol   | Measure Condition<br>(See Fig. 1)                                   | Тур. | Min.  | Max. | Unit  |
|-----|------------------------------------|----------|---------------------------------------------------------------------|------|-------|------|-------|
| 8   | VDD Clamp Voltage                  | VDD(CLP) | IDD=10mA                                                            | 7.4  | 6.9   | 7.9  | V     |
| 9   | Feedback Threshold Current         | IFB1     | ON OFF, VD=5V,<br>VDD=VDD(ON)+0.1V, Vf=VDD, VCL=0V                  | 97   | 57    | 137  | uA    |
| 10  | Feedback Hysteresis Current        | IFBHYS   | VD=5V, VDD=VDD(ON)+0.1V,<br>Vf=VDD, VCL=0V                          | 2.5  | -     | -    | uA    |
| 11  | Feedback Pin Voltage               | VFB1     | VD=5V, VDD=VDD(ON)+0.1V, IFB=IFB1, Vf=VDD, VCL=0V                   | 1.9  | 1.6   | 2.2  | V     |
|     |                                    | VFB      | VD=5V, VDD=VDD(ON)+0.1V, IFB=80uA,<br>Vf=VDD, VCL=0V                | 1.8  | 1.5   | 2.1  | V     |
| 12  | Supply Current before start-up     | IDD(SB)  | VD=5V, VDD=VDD(ON)-0.3V, Vf=VDD, VCL=0V, FB:OPEN                    | 350  | 170   | 530  | uA    |
| 13  | Supply Current                     | IDD      | VD=5V, VDD=VDD(ON)+0.1V, IFB=30uA,<br>Vf=VDD, VCL=0V                | 510  | 250   | 750  | uА    |
| 14  | Supply Current at light load       | IDD(OFF) | VD=5V, VDD=VDD(ON)+0.1V,<br>IFB=IFB1+5uA, Vf=VDD, VCL=0V            | 550  | 300   | 800  | uА    |
| 15  | VDD Charging Current               | lch1     | VDD=0V, VD=40V, FB, CL, f: OPEN                                     | -8.5 | -13.6 | -4.1 | mA    |
|     |                                    | lch2     | VDD=5V, VD=40V, FB, CL, f: OPEN                                     | -5.3 | -8.5  | -2.1 | mA    |
| 16  | f Pin Threshold Voltage            | Vf1      | VDD=VDD(ON)+0.1V,<br>fosc:foscL foscH                               | 1.25 | 0.65  | 1.85 | V     |
| 17  | f Pin current before start-up      | lf1      | VDD=VDD(ON)-0.1V,<br>Vf=0V                                          | -50  | -70   | -30  | uA    |
| 18  | f Pin threshold current            | If2      | VDD=VDD(ON), VD=5V, IFB=30uA fosc:fosc foscH                        | -29  | -44   | -14  | uA    |
| 19  | f Pin Voltage for foscH change     | Vf2      | VDD=VDD(ON)+0.1 V,<br>If=If2                                        | 2.3  | 2     | 2.6  | V     |
| 20  | f Pin Short current                | If_GND   | VDD=VDD(ON)+0.1V,<br>Vf=0V                                          | -22  | -37   | -7   | uA    |
| 21  | f Pin Voltage                      | Vf       | VD=5V, VDD=VDD(ON)+0.1V,<br>If=-50uA                                | 2.25 | 1.55  | 2.85 | V     |
| 22  | CL Pin Threshold Voltage           | VCL1     | VDD=VDD(ON)+0.1V,<br>ILIMIT:ILIMIT ILIMIT_M                         | 1.35 | 0.75  | 1.95 | V     |
| 23  | CL Pin current before start-up     | ICL1     | VDD=VDD(ON)-0.4V,<br>VCL=0V                                         | -50  | -70   | -30  | uA    |
| 24  | CL Pin threshold current           | ICL2     | VDD=VDD(ON)+0.1V,<br>ILIMIT:ILIMIT_L ILIMIT_M                       | -29  | -44   | -14  | uA    |
| 25  | CL Pin Voltage for ILIMIT_M change | VCL2     | VDD=VDD(ON)+0.1V,<br>ICL=ICL2                                       | 2.35 | 1.75  | 2.95 | V     |
| 26  | CL Pin Short current               | ICL_GND  | VDD=VDD(ON)+0.1V,<br>VCL=0V                                         | -22  | -37   | -7   | uA    |
| 27  | CL Pin Voltage                     | VCL      | VDD=VDD(ON)+0.1V,<br>ICL=-50uA                                      | 2.3  | 1.6   | 2.9  | V     |
| 28  | Output Frequency High              | foscH    | VD=5V,VDD=VDD(ON)+0.1V, IFB=30uA, If = -50uA, VCL=0V, after dis_OLP | 64   | 57.5  | 70.5 | k H z |
| 29  | Jitter Freq deviation at foscH     | fH       | VD=5V,VDD=VDD(ON)+0.1V, IFB=30uA, If = -50uA, VCL=0V, after dis_OLP | 4    | 1.6   | 6.4  | kHz   |

# Panasonic \_\_\_\_\_

#### MIP3530MTSCF

| No.   | Item                                          | Symbol    | Measure Condition<br>(See Fig. 1)                                                                                   | Тур. | Min.  | Max.       | Unit     |
|-------|-----------------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------|------|-------|------------|----------|
| *30   | Jitter Freq Modulation Rate at foscH          | fMH       | VD=5V,VDD=VDD(ON)+0.1V, IFB=30uA,<br>If = -50uA, VCL=0V, after dis_OLP                                              |      | -     | -          | Hz       |
| 31    | Output Frequency Low                          | foscL     | VD=5V,VDD=VDD(ON)+0.1V, IFB=30uA, Vf=0V, VCL=0V, after dis_OLP                                                      | 24   | 22    | 26         | kHz      |
| 32    | Jitter Freq deviation at foscL                | fL        | VD=5V,VDD=VDD(ON)+0.1V, IFB=30uA, Vf=0V, VCL=0V, after dis_OLP                                                      | 1.5  | 0.6   | 2.4        | kHz      |
| *33   | Jitter Freq Modulation Rate at foscL          | fML       | VD=5V,VDD=VDD(ON)+0.1V, IFB=30uA, Vf=0V, VCL=0V, after dis_OLP                                                      | 100  | -     | -          | Hz       |
| [CIRC | UIT PROTECTIONS]                              |           |                                                                                                                     |      |       |            |          |
| 34    | Self Protection Current Limit                 | ILIMIT    | VDD=VDD(ON)+0.1V, *See Fig. 7<br>Vf=VDD, VCL=0V, FB:OPEN, DUTY=30%                                                  | 0.5  | 0.46  | 0.54       | A        |
| *35   | Drain current at Light Load                   | ID(OFF)   | VDD=VDD(ON)+0.1V, IFB=IFB1-IFBHYS,<br>Vf=VDD, VCL=0V, DUTY =30% *See Fig. 4                                         | 100  | 40    | 160        | mA       |
| *36   | OLP Detection Blanking Time                   | dis_OLP   | VD=40V, Vf=VDD, VCL=0V,<br>VDD, FB:OPEN                                                                             | 16   | 8     | 25         | ms       |
| 37    | Self Protection Current ILIMIT_M              | ILIMIT_M  | VDD=VDD(ON)+0.1V, *See Fig. 4<br>Vf=VDD, ICL=-50uA, FB:OPEN, DUTY=30%                                               | 0.4  | 0.362 | 0.438      | А        |
| *38   | Drain current at Light Load of ILIMIT_M       | ID(OFF)_M | VDD=VDD(ON)+0.1V, IFB=IFB1-IFBHYS,<br>Vf=VDD, ICL=-50uA,DUTY =30% *See Fig. 4                                       | 73   | 28    | 118        | mA       |
| 39    | Self Protection Current ILIMIT_L              | ILIMIT_L  | VDD=VDD(ON)+0.1V, *See Fig. 4<br>Vf=VDD, VCL=VDD, FB:OPEN, DUTY=30%                                                 | 0.29 | 0.263 | 0.318      | А        |
| 40    | Drain current at Light Load_L                 | ID(OFF)_L | VDD=VDD(ON)+0.1V, IFB=IFB1-IFBHYS,<br>Vf=VDD, VCL=VDD, DUTY =30% *See Fig. 4                                        | 50   | 20    | 80         | mA       |
| 41    | VDD current at latch stop                     | IDD(OV)   | VD=5V, IFB=30uA,<br>VCL=0V, Vf=0V                                                                                   | 32   | 22    | 42         | mA       |
| 42    | FB current at detecting OLP                   | IFB(OLP)  | VD=20V, VCL=0V, Vf=VDD,<br>VDD:OPEN                                                                                 | 11.5 | 6     | 17         | uA       |
| 43    | Timer intermittent function                   | TIMER     | VDD(ON) VDD(OFF), See Fig. 5<br>VD=45V, IFB <ifb(olp),< td=""><td>8</td><td>-</td><td>-</td><td>-</td></ifb(olp),<> | 8    | -     | -          | -        |
| 44    | Timer intermittent function disabled at MAXDC | TIMER2    | VDD(ON) VDD(OFF), See Fig. 6 IFB <ifb(olp), duty="MAXDC&lt;/td"><td>1</td><td>_</td><td>_</td><td></td></ifb(olp),> | 1    | _     | _          |          |
| 45    | Power-up Reset Threshold Voltage              | VDDreset  | II BAI B(OLI ), BOTT-MINADO                                                                                         | 2.6  | 1.8   |            | -<br>V   |
| *46   | Over Temperature Protection                   | OTP       |                                                                                                                     | 140  | 130   | 3.5<br>150 | V        |
| *47   | OTP Hysteresis                                | OTP       |                                                                                                                     | 70   | -     | -          |          |
| [OUTF | PUT)                                          |           |                                                                                                                     | 70   |       |            | <u> </u> |
| *48   | Leading Edge Blanking Delay                   | ton(BLK)  | VDD=VDD(ON)+0.1V, IFB=30uA,<br>Vf=VDD, VCL=0V                                                                       | 300  | 240   | 360        | ns       |
| *49   | Current Limit Delay                           | td(OCL)   |                                                                                                                     | 70   | 20    | 120        | ns       |
| 50    | ON-State Resistance                           | RDS(ON)   | IDS=100mA                                                                                                           | 9.2  | -     | 11.6       |          |
| 51    | Breakdown Voltage                             | VDSS      | VDD=7.9V, ID=100uA,<br>VFB=0V, Vf=VDD, VCL=0V                                                                       | -    | 700   | -          | V        |

Page 3 of 9

# **Panasonic**

#### MIP3530MTSCF

| No.   | Item                                        | Symbol     | Measure Condition<br>(See Fig. 1)                                | Тур. | Min.  | Max.  | Unit |
|-------|---------------------------------------------|------------|------------------------------------------------------------------|------|-------|-------|------|
| 52    | OFF-State Current                           | IDSS       | VDD=7.9V, VDS=650V,<br>VFB=0V, Vf=VDD, VCL=0V                    | 8    | -     | 25    | uA   |
| 53    | Rise Time                                   | tr         | VD=5V, VDD=VDD(ON)+0.1V,<br>IFB=30uA, Vf=VDD, VCL=0V *See Fig. 8 | 75   | -     | -     | ns   |
| 54    | Fall Time                                   | tf         | VD=5V, VDD=VDD(ON)+0.1V,<br>IFB=30uA, Vf=VDD, VCL=0V *See Fig. 8 | 40   | -     | -     | ns   |
| (SUPF | PLY]                                        |            |                                                                  |      |       |       |      |
| 55    | Drain Supply Voltage                        | VD(MIN)    | IFB=30uA, Vf=VDD, VCL=0V, VDD:OPEN                               | 10   | -     | 35    | ٧    |
| [CON  | TROL FUNCTIONS during VDD=VDD(CLA           | AMP)]      |                                                                  |      |       |       |      |
| 56    | Output Frequency at CLAMP                   | foscC      | VD=5V, VDD=VDD(CLP)-0.1V,<br>IFB=30uA, Vf=VDD, VCL=0V            | 48   | 42    | 54    | kHz  |
| 57    | Jitter Freq Deviation at CLAMP              | fC         | VD=5V, VDD=VDD(CLP)-0.1V,<br>IFB=30uA, Vf=VDD, VCL=0V            | 5    | 2     | 8     | kHz  |
| *58   | Jitter Freq Modulation Rate at CLAMP        | fMC        | VD=5V, VDD=VDD(CLP)-0.1V,<br>IFB=30uA, Vf=VDD, VCL=0V            | 100  | -     | -     | Hz   |
| [CIRC | [CIRCUIT PROTECTIONS during VDD=VDD(CLAMP)] |            |                                                                  |      |       |       |      |
| 59    | Self Protection Current Limit at Clamp      | ILIMIT_C   | VDD=VDD(CLP)-0.1V,<br>Vf=VDD, VCL=0V, FB:OPEN, DUTY=30%          | 0.55 | 0.495 | 0.605 | А    |
| [OUTF | PUT during VDD=VDD(CLAMP)]                  |            |                                                                  |      | •     |       | •    |
| *60   | Leading Edge Blanking Delay at CLAMP        | ton(BLK)_C | VDD=VDD(CLP)-0.1V, IFB=30uA,<br>Vf=VDD, VCL=0V                   | 360  | 290   | 430   | ns   |
|       |                                             |            |                                                                  |      |       |       | _    |

[Fig. 1: Measure Circuit]



### **Panasonic**

[Fig.2: fosc, f,fm measurement]



[Fig. 3: fosc, ILIMIT setting method through f, CL terminals]

Depending upon selection at f terminal and CL terminal, according to description below ~ , would output frequency (fosc) or overcurrent protection detection (ILIMIT) based on the setting in the below-mentioned table.

Connection to S terminal

Resistor (47kΩ) connected between S terminal(\*)

Connection to VDD terminal

(\*) Please use resistor of  $47k\Omega$  (tolerance: within  $\pm 5\%$ )

| f                  | fosc (kHz) |
|--------------------|------------|
| S                  | foscL      |
| resistor<br>(47k ) | foscH      |
| VDD                | fosc       |

| CL                 | ILIMIT (A) |
|--------------------|------------|
| S                  | ILIMIT     |
| resistor<br>(47k ) | ILIMIT_M   |
| VDD                | ILIMIT_L   |

[Fig.4: FB current IFB vs Drain peak current IDp characteristic]



Doc No. TD4-EA-01865

Revision. 2

### **Panasonic**

#### MIP3530MTSCF

[Fig.5: Terminal waveforms during timer intermittent operation due to the overload protection]



[Fig. 6: Terminal waveforms when MAXDC is detected which makes timer intermittent operation becomes invalid]

Though FB current is below IFB(OLP) which indicates the detection of overload state, if the ON duty of the Drain current is operating at MAXDC, Drain oscillation will occur in every rise and fall cycle of the VDD terminal.



Page 6 of 9

## **Panasonic**

[Fig.7: ILIMIT measurement]



 $^{\star}$  Load L, R during the ILIMIT measurement are: L=100uH, Rd=130 $\Omega$ 

[Fig.8: tr,tf measurement]



#### MIP3530MTSCF

## **Panasonic**

[Fig.9: Block Diagram]



[Fig. 10: Pin Layout]



| Pin No.  | No. Pin Name |  |
|----------|--------------|--|
| 1        | f            |  |
| 2        | VDD          |  |
| 3        | CL           |  |
| 4        | FB           |  |
| 5        | Drain        |  |
| 6        | -            |  |
| 7 Source |              |  |
| 8 Source |              |  |

### **Panasonic**

#### MIP3530MTSCF

#### [Usage Precaution 1]

Connect a ceramic capacitor with value >0.1 µ F between VDD pin and GND.

#### [Usage Precaution 2]

The IPD has risks for break-down or burst or giving off smoke in following conditions. Avoid the following use.

Fuse should be added at the input side or connect zener diode between control pins and GND, etc as a countermeasure to pass regulatory Safety Standard. Concrete countermeasure could be provided individually. However, customer should make the final judgment.

- (1) Reverse the DRAIN pin and VDD pin connection to the power supply board
- (2) DRAIN pin short to VDD pin.
- (3) DRAIN pin short to FB pin.
- (4) DRAIN pin short to CL pin.
- (5) DRAIN pin short to f pin.
- (6) VDD pin short to FB pin.
- (7) FB pin short to CL pin.
- (8) FB pin short to f pin.
- (9) CL pin short to f pin

# Request for your special attention and precautions in using the technical information and semiconductors described in this book

- (1) If any of the products or technical information described in this book is to be exported or provided to non-residents, the laws and regulations of the exporting country, especially, those with regard to security export control, must be observed.
- (2) The technical information described in this book is intended only to show the main characteristics and application circuit examples of the products. No license is granted in and to any intellectual property right or other right owned by Panasonic Corporation, Nuvoton Technology Corporation Japan or any other company. Therefore, no responsibility is assumed by our company as to the infringement upon any such right owned by any other company which may arise as a result of the use of technical information de-scribed in this book.
- (3) The products described in this book are intended to be used for general applications (such as office equipment, communications equipment, measuring instruments and household appliances), or for specific applications as expressly stated in this book.
  - Please consult with our sales staff in advance for information on the following applications, moreover please exchange documents separately on terms of use etc.: Special applications (such as for in-vehicle equipment, airplanes, aerospace, automotive equipment, traffic signaling equipment, combustion equipment, medical equipment and safety devices) in which exceptional quality and reliability are required, or if the failure or malfunction of the products may directly jeopardize life or harm the human body.
  - Unless exchanging documents on terms of use etc. in advance, it is to be understood that our company shall not be held responsible for any damage incurred as a result of or in connection with your using the products described in this book for any special application.
- (4) The products and product specifications described in this book are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most upto-date Product Standards in advance to make sure that the latest specifications satisfy your requirements.
- (5) When designing your equipment, comply with the range of absolute maximum rating and the guaranteed operating conditions (operating power supply voltage and operating environment etc.). Especially, please be careful not to exceed the range of absolute maximum rating on the transient state, such as power-on, power-off and mode-switching. Otherwise, we will not be liable for any defect which may arise later in your equipment.
  Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products.
- (6) Comply with the instructions for use in order to prevent breakdown and characteristics change due to external factors (ESD, EOS, thermal stress and mechanical stress) at the time of handling, mounting or at customer's process. We do not guarantee quality for disassembled products or the product re-mounted after removing from the mounting board. When using products for which damp-proof packing is required, satisfy the conditions, such as shelf life and the elapsed time since first opening the packages.
- (7) When reselling products described in this book to other companies without our permission and receiving any claim of request from the resale destination, please understand that customers will bear the burden.
- (8) This book may be not reprinted or reproduced whether wholly or partially, without the prior written permission of our company.

No.070920

#### 单击下面可查看定价,库存,交付和生命周期等信息

>>Panasonic(松下)