#### Notification about the transfer of the semiconductor business

The semiconductor business of Panasonic Corporation was transferred on September 1, 2020 to Nuvoton Technology Corporation (hereinafter referred to as "Nuvoton"). Accordingly, Panasonic Semiconductor Solutions Co., Ltd. became under the umbrella of the Nuvoton Group, with the new name of Nuvoton Technology Corporation Japan (hereinafter referred to as "NTCJ").

In accordance with this transfer, semiconductor products will be handled as NTCJ-made products after September 1, 2020. However, such products will be continuously sold through Panasonic Corporation.

Publisher of this Document is NTCJ.

If you would find description "Panasonic" or "Panasonic semiconductor solutions", please replace it with NTCJ.

Except below description page
 "Request for your special attention and precautions in using the technical information and semiconductors described in this book"

Nuvoton Technology Corporation Japan



## 1.1 Overview

#### 1.1.1 Overview

The MN103S is a 32-bit microcontroller combining ease of use intended for programs development in the C language with a simple, high-performance architecture made possible through pursuit of cost performance.

Built around a compact 32-bit CPU with a basic instruction word length of 1 byte, this LSI includes internal memory for instructions and data, DMA controller, a clock generator, bus controller, interrupt controller, watchdog timer, standard peripheral circuitry such as timers and serial interfaces, PWM circuit best suited to controlling 3-phase motors and A/D converters for motor position control. The MN103S Series' high-speed CPU coupled with abundance of peripheral features provides an easy means of developing low-cost, high-performance and multifunctional system on LSI for motor and power control applications requiring fast response - a feature previously unavailable with conventional microcontrollers.

## 1.1.2 Product Summary

This manual describes the following models.

Table:1.1.1 Product Summary

| Model      | ROM<br>Size | RAM<br>Size | Pins          | Timer<br>(8bit/16bit) | PWM | Serial I/F | A/D | VGA |  |
|------------|-------------|-------------|---------------|-----------------------|-----|------------|-----|-----|--|
| MN103SFJ7A | 32KB        | 2KB         | TQFP 48 pin   | 8/1                   | 1   | 2          | 2   | -   |  |
| MN103SFN0D | 64KB        | 4KB         |               |                       |     |            |     |     |  |
| MN103SFN0X | 04ND        | 8KB         | QFP 44 pin    | 8/2                   | 1   | 2          | 2   | -   |  |
| MN103SFN0G | 128KB       | 6KB         | TQFP 48 pin   | 0/2                   | !   |            |     |     |  |
| MN103SFN0Y | 120110      | 8KB         |               |                       |     |            |     |     |  |
| MN103SFN1D | 64KB        | 4KB         |               |                       |     |            |     |     |  |
| MN103SFN1X | UTIND       | 8KB         | TQFP 64 pin   | 12/3                  | 2   | 3          | 2   | -   |  |
| MN103SFN1G | 128KB       | 6KB         | LQFP 64 pin   | 12/0                  | 2   |            |     |     |  |
| MN103SFN1Y | 120110      | 8KB         |               |                       |     |            |     |     |  |
| MN103SFN2D | 64KB        | 4KB         |               | 12/5                  |     |            |     | -   |  |
| MN103SFN2X | OTIND       | 8KB         | TQFP 80 pin   |                       | 2   | 3          | 2   |     |  |
| MN103SFN2G | 128KB       | 6KB         | TQTT 00 pill  |                       | _   | Ü          | _   |     |  |
| MN103SFN2Y | 120110      | 8KB         |               |                       |     |            |     |     |  |
| MN103SFN4D | 64KB        | 4KB         |               | 8/2                   |     | 2          | 2   |     |  |
| MN103SFN4X | UTIND       | 8KB         | QFP 44 pin    |                       | 1   |            |     | 1   |  |
| MN103SFN4G | 128KB       | 6KB         | TQFP 48 pin   |                       |     |            |     |     |  |
| MN103SFN4Y | 120110      | 8KB         |               |                       |     |            |     |     |  |
| MN103SFN5D | 64KB        | 4KB         |               |                       |     |            |     |     |  |
| MN103SFN5X | UTIND       | 8KB         | TQFP 64 pin   | 12/3                  | 2   | 3          | 2   | 2   |  |
| MN103SFN5G | 128KB       | 6KB         | LQFP 64 pin   | 12/3                  | 2   | 3          | 2   |     |  |
| MN103SFN5Y | 120110      | 8KB         |               |                       |     |            |     |     |  |
| MN103SFN6D | 64KB        | 4KB         |               |                       |     |            |     |     |  |
| MN103SFN6X | מאודט       | 8KB         | TQFP 80 pin   | 12/5                  | 2   | 3          | 2   | 2   |  |
| MN103SFN6G | 128KB       | 6KB         | i wii oo piii | 12/3                  | 2   |            |     | 2   |  |
| MN103SFN6Y | IZUND       | 8KB         |               |                       |     |            |     |     |  |



## 1.2 Hardware Functions

CPU Core MN103S core

4 GB of address space (for instructions / data) LOAD/STORE architecture with 5-stage pipeline 46 basic instructions + 8 extension instructions

6 addressing modes

Instruction set of 1 byte in word length Extension arithmetic unit incorporated

(high-speed multiply instruction, high-speed division instruction etc.)

Machine cycle: 16.7 ns (oscillation frequency: 10 MHz, 6 multiplying)

Operation mode: NORMAL mode, SELLP mode, HALT mode, STOP mode

Oscillation Circuit External oscillation (crystal/ceramic)

Clock multiply circuit Oscillation clock can be multiplied by from 3 to 12

Internal Memory ROM 32 K/64 K/128 Kbytes RAM 2 K/4 K/6 K/8 Kbytes

The ROM/RAM size is different in each product. Please refer to [2.6.2 Memory Map] for details.

DMA Controller\* Numbr of channels: 1 channel

Startup sources: 15 sources (MN103SFN0/N4 series)

20 sources (MN103SFN1/N5 series)
22 sources (MN103SFN2/N6 series)
(External interrupts: Max 12 sources,
Serial Interface: Max 9 sources,
Software start: 1 sources)

Transfer modes: 3 modes (One word transfer, Burst transfer, Intermittent transfer)

\* There is not the function in the MN103SFJ7A.

Interrupts Non-maskable interrupts

Watchdog timer overflow interrupts

System error interrupts
Fail safe function interrupts
Internal interrupts (Level interrupt)
MN103SFJ7A : 23 interrupts
MN103SFN0/N4 series: 29 interrupts
MN103SFN1/N5 series: 42 interrupts
MN103SFN2/N6 series: 48 interrupts

<Timer Interrupts>

Timer 0 underflow interrupt
Timer 1 underflow interrupt
Timer 2 underflow interrupt
Timer 3 underflow interrupt
Timer 4 underflow interrupt
Timer 5 underflow interrupt
Timer 6 underflow interrupt
Timer 7 underflow interrupt
Timer 8 underflow interrupt
Timer 9 underflow interrupt
Timer 10 underflow interrupt
Timer 11 underflow interrupt

Timer 16 overflow/underflow interrupt

PubNo. 232N6-015E

# **Panasonic**

Timer 16 compare/capture A interrupt

Timer 16 compare/capture B interrupt

Timer 17 overflow/underflow interrupt

Timer 17 compare/capture A interrupt

Timer 17 compare/capture B interrupt

Timer 18 overflow/underflow interrupt

Timer 18 compare/capture A interrupt

Timer 18 compare/capture B interrupt

Time 10 compare/eapture B interrupt

Timer 19 overflow/underflow interrupt

Timer 19 compare/capture A interrupt

Timer 19 compare/capture B interrupt Timer 20 overflow/underflow interrupt

Timer 20 compare/capture A interrupt

Timer 20 compare/capture B interrupt

#### <Serial Interface>

Serial 0 reception end interrupts

Serial 0 communication/transmission end interrupts

Serial 1 reception end interrupts

Serial 1 communication/transmission end interrupts

Serial 2 reception end interrupts

Serial 2 communication/transmission end interrupts

#### <PWM>

PWM0 overflow interrupts

PWM0 underflow interrupts

PWM0 synchronous A/D start A

PWM0 synchronous A/D start B

PWM1 overflow interrupts

PWM1 underflow interrupts

PWM1 synchronous A/D start A

PWM1 synchronous A/D start B

#### <A/D>

A /D 0 conversion end interrupt

A /D 0 conversion end B interrupt

A /D 1 conversion end interrupt

A /D 1 conversion end B interrupt

#### <DMA>

DMA transfer end interrupt

DMA request after DMA transfer end interrupt

DMA transfer request overflow interrupt

#### External interrupts(Level interrupt)

MN103SFJ7A : 4 interrupts MN103SFN0/N4 series : 8 interrupts MN103SFN1/N5 series : 10 interrupts MN103SFN2/N6 series : 12 interrupts

External interrupt pins : From IRQ00 to IRQ11

Interrupt detection condition : Each edge, both edges, high-level and low-level detection

Each interrupt detection condition is able to filtering with

the noise filter

#### PubNo. 232N6-015E



Timer Counter 8-bit timer 8 sets (MN103SFJ7A, MN103SFN0/N4 series)

12 sets (MN103SFN1/N5, MN103SFN2/N6 series)

16-bit timer 1 sets (MN103SFJ7A)

2 sets (MN103SFN0/N4 series) 3 sets (MN103SFN1/N5 series) 5 sets (MN103SFN2/N6 series)

#### Timer 0 (8-bit timer)

- Interval timer, Timer pulse output, Event count, Baud rate timer
- Count clock source

IOCLK, IOCLK/8, IOCLK/32, IOCLK/128, TM0IO pin input, Timer 1 underflow, Timer 2 underflow

#### Timer 1 (8-bit timer)

- Interval timer, Timer pulse output, Event count, Baud rate timer, Cascade connection (connected to Timer 0)
- Count clock source

IOCLK, IOCLK/8, IOCLK/32, IOCLK/128, TM1IO pin input, Timer 0 underflow, Timer 2 underflow

#### Timer 2 (8-bit timer)

- Interval timer, Timer pulse output \*1, Event count \*1, Baud rate timer, Cascade connection (connected to Timer 1)
- Count clock source

IOCLK, IOCLK/8, IOCLK/32, IOCLK/128, TM2IO pin input \*1, Timer 0 underflow, Timer 1 underflow

#### Timer 3 (8-bit timer)

- Interval timer, Timer pulse output \*1, Event count \*1, Baud rate timer, Cascade connection (connected to Timer 2)
- Count clock source

IOCLK, IOCLK/8, IOCLK/32, IOCLK/128, TM3IO pin input \*1, Timer 0 underflow, Timer 1 underflow, Timer 2 underflow

#### Timer 4 (8-bit timer)

- Interval timer, Timer pulse output, Event count
- Count clock source

IOCLK, IOCLK/8, IOCLK/32, IOCLK/128, TM4IO pin input, Timer 5 underflow, Timer 6 underflow

#### Timer 5 (8-bit timer)

- Interval timer, Timer pulse output, Event count Cascade connection (connected to Timer 4)
- Count clock source

IOCLK, IOCLK/8, IOCLK/32, IOCLK/128, TM5IO pin input, Timer 4 underflow, Timer 6 underflow

#### Timer 6 (8-bit timer)

- Interval timer, Timer pulse output, Event count Cascade connection (connected to Timer 5)
- Count clock source

IOCLK, IOCLK/8, IOCLK/32, IOCLK/128, TM6IO pin input, Timer 4 underflow, Timer 5 underflow

# **Panasonic**

Timer 7 (8-bit timer)

- Interval timer, Timer pulse output, Event count Cascade connection (connected to Timer 6)

- Count clock source

IOCLK, IOCLK/8, IOCLK/32, IOCLK/128, TM7IO pin input, Timer 4 underflow, Timer 5 underflow, Timer 6 underflow

Timer 8 (8-bit Timer) \*2

- Interval timer, Timer pulse output \*3, Event count \*3
- Count clock source

IOCLK, IOCLK/8, IOCLK/32, IOCLK/128, TM8IO pin input  $^{*3}$ 

Timer 9 underflow, Timer 10 underflow

Timer 9 (8-bit timer) \*2

- Interval timer, Timer pulse output \*3, Event count \*3, Cascade connection (Connected to Timer 8)

-Count clock source

IOCLK, IOCLK/8, IOCLK/32, IOCLK/128, TM9IO pin input \*3

Timer 8 underflow, Timer 10 underflow

Timer 10 (8-bit timer) \*2

- Interval timer, Timer pulse output, Event count, Cascade connection (Connected to Timer 9)
- Count clock source

IOCLK, IOCLK/8, IOCLK/32, IOCLK/128, TM10IO pin input

Timer 8 underflow, Timer 9 underflow

Timer 11 (8-bit timer) \*2

- Interval timer, Timer pulse output, Event count, Cascade connection (Connected to Timer 10)
- Count clock source

IOCLK, IOCLK/8, IOCLK/32, IOCLK/128, TM11IO pin input

Timer 8 underflow, Timer 9 underflow, Timer 10 underflow

Timer 16 (16-bit timer)

Interval timer, Event count, Up/down count, Timer output,
 PWM output, Input capture, one-shot output, External trigger start
 Start by PWMn overflow interrupt, PMWn underflow interrupt,
 A/D conversion start trigger generation

- Count clock source

IOCLK, IOCLK/8, Timer 6 underflow, Timer 7 underflow, TM16BIO pin input

Timer 17 (16-bit timer) \*2 \*4

- Interval timer, Event count, Up/down count, Timer output, PWM output, Input capture, one-shot output, External trigger start
- Count clock source

IOCLK, IOCLK/8, IOCLK/64, Timer 11 underflow, TM17BIO pin input

Timer 18 (16-bit timer)  $^{*5}$ 

- Interval timer, Event count, Up/down count, Timer output, PWM output (output to 6 ports all at once is possible), Input capture, one-shot output, External trigger start
- Count clock source

IOCLK, IOCLK/8, IOCLK/64, Timer 7 underflow,

TM18BIO pin input

# **Panasonic**

Timer 19 (16-bit timer) \*2

 Interval timer, Event count, Up/down count, Timer output, PWM output, Input capture, one-shot output, External trigger start Start by PWMn overflow interrupt, PWMn underflow interrupt, A/D conversion start trigger generation

- Count clock source

IOCLK, IOCLK/8, Timer 10 underflow, Timer 11 underflow, TM19BIO pin input

Timer 20 (16-bit timer) \*2 \*4

- Interval timer, Event count, Up/down count, Timer output, PWM output, Input capture, one-shot output, External trigger start,

- Count clock source

IOCLK, IOCLK/8, Timer 6 underflow, Timer 7 underflow, TM20BIO pin input

- \*1 The function using the TMnIO pin (n=2, 3) cannot be used by the MN103SFN0/N4 series.
- \*2 There is not the function in the MN103SFN0/N4 series.
- \*3 The function using the TMnIO pin (n=8, 9) cannot be used by the MN103SFN1/N5 series.
- \*4 There is not the function in the MN103SFN1/N5 series.
- \*5 There is not the function in the MN103SFJ7A.

#### Watchdog Timer

Detection time 6.55 ms to 1677.72 ms (oscillation frequency 10 MHz)

Generates non-maskable interrupt at detection Generates hard-reset at second consective overflow

#### A /D Converter

#### A/D0

- Resolution 10 bits
- Minimum conversion time 0.5 μs
- Analog input 5 channels (AD0IN00 to AD1IN04)
- A/D conversion start trigger is in synchronization with complementary 3-phase PWM cycle and 16-bit timer

#### A/D1

- Resolution 10 bits
- Minimum conversion time 0.5 μs
- Analog input 5 channels (AD0IN00 to AD1IN04)

MN103SFJ7A : 3 channels (AD1IN00 to AD1IN02)
MN103SFN0/N4 series: 3 channels (AD1IN00 to AD1IN02)
MN103SFN1/N5 series: 7 channels (AD1IN00 to AD1IN06)
MN103SFN2/N6 series: 11 channels (AD1IN00 to AD1IN10)

- A/D conversion start trigger is in synchronization with complementary 3-phase PWM cycle and 16-bit timer

#### Complementary 3-phase PWM output

- Min. resolution: 16.7 ns
- Triangular and saw-tooth waves output
- Incorporates a dead time insertion circuit
- Can overwrite registers by double buffer during PWM operation
- PWM output protection circuit supporting external interrupts and non-maskable interrupt
- Output timing varying function

A/D conversion start trigger, 16-bit timer start trigger

#### VGA

- VGA

MN103SFN4 series 1 sets MN103SFN5/N6 series 2 sets

- The gain of eight stages can be set (2.05, 3.03, 4.00, 4.98, 5.96, 7.90, 9.83,and 19.40 times)
- Offset voltage cancel cansel function(short-circuit or switching)

7

# **Panasonic**

Serial Interface

3 channels

Serial 0 (Full duplex UART / Synchronous serial interface)

Synchronous serial interface

- -Overrun error detection
- -Transfer clock source

1/2, 1/4, 1/16 and 1/64 of timer 0 underflow,

1/2, 1/4, 1/16 and 1/64 of timer 1 underflow,

1/2, 1/4, 1/16 and 1/64 of timer 2 underflow,

1/2, 1/4, 1/16 and 1/64 of timer 3 underflow,

IOCLK/2, IOCLK/4,

SBT0 pin

-Can be selected as the first bit to be transferred,

Any transfer size from 2 to 8 bits can be selected.

- -Can be continuously transmitted, received or transmitted and received.
- -Maximum transfer rate: 5.0 Mbps

Full duplex UART

- Parity check, Overrun and flaming error detection
- Transfer clock source

1/16, 1/32, 1/64, 1/128, 1/256, 1/512 and 1/1024 of timer 0 underflow,

1/16, 1/32, 1/64, 1/128, 1/256, 1/512 and 1/1024 of timer 1 underflow,

1/16, 1/32, 1/64, 1/128, 1/256, 1/512 and 1/1024 of timer 2 underflow,

1/16, 1/32, 1/64, 1/128, 1/256, 1/512 and 1/1024 of timer 3 underflow,

IOCLK/16, IOCLK/32, IOCLK/64

- Can be selected as the first bit to be transferred, Any transfer size from 7 to 8 bits can be selected.
- Continuous transmission, reception, and transmission/reception
- Maximum transfer rate: 300 kbps

#### Serial 1 (Full duplex UART / Synchronous serial interface)

Synchronous serial interface

- Overrun error detection
- Transfer clock source

1/2, 1/4, 1/16 and 1/64 of timer 0 underflow,

1/2, 1/4, 1/16 and 1/64 of timer 1 underflow,

1/2, 1/4, 1/16 and 1/64 of timer 2 underflow,

1/2, 1/4, 1/16 and 1/64 of timer 3 underflow,

IOCLK/2, IOCLK/4,

SBT1 pin

- Can be selected as the first bit to be transferred,

Any transfer size from 2 to 8 bits can be selected.

- Continuous transmission, reception, and transmission/reception
- Maximum transfer rate: 5.0 Mbps

Full duplex UART

- Parity check, Overrun and flaming error detection
- Transfer clock source

1/16, 1/32, 1/64, 1/128, 1/256, 1/512 and 1/1024 of timer 0 underflow,

1/16, 1/32, 1/64, 1/128, 1/256, 1/512 and 1/1024 of timer 1 underflow,

1/16, 1/32, 1/64, 1/128, 1/256, 1/512 and 1/1024 of timer 2 underflow,

1/16, 1/32, 1/64, 1/128, 1/256, 1/512 and 1/1024 of timer 3 underflow,

IOCLK/16, IOCLK/32, IOCLK/64

- Can be selected as the first bit to be transferred,

Any transfer size from 7 to 8 bits can be selected.

- Continuous transmission, reception, and transmission/reception
- Maximum transfer rate: 300 kbps

8



Serial 2 (Full duplex UART / Synchronous serial interface)

Synchronous serial interface

- -Overrun error detection
- -Transfer clock source
  - 1/2, 1/4, 1/16 and 1/64 of timer 0 underflow,
  - 1/2, 1/4, 1/16 and 1/64 of timer 1 underflow,
  - 1/2, 1/4, 1/16 and 1/64 of timer 2 underflow,
  - 1/2, 1/4, 1/16 and 1/64 of timer 3 underflow,

IOCLK/2, IOCLK/4,

SBT2 pin

- Can be selected as the first bit to be transferred,
   Any transfer size from 2 to 8 bits can be selected.
- Continuous transmission, reception and transmission / reception
- Maximum transfer rate: 5.0 Mbps
- Corresponding to the 4 channel system communication and the SPI communication

#### Full duplex UART

- Parity check, Overrun and flaming error detection
- Transfer clock source
  - 1/16, 1/32, 1/64, 1/128, 1/256, 1/512 and 1/1024 of timer 0 underflow,
  - 1/16, 1/32, 1/64, 1/128, 1/256, 1/512 and 1/1024 of timer 1 underflow,
  - 1/16, 1/32, 1/64, 1/128, 1/256, 1/512 and 1/1024 of timer 2 underflow,
  - 1/16, 1/32, 1/64, 1/128, 1/256, 1/512 and 1/1024 of timer 3 underflow,
  - IOCLK/16, IOCLK/32, IOCLK/64
- Can be selected as the first bit to be transferred, Any transfer size from 7 to 8 bits can be selected.
- Continuous transmission, reception and transmission / reception
- Maximum transfer rate: 300 kbps

#### Regulator

incorporates regulator, and use of 5 V power supply is possible

#### Power Supply Detection

Detection level 3.6 V to 4.3 V

When power supply voltage is under detection level, reset is generated.

#### MN103SFJ7A

| Port / pins          |         |
|----------------------|---------|
| I/O ports            | 28 pins |
| Motor control output | 6 pins  |
| External interrupt   | 4 pins  |
| A/D input            | 6 pins  |
| Input ports          |         |
| A/D input            | 2 pins  |
| Special pins         | 14 pins |
| Reset input pin      | 1 pin   |
| Oscillation pin      | 2 pins  |
| Mode pin             | 2 pins  |
| Debug pin            | 2 pins  |
| Power pin            | 7 pins  |
|                      |         |

Package TQFP048 (7 mm square, 0.5 mm pitch)

# **Panasonic**

#### MN103SFN0/N4 series

Port / pins I/O ports 28 pins Motor control output 6 pins 8 pins External interrupt A/D input 6 pins Input ports VGA, A/D input 2 pins Special pins 14 pins Reset input pin 1 pin Oscillation pin 2 pins 2 pins Mode pin 2 pins Debug pin Power pin 7 pins QFP044 (10 mm square, 0.8 mm pitch) Package TQFP048 (7 mm square, 0.5 mm pitch)

#### MN103SFN1/N5 series

Port / pins I/O ports 46 pins Motor control output 12 pins External interrupt 10 pins A/D input 8 pins Input ports VGA, A/D input 4 pins 4 pins Special pins1 Reset input pin 1 pin Oscillation pin 2 pins 2 pins Mode pin Debug pin 2 pins 7 pins Power pin TQFP064 (10 mm square, 0.5 mm pitch) Package LQFP064 (14 mm square, 0.8 mm pitch)

#### MN103SFN2/N6 series

| Port / pins          |                            |  |  |  |  |
|----------------------|----------------------------|--|--|--|--|
| I/O ports            | 60 pins                    |  |  |  |  |
| Motor control output | 12 pins                    |  |  |  |  |
| External interrupt   | 12 pins                    |  |  |  |  |
| A/D input            | 12 pins                    |  |  |  |  |
| Input ports          |                            |  |  |  |  |
| VGA, A/D input       | 4 pins                     |  |  |  |  |
| Special pins1        | 6 pins                     |  |  |  |  |
| Reset input pin      | 1 pin                      |  |  |  |  |
| Oscillation pin      | 2 pins                     |  |  |  |  |
| Mode pin             | 2 pins                     |  |  |  |  |
| Debug pin            | 2 pins                     |  |  |  |  |
| Power pin            | 9 pins                     |  |  |  |  |
| Package TQFP080 (1:  | 2 mm square, 0.5 mm pitch) |  |  |  |  |



## 1.3 Pin Description

## 1.3.1 Pin Configuration



Figure:1.3.1 Pin Configuration (MN103SFJ7A)





<sup>1,2</sup> pin of MN103SFN0 series are the dedicated input pin for A/D converter.

Figure:1.3.2 Pin Configuration (MN103SFN0/N4 series QFP 44 pin)

# **Panasonic**



<sup>\*</sup> VGA is not in the MN103SFN0 series.

1,2 pin of MN103SFN0 series are the dedicated input pin for A/D converter.

Figure:1.3.3 Pin Configuration (MN103SFN0/N4 series TQFP 48 pin)

# **Panasonic**



\* VGA is not in the MN103SFN1 series.

3,4,13,14 pin of MN103SFN1 series are the dedicated input pin for A/D converter.

Figure:1.3.4 Pin Configuration (MN103SFN1/N5 series)



\* VGA is not in the MN103SFN2 series. 3,4,13,14 pin of MN103SFN2 series are the dedicated input pin for A/D converter.

Figure: 1.3.5 Pin Configuration (MN103SFN2/N6 series)



## 1.3.2 Pin Specification

Table:1.3.1 Pin Specification

| PIN   | Special function | MN103SFJ7A | MN103SFN0/N4<br>series | MN103SFN1/N5<br>series | MN103SFN2/N6<br>series | I/O       | Direction control | Pull-up<br>control | Functions                             |
|-------|------------------|------------|------------------------|------------------------|------------------------|-----------|-------------------|--------------------|---------------------------------------|
| NRST  | -                | О          | О                      | О                      | O                      | in        | -                 | -                  |                                       |
| P00   | IRQ00            | О          | О                      | О                      | O                      | in/out    | P0DIR0            | P0PLU0             | External interrupt input 0            |
| P00 - | TM0IO            | О          | O                      | О                      | O                      | in/out    | PUDIKU            | PUPLUU             | Timer 0 I/O                           |
| P01   | IRQ01            | О          | О                      | О                      | O                      | : /       | DODID4            | DODLIJA            | External interrupt input 1            |
| PUI   | TM1IO            | О          | О                      | 0                      | О                      | in/out    | P0DIR1            | P0PLU1             | Timer 1 I/O                           |
|       | IRQ02            | О          | О                      | О                      | O                      |           |                   |                    | External interrupt input 2            |
| P02   | TM4IO            | О          | О                      | О                      | O                      | in/out    | P0DIR2            | P0PLU2             | Timer 4 I/O                           |
| ,     | EXTRG1           | О          | О                      | О                      | O                      |           |                   |                    | External trigger input 1 for debugger |
|       | IRQ03            | О          | О                      | О                      | O                      |           |                   |                    | External interrupt input 3            |
| P03   | TM5IO            | О          | О                      | О                      | O                      | in/out    | P0DIR3            | PODIR3 POPLU3      | Timer 5 I/O                           |
|       | EXTRG0           | О          | О                      | 0                      | О                      |           |                   |                    | External trigger input 0 for debugger |
| P04   | IRQ04            | -          | -                      | -                      | О                      | in/out    | P0DIR4            | P0PLU4             | External interrupt input 4            |
| P05   | IRQ05            | -          | -                      | -                      | О                      | in/out    | P0DIR5            | P0PLU5             | External interrupt input 5            |
| P06   | IRQ06            | -          | -                      | -                      | О                      | in/out    | P0DIR6            | P0PLU6             | External interrupt input 6            |
| P07   | IRQ07            | -          | -                      | -                      | О                      | in/out    | P0DIR7            | P0PLU7             | External interrupt input 7            |
| P20   | SBO0             | О          | О                      | 0                      | О                      | in/out    | P2DIR0            | P2PLU0             | Serial 0 transmission data output     |
| P21   | SBT0             | О          | О                      | 0                      | О                      | in/out    | P2DIR1            | P2PLU1             | Serial 0 clock I/O                    |
| P22   | SBI0             | О          | О                      | О                      | О                      | in/out    | P2DIR2            | P2PLU2             | Serial 0 reception data input         |
| P23   | SBO1             | О          | 0                      | 0                      | О                      | in/out    | P2DIR3            | P2PLU3             | Serial 1 transmission data output     |
| P24   | SBT1             | О          | О                      | 0                      | О                      | in/out    | P2DIR4            | P2PLU4             | Serial 1 clock I/O                    |
| P25   | SBI1             | О          | О                      | 0                      | О                      | in/out    | P2DIR5            | P2PLU5             | Serial 1 reception data input         |
| P30   | SBO2             | -          | -                      | 0                      | О                      | in/out    | P3DIR0            | P3PLU0             | Serial 2 transmission data output     |
| P31   | SBT2             | -          | -                      | 0                      | О                      | in/out    | P3DIR1            | P3PLU1             | Serial 2 clock I/O                    |
| P32   | SBI2             | -          | -                      | О                      | O                      | in/out    | P3DIR2            | P3PLU2             | Serial 2 reception data input         |
| P33   | SBCS2            | -          | -                      | О                      | O                      | in/out    | P3DIR3            | P3PLU3             | Serial 2 chip select I/O              |
|       | IRQ08            | -          | O                      | О                      | O                      |           |                   |                    | External interrupt input 8            |
| P40   | TM6IO            | О          | 0                      | 0                      | О                      | in/out    | P4DIR0            | P4PLU0             | Timer 6 I/O                           |
| •     | TM18O0           | -          | О                      | О                      | О                      |           |                   |                    | Timer 18 output 0                     |
|       | IRQ09            | -          | 0                      | 0                      | О                      |           |                   |                    | External interrupt input 9            |
| P41   | TM7IO            | О          | 0                      | 0                      | О                      | in/out    | P4DIR1            | P4PLU1             | Timer 7 I/O                           |
| •     | TM18O1           | -          | О                      | О                      | О                      |           |                   |                    | Timer 18 output 1                     |
| P42   | IRQ10            | -          | -                      | 0                      | О                      | in/out    | P4DIR2            | P4PLU2             | External interrupt input 10           |
| 142   | TM2IO            | -          | -                      | О                      | О                      | iii/Out   | F 4DINZ           | F4FLUZ             | Timer 2 I/O                           |
| P43   | IRQ11            | -          | -                      | О                      | О                      | in/out    | P4DIR3            | P4PLU3             | External interrupt input 11           |
| 1 40  | TM3IO            | -          | 1                      | 0                      | О                      | III/Out   | 1 4DINS           | 1 41 200           | Timer 3 I/O                           |
| P44   | TM8IO            | -          | •                      | •                      | О                      | in/out    | P4DIR4            | P4PLU4             | Timer 8 I/O                           |
| P45   | TM9IO            | -          | -                      | -                      | О                      | in/out    | P4DIR5            | P4PLU5             | Timer 9 I/O                           |
| P46   | TM10IO           | -          | -                      | 0                      | 0                      | in/out    | P4DIR6            | P4PLU6             | Timer 10 I/O                          |
| 1 40  | IRQ04            | -          | -                      | О                      | -                      | ii ii Out | אומדיי            | 1 200              | External interrupt input 4            |
| P47   | TM11IO           | -          | -                      | 0                      | О                      | in/out    | P4DIR7            | P4PI I 17          | Timer 11 I/O                          |
| 1 7/  | IRQ05            | -          | -                      | 0                      | -                      | ii i/Out  | וווטדו            | P4PLU7             | External interrupt input 5            |
|       | TM16AIO          | 0          | 0                      | 0                      | 0                      |           |                   |                    | Timer 16 A I/O                        |
| P50   | TM18O2           | -          | 0                      | 0                      | 0                      | in/out    | P5DIR0            | P5PLU0             | Timer 18 output 0                     |
|       | IRQ10            | -          | О                      | -                      | -                      |           |                   | <u> </u>           | External interrupt input 10           |



| PIN | Special function | MN103SFJ7A | MN103SFN0/N4<br>series | MN103SFN1/N5<br>series | MN103SFN2/N6<br>series | I/O    | Direction control | Pull-up<br>control | Functions                              |
|-----|------------------|------------|------------------------|------------------------|------------------------|--------|-------------------|--------------------|----------------------------------------|
|     | TM16BIO          | О          | 0                      | 0                      | О                      |        |                   |                    | Timer 16 B I/O                         |
| P51 | TM18O3           | -          | О                      | О                      | О                      | in/out | P5DIR1            | P5PLU1             | Timer 18 output 1                      |
| •   | IRQ11            | -          | О                      | -                      | -                      |        |                   |                    | External interrupt input 11            |
| P54 | TM17AIO          | -          | -                      | -                      | О                      | in/out | P5DIR4            | P5PLU4             | Timer 17 A I/O                         |
| P55 | TM17BIO          | -          | -                      | -                      | О                      | in/out | P5DIR5            | P5PLU5             | Timer 17 B I/O                         |
|     | -                | О          | -                      | -                      | -                      |        |                   |                    | No function                            |
| P60 | TM18AIO          | -          | 0                      | О                      | О                      | in/out | P6DIR0            | P6PLU0             | Timer 18 A I/O                         |
| •   | TM18O4           | -          | О                      | О                      | О                      |        |                   |                    | Timer 18 output 4                      |
|     | -                | О          | -                      | -                      | -                      |        |                   |                    | No function                            |
| P61 | TM18BIO          | -          | 0                      | О                      | О                      | in/out | P6DIR1            | P6PLU1             | Timer 18 B I/O                         |
| •   | TM18O5           | -          | 0                      | О                      | О                      |        |                   |                    | Timer 18 output 5                      |
| P64 | TM19AIO          | -          | -                      | 0                      | О                      | in/out | P6DIR4            | P6PLU4             | Timer 19 A I/O                         |
| P65 | TM19BIO          | -          | -                      | 0                      | О                      | in/out | P6DIR5            | P6PLU5             | Timer 19 B I/O                         |
| P80 | PWM00            | О          | 0                      | 0                      | О                      | in/out | P8DIR0            | P8PLU0             | 3-phase PWM0 signal output 0           |
| P81 | NPWM00           | 0          | О                      | О                      | О                      | in/out | P8DIR1            | P8PLU1             | 3-phase PWM0 signal inversion output 0 |
| P82 | PWM01            | О          | О                      | О                      | О                      | in/out | P8DIR2            | P8PLU2             | 3-phase PWM0 signal output 1           |
| P83 | NPWM01           | 0          | 0                      | 0                      | О                      | in/out | P8DIR3            | P8PLU3             | 3-phase PWM0 signal inversion output 1 |
| P84 | PWM02            | О          | О                      | О                      | О                      | in/out | P8DIR4            | P8PLU4             | 3-phase PWM0 signal output 2           |
| P85 | NPWM02           | 0          | О                      | О                      | О                      | in/out | P8DIR5            | P8PLU5             | 3-phase PWM0 signal inversion output 2 |
| P90 | PWM10            | -          | -                      | О                      | О                      | in/out | P9DIR0            | P9PLU0             | 3-phase PWM1 signal output 0           |
| P91 | NPWM10           | -          | -                      | О                      | О                      | in/out | P9DIR1            | P9PLU1             | 3-phase PWM1 signal inversion output 0 |
| P92 | PWM11            | -          | -                      | О                      | O                      | in/out | P9DIR2            | P9PLU2             | 3-phase PWM1 signal output 1           |
| P93 | NPWM11           | -          | -                      | О                      | O                      | in/out | P9DIR3            | P9PLU3             | 3-phase PWM1 signal inversion output 1 |
| P94 | PWM12            | -          | -                      | О                      | О                      | in/out | P9DIR4            | P9PLU4             | 3-phase PWM1 signal output 2           |
| P95 | NPWM12           | -          | -                      | О                      | O                      | in/out | P9DIR5            | P9PLU5             | 3-phase PWM1 signal inversion output 2 |
| PB0 | TM20AIO          | -          | -                      | -                      | O                      | in/out | PBDIR0            | PBPLU0             | Timer 20 A I/O                         |
| PB1 | TM20BIO          | -          | -                      | -                      | О                      | in/out | PBDIR1            | PBPLU1             | Timer 20 B I/O                         |
|     | AD0IN00          | 0          | О                      | О                      | O                      |        |                   |                    | A/D converter analog input 0           |
|     | VGA0(+)*         | -          | О                      | О                      | O                      | in     | -                 | -                  | VGA analog input 0(+)                  |
|     | AD0IN01          | О          | О                      | О                      | О                      |        |                   |                    | A/D converter analog input 1           |
|     | VGA0(-)*         | -          | О                      | О                      | О                      | in     | -                 | -                  | VGA analog input 0(-)                  |
| PC2 | AD0IN02          | О          | О                      | О                      | O                      | in/out | PCDIR2            | PCPLU2             | A/D converter analog input 2           |
| PC3 | AD0IN03          | О          | О                      | О                      | О                      | in/out | PCDIR3            | PCPLU3             | A/D converter analog input 3           |
| PC4 | AD0IN04          | 0          | О                      | О                      | О                      | in/out | PCDIR4            | PCPLU4             | A/D converter analog input 4           |
| PC5 | AD1IN00          | 0          | 0                      | 0                      | О                      | in/out | PCDIR5            |                    | A/D converter analog input 5           |
| PC6 | AD1IN01          | 0          | 0                      | О                      | О                      | in/out | PCDIR6            |                    | A/D converter analog input 6           |
| PC7 | AD1IN02          | О          | О                      | О                      | О                      | in/out | PCDIR7            | PCPLU7             | A/D converter analog input 7           |
|     | AD1IN03          | -          | -                      | О                      | 0                      |        |                   |                    | A/D converter analog input 8           |
| -   | VGA1(+)*         | -          | -                      | 0                      | 0                      | in     | -                 | -                  | VGA analog input 1(+)                  |
|     | AD1IN04          | -          | -                      | 0                      | 0                      |        |                   |                    | A/D converter analog input 9           |
| -   | VGA1(-)*         | -          | -                      | 0                      | 0                      | in     | -                 | -                  | VGA analog input 1(-)                  |
| PD2 | AD1IN05          | -          | -                      | 0                      | 0                      | in/out | PDDIR2            | PDPLU2             | A/D converter analog input 10          |
| PD3 | AD1IN06          | -          | -                      | 0                      | 0                      | in/out | PDDIR3            |                    | • .                                    |
| PD4 | AD1IN07          | -          | -                      | -                      | 0                      | in/out | PDDIR4            |                    | A/D converter analog input 12          |
| PD5 | AD1IN08          | -          | -                      | -                      | 0                      | in/out | PDDIR5            |                    | A/D converter analog input 13          |
| PD6 | AD1IN09          | -          | -                      | -                      | 0                      | in/out | PDDIR6            |                    | A/D converter analog input 14          |
| PD7 | AD1IN10          | _          | -                      | -                      | 0                      | in/out | PDDIR7            |                    | A/D converter analog input 15          |

 $<sup>\</sup>mbox{\ensuremath{^{\ast}}}$  The VGA analog input pin is not in MN103SFJ7A and MN103SFN0/N1/N2 series.



## 1.3.3 Pin Functions (MN103SFJ7A)

Table:1.3.2 Pin Functions (MN103SFJ7A)

| Name                                   | Pin<br>No.                       | I/O             | Other Function                                                         | Function                            | Description                                                                                                                                                                                                                                                                                                                                                  |
|----------------------------------------|----------------------------------|-----------------|------------------------------------------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD50<br>VDD50                         | 21<br>48                         | -               | -                                                                      | Power supply pin                    | Power pin for 5 V, digital IO Supply 5 V to all of pins and connect 1 $\mu$ F capacitor or more between all of the VDD50 and VSS pins. (Put the capacitor near the pins.)                                                                                                                                                                                    |
| VOUT18                                 | 16                               | -               | -                                                                      | Power output pin                    | Power pin for 1.8 V, digital IO Connect 1 $\mu$ F capacitor between all of the VOUT18 and VSS pins. (Put the capacitor near the pins.)                                                                                                                                                                                                                       |
| VSS<br>VSS                             | 18<br>46                         | -               | -                                                                      | Power supply pin                    | GND for digital                                                                                                                                                                                                                                                                                                                                              |
| AVDD50                                 | 7                                | -               | -                                                                      | Power supply pin for A/D            | Power for A/D. Supply 5 V to AVDD50 pin and connect 1 $\mu$ F capacitor or more between AVDD50 and AVSS pins. (Put the capacitor near the pins.)                                                                                                                                                                                                             |
| AVSS                                   | 4                                | -               | -                                                                      | Power supply pin for A/D            | GND for A/D                                                                                                                                                                                                                                                                                                                                                  |
| NBOOT                                  | 22                               | Input           | -                                                                      | Start area change pin               | Use this pin when the start-up area of ROM is changed. Please add the pull-up resistor of 2 k $\Omega$ usually.                                                                                                                                                                                                                                              |
| OSCI<br>OSCO                           | 20<br>19                         | Input<br>Output | -                                                                      | Clock input pin<br>Clock output pin | Oscillator pins for connecting with ceramic oscillator or crystal oscillator. When inputting clock externally, input from OSCI and open OSCO.                                                                                                                                                                                                                |
| NRST                                   | 24                               | Input           | -                                                                      | Reset pins<br>(negative logic)      | Pin for power-on reset. Internal pull-up resistors are contained. When this pin is at "L" level, internal state of LSI is initialized. After that, when the input is set to "H" level, reset is cancelled. After oscillation stabilization time by hardware, reset proccessing is executed. Connect 0.1 $\mu F$ capacitor or more between NRST and VSS pins. |
| P00<br>P01<br>P02<br>P03               | 13<br>17<br>25<br>26             | I/O             | IRQ00/TM0IO<br>IRQ01/TM1IO<br>IRQ02/TM4IO/EXTRG1<br>IRQ03/TM5IO/EXTRG0 | I/O port 0                          | 4-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P0DIR register. A pull-up resistor for each bit can be selected individually by the P0PLU register. At reset, the input mode (P00 to P03) is selected, and pull-up resistor is disable.                                                                            |
| P20<br>P21<br>P22<br>P23<br>P24<br>P25 | 27<br>28<br>29<br>30<br>31<br>32 | I/O             | SBO0<br>SBT0<br>SBI0<br>SBO1<br>SBT1<br>SBI1                           | I/O port 2                          | 6-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P2DIR register. A pull-up resistor for each bit can be selected individually by the P2PLU register. At reset, the input mode (P20 to P25) is selected, and pull-up resistor is disable.                                                                            |
| P40<br>P41                             | 34<br>35                         | I/O             | TM6IO<br>TM7IO                                                         | I/O port 4                          | 2-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P4DIR register. A pull-up resistor for each bit can be selected individually by the P4PLU register. At reset, the input mode (P40, P41) is selected and pull-up resistor is disable.                                                                               |
| P50<br>P51                             | 36<br>37                         | 1/0             | TM16AIO<br>TM16BIO                                                     | I/O port 5                          | 2-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P5DIR register. A pull-up resistor for each bit can be selected individually by the P5PLU register. At reset, the input mode (P50, P51) is selected and pull-up resistor is disable.                                                                               |



| Name                                               | Pin<br>No.                       | I/O    | Other Function                                                 | Function                                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------------------------------------------|----------------------------------|--------|----------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P60<br>P61                                         | 45<br>47                         | I/O    | -                                                              | I/O port 6                                      | 2-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P6DIR register. A pull-up resistor for each bit can be selected individually by the P6PLU register. At reset, the input mode (P60, P61) is selected and pull-up resistor is disable.                                                                                                                                                                                                                                                                                  |
| P80<br>P81<br>P82<br>P83<br>P84<br>P85             | 39<br>40<br>41<br>42<br>43<br>44 | I/O    | PWM00<br>NPWM00<br>PWM01<br>NPWM01<br>PWM02<br>NPWM02          | I/O port 8                                      | 6-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P8DIR register. A pull-up resistor for each bit can be selected individually by the P8PLU register. At reset, the input mode (P80 to P85) is selected and pull-up resistor is disable.                                                                                                                                                                                                                                                                                |
| PC2<br>PC3<br>PC4<br>PC5<br>PC6<br>PC7             | 3<br>5<br>8<br>9<br>10<br>11     | I/O    | ADOINO2<br>ADOINO3<br>ADOINO4<br>AD1INO0<br>AD1INO1<br>AD1INO2 | I/O port C                                      | 6-bit CMOS I/O port. Each bit can be set individually as either an input or output by the PCDIR register. A pull-up resistor for each bit can be selected individually by the PCPLU register. At reset, the input mode (PC2 to PC7) is selected and pull-up resistor is disable.                                                                                                                                                                                                                                                                                |
| SBO0<br>SBO1                                       | 27<br>30                         | Output | P20<br>P23                                                     | Serial interface transmission output pin        | Transmission data output pins for serial interface 0 and 1.  Select output mode by the P2DIR register and serial pin function by the P2MD register.  These can be used as normal I/O pins when the serial interface is not used.                                                                                                                                                                                                                                                                                                                                |
| SBI0<br>SBI1                                       | 29<br>32                         | Input  | P22<br>P25                                                     | Serial interface<br>reception data<br>input pin | Reception data input pins for serial interface 0 and 1.  Pull-up resistor can be selected by the P2PLU register. Select input mode by the P2DIR register and serial pin function by the P2MD register. These can be used as normal I/O pins when the serial interface is not used.                                                                                                                                                                                                                                                                              |
| SBT0<br>SBT1                                       | 28<br>31                         | I/O    | P21<br>P24                                                     | Serial interface<br>clock I/O pin               | Clock I/O pins for serial interface 0 and 1.  Pull-up resistor can be selected by the P2PLU register. Select I/O mode by the P2DIR register and serial pin function by the P2MD register.  These can be used as normal I/O pins when the serial interface is not used.                                                                                                                                                                                                                                                                                          |
| TMOIO<br>TM1IO<br>TM4IO<br>TM5IO<br>TM6IO<br>TM7IO | 13<br>17<br>25<br>26<br>34<br>35 | 1/0    | P00<br>P01<br>P02<br>P03<br>P40<br>P41                         | Timer I/O pin                                   | Event counter input and timer pulse output pin for 8-bit timer 0, 1, 4, 5, 6 and 7.  To use this pin as event counter input, select timer input pin by P0MD, P4MD1 register and select input mode by the P0DIR and P4DIR registers. In input mode, pull-up resistor can be selected by the P0PLU and P4PLU registers.  To use this pin as timer pulse output, select timer output pin by the P0MD and P4MD1 registers and set to output mode by the P0DIR and P4DIR registers.  These can be used as normal I/O pins when these are not used as timer I/O pins. |
| TM16AIO<br>TM16BIO                                 | 36<br>37                         | I/O    | P50<br>P51                                                     | Timer I/O pin                                   | Event counter input, timer output, and PWM output pin for 16-bit timer 16.  To use this pin as event counter input, select input mode by the P5MD1 register, and set to input mode by the P5DIR register.  In input mode, pull-up resistor can be selected by the P5PLU register.  To use this as timer output and PWM output, select timer output pin by the P5MD1 register, and set to output mode by the P5DIR register.  These can be used as normal I/O pins when these are not used as timer I/O pins.                                                    |



| Name                                                                                 | Pin<br>No.                       | I/O          | Other Function                         | Function                                          | Description                                                                                                                                                                                                                                                                                                                                                              |
|--------------------------------------------------------------------------------------|----------------------------------|--------------|----------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADOINOO<br>ADOINO1<br>ADOINO2<br>ADOINO3<br>ADOINO4<br>AD1INOO<br>AD1INO1<br>AD1INO2 | 1<br>2<br>3<br>5<br>8<br>9<br>10 | Input        | PC2<br>PC3<br>PC4<br>PC5<br>PC6<br>PC7 | Analog input pin                                  | Analog input pins for 1-type 8-channel, 10-bit A/D converters. These can be used as normal I/O pins when these are not used as analog input. However, AD0IN00 and AD0IN01 are excluded.                                                                                                                                                                                  |
| IRQ00<br>IRQ01<br>IRQ02<br>IRQ03                                                     | 13<br>17<br>25<br>26             | Input        | P00<br>P01<br>P02<br>P03               | External interrupt pin                            | External interrupt input pins. The valid edge can be selected. Set whether both edges are detected or not by IRQEDGESEL register. When it is set not to detect both edges, select rising edge, falling edge, High-level, or Low-level by EXTMD0 registers. When it is set to detect both edges, select rising edge by the external interrupt condition setting register. |
| PWM00<br>PWM01<br>PWM02                                                              | 39<br>41<br>43                   | Output       | P80<br>P82<br>P84                      | Motor control PWM signal output pin               | Motor control 3-phase PWM signal output pin Select PWM signal output pin by the P8MD register and enable PWM output by the PWMOFF0A register.  These can be used as normal I/O pins when these pins are not used as PWM signal output pin.                                                                                                                               |
| NPWM00<br>NPWM01<br>NPWM02                                                           | 40<br>42<br>44                   | Output       | P81<br>P83<br>P85                      | Motor control PWM<br>signal reverse<br>output pin | Motor control 3-phase PWM signal inversion output pin. Select PWM signal output pin by the P8MD register and enable PWM output by the PWMOFF0A register. These can be used as normal I/O pins when these is not used as PWM signal output pin.                                                                                                                           |
| EXTRG0<br>EXTRG1                                                                     | 26<br>25                         | Output       | P03/IRQ03/TM5IO<br>P02/IRQ02/TM4IO     | External trigger output pins for debugger         | External trigger pins for debugger. Please connect it with the trigger pin of the debugger when you use the trigger function.                                                                                                                                                                                                                                            |
| TEST                                                                                 | 6                                | Input        | -                                      | Teset signal input pin                            | Input pin for test signal input. Connect pull-up resistor of 2 $k\Omega$ or more. (Put the resistor near the pins.)                                                                                                                                                                                                                                                      |
| SCLK<br>SDATA                                                                        | 14<br>15                         | Input<br>I/O | -                                      | On-chip debugger<br>I/O pins                      | Clock input and data I/O pins for on-chip debugger. Connect pull-up resistor of 2 k $\Omega$ or more.                                                                                                                                                                                                                                                                    |



## 1.3.4 Pin Functions (MN103SFN0/N4 series)

Table:1.3.3 Pin Functions (MN103SFN0/N4 series)

|            | Pin       | No.        | I      |                                          | <u> </u>                 | 1                                                                                   |
|------------|-----------|------------|--------|------------------------------------------|--------------------------|-------------------------------------------------------------------------------------|
| Name       |           | TOFP       | I/O    | Other Function                           | Function                 | Description                                                                         |
| rtanio     | QFP<br>44 | 1QFP<br>48 | .,, 0  | Carlot i directori                       | T direction              | Dood paon                                                                           |
| VDD50      | 20        | 21         | -      | -                                        | Power supply pin         | Power pin for 5 V, digital IO                                                       |
| VDD50      | 44        | 48         |        |                                          |                          | Supply 5 V to all of pins and connect 1 $\mu$ F capacitor                           |
|            |           |            |        |                                          |                          | or more between all of the VDD50 and VSS pins.                                      |
| VOLUTAG    | 45        | 40         |        |                                          |                          | (Put the capacitor near the pins.)                                                  |
| VOUT18     | 15        | 16         | -      | -                                        | Power output pin         | Power pin for 1.8 V, digital IO Connect 1 µF capacitor between all of the VOUT18    |
|            |           |            |        |                                          |                          | and VSS pins. (Put the capacitor near the pins.)                                    |
| VSS        | 17        | 18         |        |                                          | Power supply pin         | GND for digital                                                                     |
| VSS        | 42        | 46         | -      | -                                        | Tower dappry pin         | ONE for digital                                                                     |
| AVDD50     | 7         | 7          | -      | -                                        | Power supply pin         | Power for A/D.                                                                      |
|            |           |            |        |                                          | for A/D                  | Supply 5 V to AVDD50 pin and connect 1 μF capac-                                    |
|            |           |            |        |                                          |                          | itor or more between AVDD50 and AVSS pins. (Put                                     |
|            |           |            |        |                                          | Danie a complete d'a     | the capacitor near the pins.)                                                       |
| AVSS       | 4         | 4          | -      | -                                        | Power supply pin for A/D | GND for A/D                                                                         |
| NBOOT      | 21        | 22         | Input  | -                                        | Start area change pin    | Use this pin when the start-up area of ROM is                                       |
|            |           |            |        |                                          |                          | changed. Please add the pull-up resistor of 2 $k\Omega$                             |
|            |           |            |        |                                          |                          | usually.                                                                            |
| OSCI       | 19        | 20         | Input  | -                                        | Clock input pin          | Oscillator pins for connecting with ceramic oscillator                              |
| osco       | 18        | 19         | Output |                                          | Clock output pin         | or crystal oscillator. When inputting clock externally,                             |
| NID OT     |           |            |        |                                          |                          | input from OSCI and open OSCO.                                                      |
| NRST       | 22        | 24         | Input  | -                                        | Reset pins               | Pin for power-on reset. Internal pull-up resistors are contained. When this         |
|            |           |            |        |                                          | (negative logic)         | pin is at "L" level, internal state of LSI is initialized.                          |
|            |           |            |        |                                          |                          | After that, when the input is set to "H" level, reset is                            |
|            |           |            |        |                                          |                          | cancelled. After oscillation stabilization time by                                  |
|            |           |            |        |                                          |                          | hardware, reset processing is executed. Connect                                     |
|            |           |            |        |                                          |                          | 0.1 μF capacitor or more between NRST and VSS                                       |
|            |           |            |        |                                          |                          | pins.                                                                               |
| P00        | 12        | 13         | I/O    | IRQ00/TM0IO                              | I/O port 0               | 4-bit CMOS I/O port.                                                                |
| P01<br>P02 | 16        | 17         |        | IRQ01/TM1IO                              |                          | Each bit can be set individually as either an input or                              |
| P02        | 23<br>24  | 25<br>26   |        | IRQ02/TM4IO/EXTRG1<br>IRQ03/TM5IO/EXTRG0 |                          | output by the P0DIR register.  A pull-up resistor for each bit can be selected      |
| 103        | 24        | 20         |        | INQUS/TIVISIO/EXTINGU                    |                          | individually by the P0PLU register.                                                 |
|            |           |            |        |                                          |                          | At reset, the input mode (P00 to P03) is selected,                                  |
|            |           |            |        |                                          |                          | and pull-up resistor is disable.                                                    |
| P20        | 25        | 27         | I/O    | SBO0                                     | I/O port 2               | 6-bit CMOS I/O port.                                                                |
| P21        | 26        | 28         |        | SBT0                                     |                          | Each bit can be set individually as either an input or                              |
| P22        | 27        | 29         |        | SBI0                                     |                          | output by the P2DIR register.                                                       |
| P23        | 28        | 30         |        | SBO1                                     |                          | A pull-up resistor for each bit can be selected indi-                               |
| P24        | 29<br>30  | 31<br>32   |        | SBT1<br>SBI1                             |                          | vidually by the P2PLU register.                                                     |
| P25        | 30        | 32         |        | וומט                                     |                          | At reset, the input mode (P20 to P25) is selected, and pull-up resistor is disable. |
| P40        | 31        | 34         | I/O    | IRQ08/TM6IO/TM18O0                       | I/O port 4               | 2-bit CMOS I/O port.                                                                |
| P41        | 32        | 35         | ., 0   | IRQ09/TM7IO/TM18O1                       | Po                       | Each bit can be set individually as either an input or                              |
|            |           | ]          |        |                                          |                          | output by the P4DIR register.                                                       |
|            |           |            |        |                                          |                          | A pull-up resistor for each bit can be selected                                     |
|            |           |            |        |                                          |                          | individually by the P4PLU register.                                                 |
|            |           |            |        |                                          |                          | At reset, the input mode (P40, P41) is selected and                                 |
| DEO        | 20        | 20         | 1/0    | IDO40/TM40AIO/                           | I/O mark F               | pull-up resistor is disable.                                                        |
| P50        | 33        | 36         | I/O    | IRQ10/TM16AIO/<br>TM18O2                 | I/O port 5               | 2-bit CMOS I/O port.  Each bit can be set individually as either an input or        |
| P51        | 34        | 37         |        | IRQ11/TM16BIO/                           |                          | output by the P5DIR register.                                                       |
| 1 31       | J4        | 31         |        | TM18O3                                   |                          | A pull-up resistor for each bit can be selected                                     |
|            |           |            |        |                                          |                          | individually by the P5PLU register.                                                 |
|            |           |            |        |                                          |                          | At reset, the input mode (P50, P51) is selected and                                 |
|            |           |            |        |                                          |                          | pull-up resistor is disable.                                                        |



|                                                    | Pin                              | No.                              |        |                                                                |                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------------------------|----------------------------------|----------------------------------|--------|----------------------------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Name                                               | QFP<br>44                        | TQFP<br>48                       | I/O    | Other Function                                                 | Function                                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| P60<br>P61                                         | 41<br>43                         | 45<br>47                         | I/O    | TM18AIO/TM18O4<br>TM18BIO/TM18O5                               | I/O port 6                                      | 2-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P6DIR register. A pull-up resistor for each bit can be selected individually by the P6PLU register. At reset, the input mode (P60, P61) is selected and pull-up resistor is disable.                                                                                                                                                                                                                                                                                                 |
| P80<br>P81<br>P82<br>P83<br>P84<br>P85             | 35<br>36<br>37<br>38<br>39<br>40 | 39<br>40<br>41<br>42<br>43<br>44 | I/O    | PWM00<br>NPWM00<br>PWM01<br>NPWM01<br>PWM02<br>NPWM02          | I/O port 8                                      | 6-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P8DIR register. A pull-up resistor for each bit can be selected individually by the P8PLU register. At reset, the input mode (P80 to P85) is selected and pull-up resistor is disable.                                                                                                                                                                                                                                                                                               |
| PC2<br>PC3<br>PC4<br>PC5<br>PC6<br>PC7             | 3<br>5<br>8<br>9<br>10           | 3<br>5<br>8<br>9<br>10           | I/O    | ADOINO2<br>ADOINO3<br>ADOINO4<br>AD1INO0<br>AD1INO1<br>AD1INO2 | I/O port C                                      | 6-bit CMOS I/O port.  Each bit can be set individually as either an input or output by the PCDIR register.  A pull-up resistor for each bit can be selected individually by the PCPLU register.  At reset, the input mode (PC2 to PC7) is selected and pull-up resistor is disable.                                                                                                                                                                                                                                                                                            |
| SBO0<br>SBO1                                       | 25<br>28                         | 27<br>30                         | Output | P20<br>P23                                                     | Serial interface<br>transmission<br>output pin  | Transmission data output pins for serial interface 0 and 1.  Select output mode by the P2DIR register and serial pin function by the P2MD register.  These can be used as normal I/O pins when the serial interface is not used.                                                                                                                                                                                                                                                                                                                                               |
| SBIO<br>SBI1                                       | 27<br>30                         | 29<br>32                         | Input  | P22<br>P25                                                     | Serial interface<br>reception data<br>input pin | Reception data input pins for serial interface 0 and 1. Pull-up resistor can be selected by the P2PLU register. Select input mode by the P2DIR register and serial pin function by the P2MD register. These can be used as normal I/O pins when the serial interface is not used.                                                                                                                                                                                                                                                                                              |
| SBT0<br>SBT1                                       | 26<br>29                         | 28<br>31                         | I/O    | P21<br>P24                                                     | Serial interface<br>clock I/O pin               | Clock I/O pins for serial interface 0 and 1.  Pull-up resistor can be selected by the P2PLU register. Select I/O mode by the P2DIR register and serial pin function by the P2MD register.  These can be used as normal I/O pins when the serial interface is not used.                                                                                                                                                                                                                                                                                                         |
| TM0IO<br>TM1IO<br>TM4IO<br>TM5IO<br>TM6IO<br>TM7IO | 12<br>16<br>23<br>24<br>31<br>32 | 13<br>17<br>25<br>26<br>34<br>35 | I/O    | P00<br>P01<br>P02<br>P03<br>P40<br>P41                         | Timer I/O pin                                   | Event counter input and timer pulse output pin for 8-bit timer 0, 1, 4, 5, 6 and 7.  To use this pin as event counter input, select timer input pin by the P0MD and P4MD1 registers and set to input mode by the P0DIR and P4DIR registers. In input mode, pull-up resistor can be selected by the P0PLU and P4PLU registers.  To use this pin as timer pulse output, select timer output pin by the P0MD, P4MD1 and P4MD2 registers and set to output mode by the P0DIR and P4DIR registers.  These can be used as normal I/O pins when these are not used as timer I/O pins. |



|                    | Pin      | No.      |              |                 |                        |                                                                                                    |
|--------------------|----------|----------|--------------|-----------------|------------------------|----------------------------------------------------------------------------------------------------|
| Name               | QFP      | TQFP     | I/O          | Other Function  | Function               | Description                                                                                        |
|                    | 44       | 48       |              |                 |                        |                                                                                                    |
| TM16AIO            | 33       | 36       | I/O          | P50             | Timer I/O pin          | Event counter input, timer output, and PWM output                                                  |
| TM16BIO            | 34       | 37       |              | P51             |                        | pin for 16-bit timer 16 and 18.                                                                    |
| TM18AIO            | 41       | 45       |              | P60             |                        | To use this pin as event counter input, select timer                                               |
| TM18BIO            | 43       | 47       |              | P61             |                        | input pin by the P5MD1 and P6MD1 registers, and                                                    |
|                    |          |          |              |                 |                        | set to input mode by the P5DIR and P6DIR                                                           |
|                    |          |          |              |                 |                        | registers.                                                                                         |
|                    |          |          |              |                 |                        | In input mode, pull-up resistor can be selected by                                                 |
|                    |          |          |              |                 |                        | the P5PLU and P6PLU register.                                                                      |
|                    |          |          |              |                 |                        | To use this as timer output and PWM output, select timer output pin by the P5MD1, P5MD2, P6MD1 and |
|                    |          |          |              |                 |                        | P6MD2 registers, and set to output mode by the                                                     |
|                    |          |          |              |                 |                        | P5DIR and P6DIR register.                                                                          |
|                    |          |          |              |                 |                        | These can be used as normal I/O pins when these                                                    |
|                    |          |          |              |                 |                        | are not used as timer I/O pins.                                                                    |
| TM18O0             | 31       | 34       | Output       | P40             | PWM output pin         | Motor control PWM signal output pin for 16-bit timer                                               |
| TM18O1             | 32       | 35       | Output       | P41             | 1 WW output pill       | 18. PWM signal for 16-bit timer 18 is output to 6 pins                                             |
| TM18O2             | 33       | 36       |              | P50             |                        | simultaneously.                                                                                    |
| TM18O3             | 34       | 37       |              | P51             |                        | To use this pin as PWM output, select timer output                                                 |
| TM18O4             | 41       | 45       |              | P60             |                        | pin by the P4MD1, P4MD2, P5MD1, P5MD2,                                                             |
| TM18O5             | 43       | 47       |              | P61             |                        | P6MD1 and P6MD2 register and set to output mode                                                    |
|                    |          |          |              |                 |                        | by the P4DIR, P5DIR, and P6DIR register.                                                           |
|                    |          |          |              |                 |                        | These can be used as normal I/O pins when these                                                    |
|                    |          |          |              |                 |                        | are not used as timer I/O pins.                                                                    |
| AD0IN00            | 1        | 1        | Input        | VGA0(+)         | Analog input pin       | Analog input pins for 1-type 8-channel, 10-bit A/D                                                 |
| AD0IN01            | 2        | 2        |              | VGA0(-)         |                        | converters.                                                                                        |
| AD0IN02            | 3        | 3        |              | PC2             |                        | These can be used as normal I/O pins when these                                                    |
| ADOIN03            | 5        | 5        |              | PC3             |                        | are not used as analog input.                                                                      |
| AD0IN04<br>AD1IN00 | 8<br>9   | 8<br>9   |              | PC4<br>PC5      |                        | However, AD0IN00 and AD0IN01 are excluded.                                                         |
| ADTINO0            | 9<br>10  | 10       |              | PC6             |                        |                                                                                                    |
| AD1IN01            | 11       | 11       |              | PC7             |                        |                                                                                                    |
| IRQ00              | 12       | 13       | Input        | P00             | External interrupt pin | External interrupt input pins.                                                                     |
| IRQ01              | 16       | 17       | mpat         | P01             | External interrupt pin | The valid edge can be selected. Set whether both                                                   |
| IRQ02              | 23       | 25       |              | P02             |                        | edges are detected or not by IRQEDGESEL regis-                                                     |
| IRQ03              | 24       | 26       |              | P03             |                        | ter. When it is set not to detect both edges, select                                               |
| IRQ08              | 31       | 34       |              | P40             |                        | rising edge, falling edge, H level, or L level by                                                  |
| IRQ09              | 32       | 35       |              | P41             |                        | EXTMD0 and EXTMD1 registers. When it is set to                                                     |
| IRQ10              | 33       | 36       |              | P50             |                        | detect both edges, select rising edge by the external                                              |
| IRQ11              | 34       | 37       |              | P51             |                        | interrupt condition setting register.                                                              |
| PWM00              | 35       | 39       | Output       | P80             | Motor control PWM      | Motor control 3-phase PWM signal output pin                                                        |
| PWM01              | 37       | 41       |              | P82             | signal output pin      | Select PWM signal output pin by the P8MD register                                                  |
| PWM02              | 39       | 43       |              | P84             |                        | and enable PWM output by the PWMOFF0A regis-                                                       |
|                    |          |          |              |                 |                        | ter. These can be used as normal I/O pins when these                                               |
|                    |          |          |              |                 |                        | pins are not used as PWM signal output pin.                                                        |
| NPWM00             | 36       | 40       | Output       | P81             | Motor control PWM      | Motor control 3-phase PWM signal inversion output                                                  |
| NPWM01             | 38       | 40       | Output       | P83             | signal reverse         | pin.                                                                                               |
| NPWM02             | 40       | 44       |              | P85             | output pin             | Select PWM signal output pin by the P8MD register                                                  |
|                    | .0       |          |              | . 55            |                        | and enable PWM output by the PWMOFF0A regis-                                                       |
|                    |          |          |              |                 |                        | ter.                                                                                               |
|                    |          |          |              |                 |                        | These can be used as normal I/O pins when these is                                                 |
|                    |          |          |              |                 |                        | not used as PWM signal output pin.                                                                 |
| VGA0(+)*           | 1        | 1        | Input        | AD0IN00         | Analog input pins      | Analog input pins for VGA0.                                                                        |
| VGA0(-) *          | 2        | 2        |              | AD0IN01         |                        | It can be used only as an analog input.                                                            |
| EXTRG0             | 24       | 26       | Output       | P03/IRQ03/TM5IO | External trigger       | External trigger pins for debugger.                                                                |
| EXTRG1             | 23       | 25       |              | P02/IRQ02/TM4IO | output pins            | Please connect it with the trigger pin of the                                                      |
| TEOT               |          |          |              |                 | for debugger           | debugger when you use the trigger function.                                                        |
| TEST               | 6        | 6        | Input        | -               | Teset signal input pin | Input pin for test signal input.                                                                   |
|                    |          |          |              |                 |                        | Connect pull-up resistor of 2 k $\Omega$ or more. (Put the                                         |
| 00114              | 40       | 4.4      | lase · · ·   |                 | On abin delicioni      | resistor near the pins.)                                                                           |
| SCLK<br>SDATA      | 13<br>14 | 14<br>15 | Input<br>I/O | -               | On-chip debugger       | Clock input and data I/O pins for on-chip debugger.                                                |
| SDAIA              | 14       | 15       | 1/0          |                 | I/O pins               | Connect pull-up resistor of 2 $k\Omega$ or more.                                                   |

<sup>\*</sup> The VGA analog input pin is not in MN103SFN0 series. 1,2 pin of MN103SFN0 series are the dedicated input pin for A/D converter.



## 1.3.5 Pin Functions (MN103SFN1/N5 series)

Table:1.3.4 Pin Functions (MN103SFN1/N5 series)

| Name                                   | Pin No.                          | I/O             | Other Function                                                                                         | Function                            | Description                                                                                                                                                                                                                                                                                                                                                         |
|----------------------------------------|----------------------------------|-----------------|--------------------------------------------------------------------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD50<br>VDD50                         | 28<br>64                         | -               | -                                                                                                      | Power supply pin                    | Power pin for 5 V, digital IO Supply 5 V to all of pins and connect 1 $\mu$ F capacitor or more between all of the VDD50 and VSS pins. (Put the capacitor near the pins.)                                                                                                                                                                                           |
| VOUT18                                 | 23                               | -               | -                                                                                                      | Power output pin                    | Power pin for 1.8 V, digital IO Connect 1 $\mu$ F capacitor between all of the VOUT18 and VSS pins. (Put the capacitor near the pins.)                                                                                                                                                                                                                              |
| VSS<br>VSS                             | 25<br>62                         | -               | -                                                                                                      | Power supply pin                    | GND for digital                                                                                                                                                                                                                                                                                                                                                     |
| AVDD50                                 | 8                                | -               | -                                                                                                      | Power supply pin for A/D            | Power for A/D. Supply 5 V to AVDD50 pin and connect 1 μF capacitor or more between AVDD50 and AVSS pins. (Put the capacitor near the pins.)                                                                                                                                                                                                                         |
| AVSS                                   | 6                                | -               | -                                                                                                      | Power supply pin for A/D            | GND for A/D                                                                                                                                                                                                                                                                                                                                                         |
| NBOOT                                  | 29                               | Input           | -                                                                                                      | Start area change pin               | Use this pin when the start-up area of ROM is changed. Please add the pull-up resistor of 2 $k\Omega$ usually.                                                                                                                                                                                                                                                      |
| OSCI<br>OSCO                           | 27<br>26                         | Input<br>Output | -                                                                                                      | Clock input pin<br>Clock output pin | Oscillator pins for connecting with ceramic oscillator or crystal oscillator. When inputting clock externally, input from OSCI and open OSCO.                                                                                                                                                                                                                       |
| NRST                                   | 30                               | Input           | -                                                                                                      | Reset pins<br>(negative logic)      | Pin for power-on reset. Internal pull-up resistors are contained. When this pin is at "L" level, internal state of LSI is initialized. After that, when the input is set to "H" level, reset is cancelled. After oscillation stabilization time by hardware, reset proccessing is executed. Connect 0.1 $_\mu\text{F}$ capacitor or more between NRST and VSS pins. |
| P00<br>P01<br>P02<br>P03               | 17<br>18<br>19<br>20             | I/O             | IRQ00/TM0IO<br>IRQ01/TM1IO<br>IRQ02/TM4IO/EXTRG1<br>IRQ03/TM5IO/EXTRG0                                 | I/O port 0                          | 4-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P0DIR register. A pull-up resistor for each bit can be selected individually by the P0PLU register. At reset, the input mode (P00 to P03) is selected, and pull-up resistor is disable.                                                                                   |
| P20<br>P21<br>P22<br>P23<br>P24<br>P25 | 31<br>32<br>33<br>34<br>35<br>36 | I/O             | SBO0<br>SBT0<br>SBI0<br>SBO1<br>SBT1<br>SBI1                                                           | I/O port 2                          | 6-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P2DIR register. A pull-up resistor for each bit can be selected individually by the P2PLU register. At reset, the input mode (P20 to P25) is selected, and pull-up resistor is disable.                                                                                   |
| P30<br>P31<br>P32<br>P33               | 37<br>38<br>39<br>40             | I/O             | SBO2<br>SBT2<br>SBI2<br>SBCS2                                                                          | I/O port 3                          | 4-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P3DIR register. A pull-up resistor for ech bit can be selected individually by the P3PLU register. At reset, the input mode (P30 to P33) is selected, pull-up resistor is disable.                                                                                        |
| P40<br>P41<br>P42<br>P43<br>P46<br>P47 | 41<br>42<br>43<br>44<br>45<br>46 | I/O             | IRQ08/TM6IO/TM18O0<br>IRQ09/TM7IO/TM18O1<br>IRQ10/TM2IO<br>IRQ11/TM3IO<br>TM10IO/IRQ04<br>TM11IO/IRQ05 | I/O port 4                          | 6-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P4DIR register. A pull-up resistor for each bit can be selected individually by the P4PLU register. At reset, the input mode (P40 to P43, P46 to P47) is selected and pull-up resistor is disable.                                                                        |



| Name                                   | Pin No.                          | I/O    | Other Function                                                 | Function                                    | Description                                                                                                                                                                                                                                                                                        |
|----------------------------------------|----------------------------------|--------|----------------------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P50<br>P51                             | 47<br>48                         | I/O    | TM16AIO/TM18O2<br>TM16BIO/TM18O3                               | I/O port 5                                  | 2-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P5DIR register. A pull-up resistor for each bit can be selected individually by the P5PLU register. At reset, the input mode (P50 to P51) is selected and pull-up resistor is disable.                   |
| P60<br>P61<br>P64<br>P65               | 61<br>63<br>1<br>2               | I/O    | TM18AIO/TM18O4<br>TM18BIO/TM18O5<br>TM19AIO<br>TM19BIO         | I/O port 6                                  | 4-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P6DIR register. A pull-up resistor for each bit can be selected individually by the P6PLU register. At reset, the input mode (P60 to P61, P64 to P65) is selected and pull-up resistor is disable.       |
| P80<br>P81<br>P82<br>P83<br>P84<br>P85 | 49<br>50<br>51<br>52<br>53<br>54 | I/O    | PWM00<br>NPWM00<br>PWM01<br>NPWM01<br>PWM02<br>NPWM02          | I/O port 8                                  | 6-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P8DIR register. A pull-up resistor for each bit can be selected individually by the P8PLU register. At reset, the input mode (P80 to P85) is selected and pull-up resistor is disable.                   |
| P90<br>P91<br>P92<br>P93<br>P94<br>P95 | 55<br>56<br>57<br>58<br>59<br>60 | 1/0    | PWM10<br>NPWM10<br>PWM11<br>NPWM11<br>PWM12<br>NPWM12          | I/O port 9                                  | 6-bit CMOS I/O port.  Each bit can be set individually as either an input or output by the P9DIR register.  A pull-up resistor for each bit can be selected individually by the P9PLU register.  At reset, the input mode (P90 to P95) is selected and pull-up resistor is disable.                |
| PC2<br>PC3<br>PC4<br>PC5<br>PC6<br>PC7 | 5<br>7<br>9<br>10<br>11<br>12    | I/O    | AD0IN02<br>AD0IN03<br>AD0IN04<br>AD1IN00<br>AD1IN01<br>AD1IN02 | I/O port C                                  | 6-bit CMOS I/O port. Each bit can be set individually as either an input or output by the PCDIR register. A pull-up resistor for each bit can be selected individually by the PCPLU register. At reset, the input mode (PC2 to PC7) is selected and pull-up resistor is disable.                   |
| PD2<br>PD3                             | 15<br>16                         | I/O    | AD1IN05<br>AD1IN06                                             | I/O port D                                  | 2-bit CMOS I/O port. Each bit can be set individually as either an input or output by the PDDIR register. A pull-up resistor for each bit can be selected individually by the PDPLU register. At reset, the input mode (PD2 to PD3) is selected and pull-up resistor is disable.                   |
| SBO0<br>SBO1<br>SBO2                   | 31<br>34<br>37                   | Output | P20<br>P23<br>P30                                              | Serial interface<br>transmission output pin | Transmission data output pins for serial interface 0 to 2. Select output mode by the P2DIR and P3DIR registers and serial pin function by the P2MD and P3MD registers. These can be used as normal I/O pins when the serial interface is not used.                                                 |
| SBI0<br>SBI1<br>SBI2                   | 33<br>36<br>39                   | Input  | P22<br>P25<br>P32                                              | Serial interface reception data input pin   | Reception data input pins for serial interface 0 to 2. Pull-up resistor can be selected by the P2PLU and P3PLU registers. Select input mode by the P2DIR and P3DIR registers.  These can be used as normal I/O pins when the serial interface is not used.                                         |
| SBT0<br>SBT1<br>SBT2                   | 32<br>35<br>38                   | I/O    | P21<br>P24<br>P31                                              | Serial interface<br>clock I/O pin           | Clock I/O pins for serial interface 0 to 2.  Pull-up resistor can be selected by the P2PLU and P3PLU register. Select I/O mode by the P2DIR and P3DIR register and serial pin function by the P2MD and P3MD register.  These can be used as normal I/O pins when the serial interface is not used. |



| Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Pin No.                                                   | I/O    | Other Function                                                     | Function                             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--------|--------------------------------------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SBCS2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 40                                                        | I/O    | P33                                                                | Serial interface chip select I/O pin | Chip select pin for serial interface 2. Pull-up resistor can be selected by the P3PLU register. Select I/O mode by the P3DIR register and serial pin function by the P3MD register.  This can be used as normal I/O pins when the serial interface is not used.                                                                                                                                                                                                                                                                   |
| TM0IO<br>TM1IO<br>TM2IO<br>TM3IO<br>TM4IO<br>TM5IO<br>TM6IO<br>TM7IO<br>TM10IO<br>TM11IO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 17<br>18<br>43<br>44<br>19<br>20<br>41<br>42<br>45<br>46  | I/O    | P00<br>P01<br>P42<br>P43<br>P02<br>P03<br>P40<br>P41<br>P46<br>P47 | Timer I/O pin                        | Event counter input and timer pulse output pin for 8-bit timer 0 to 7, 10 and 11.  To use this pin as event counter input, select input mode by the P0DIR and P4DIR registers. In input mode, pull-up resistor can be selected by the P0PLU and P4PLU registers.  To use this pin as timer pulse output, select timer output pin by the P0MD, P4MD1 and P4MD2 registers and set to output mode by the P0DIR and P4DIR registers.  These can be used as normal I/O pins when these are not used as timer I/O pins.                 |
| TM16AIO<br>TM16BIO<br>TM18AIO<br>TM18BIO<br>TM19AIO<br>TM19BIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 47<br>48<br>61<br>63<br>1<br>2                            | I/O    | P50<br>P51<br>P60<br>P61<br>P64<br>P65                             | Timer I/O pin                        | Event counter input, timer output, and PWM output pin for 16-bit timer 16, 18 and 19.  To use this pin as event counter input, select input mode by the P5DIR and P6DIR registers. In input mode, pull-up resistor can be selected by the P5PLU and P6PLU register.  To use this as timer output and PWM output, select timer output pin by the P5MD1, P5MD2, P6MD1 and P6MD2 registers, and set to output mode by the P5DIR and P6DIR register.  These can be used as normal I/O pins when these are not used as timer I/O pins. |
| TM1800<br>TM1801<br>TM1802<br>TM1803<br>TM1804<br>TM1805                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 41<br>42<br>47<br>48<br>61<br>63                          | Output | P40<br>P41<br>P50<br>P51<br>P60<br>P61                             | PWM output pin                       | Motor control PWM signal output pin for 16-bit timer 18. PWM signal for 16-bit timer 18 is output to 6 pins simultaneously.  To use this pin as PWM output, select timer output pin by the P4MD1, P4MD2, P5MD1, P5MD2, P6MD1 and P6MD2 register and set to output mode by the P4DIR, P5DIR, and P6DIR register.  These can be used as normal I/O pins when these are not used as timer I/O pins.                                                                                                                                  |
| ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINO | 3<br>4<br>5<br>7<br>9<br>10<br>11<br>12<br>13<br>14<br>15 | Input  | VGA0(+) VGA0(-) PC2 PC3 PC4 PC5 PC6 PC7 VGA1(+) VGA1(-) PD2 PD3    | Analog input pin                     | Analog input pins for 2-type 12-channel, 10-bit A/D converters.  These can be used as normal I/O pins when these are not used as analog input.  However, AD0IN00, AD0IN01, AD1IN03 and AD1IN04 are excluded.                                                                                                                                                                                                                                                                                                                      |
| IRQ00<br>IRQ01<br>IRQ02<br>IRQ03<br>IRQ04<br>IRQ05<br>IRQ08<br>IRQ09<br>IRQ10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 17<br>18<br>19<br>20<br>45<br>46<br>41<br>42<br>43<br>44  | Input  | P00<br>P01<br>P02<br>P03<br>P04<br>P05<br>P40<br>P41<br>P42<br>P43 | External interrupt pin               | External interrupt input pins. The valid edge can be selected. Set whether both edges are detected or not by IRQEDGESEL register. When it is set not to detect both edges, select rising edge, falling edge, High-level, or Low-level by EXTMD0 and EXTMD1 register. When it is set to detect both edges, select rising edge by the external interrupt condition setting register.                                                                                                                                                |



| Name                                                     | Pin No.                          | I/O          | Other Function                           | Function                                         | Description                                                                                                                                                                                                                                              |
|----------------------------------------------------------|----------------------------------|--------------|------------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PWM00<br>PWM01<br>PWM02<br>PWM10<br>PWM11<br>PWM12       | 49<br>51<br>53<br>55<br>57<br>59 | Output       | P80<br>P82<br>P84<br>P90<br>P92<br>P94   | Motor control PWM sig-<br>nal output pin         | Motor control 3-phase PWM signal output pin Select PWM signal output pin by the P8MD, P9MD registers and enable PWM output by the PWMOFF0, 1 registers.  These can be used as normal I/O pins when these pins are not used as PWM signal output pin.     |
| NPWM00<br>NPWM01<br>NPWM02<br>NPWM10<br>NPWM11<br>NPWM12 | 50<br>52<br>54<br>56<br>58<br>60 | Output       | P81<br>P83<br>P85<br>P91<br>P93<br>P95   | Motor control PWM sig-<br>nal reverse output pin | Motor control 3-phase PWM signal inversion output pin. Select PWM signal output pin by the P8MD, P9MD registers and enable PWM output by the PWMOFF0, 1 registers. These can be used as normal I/O pins when these is not used as PWM signal output pin. |
| VGA0(+)*<br>VGA0(-) *<br>VGA1(+)*<br>VGA1(-) *           | 1<br>2<br>13<br>14               | Input        | AD0IN00<br>AD0IN01<br>AD1IN03<br>AD1IN04 | Analog input pins                                | Analog input pins for VGA0 and VGA1. It can be used only as an analog input.                                                                                                                                                                             |
| EXTRG0<br>EXTRG1                                         | 20<br>19                         | Output       | P03/IRQ03/TM5IO<br>P02/IRQ02/TM4IO       | External trigger output pins for debugger        | External trigger pins for debugger. Please connect it with the trigger pin of the debugger when you use the trigger function.                                                                                                                            |
| TEST                                                     | 24                               | Input        | -                                        | Teset signal input pin                           | Input pin for test signal input. Connect pull-up resistor of 2 k $\Omega$ or more. (Put the resistor near the pins.)                                                                                                                                     |
| SCLK<br>SDATA                                            | 21<br>22                         | Input<br>I/O | -                                        | On-chip debugger I/O pins                        | Clock input and data I/O pins for on-chip debugger. Connect pull-up resistor of 2 k $\Omega$ or more.                                                                                                                                                    |

<sup>\*</sup> The VGA analog input pin is not in MN103SFN1 series.

<sup>3,4,13,14</sup> pin of MN103SFN1 series are the dedicated input pin for A/D converter.



## 1.3.6 Pin Functions (MN103SFN2/N6 series)

Table:1.3.5 Pin Functions (MN103SFN2/N6 series)

| Name                                                 | Pin No.                                      | I/O             | Other Function                                                                                               | Function                            | Description                                                                                                                                                                                                                                                                                                                                                         |
|------------------------------------------------------|----------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD50<br>VDD50                                       | 32<br>58                                     | -               | -                                                                                                            | Power supply pin                    | Power pin for 5 V, digital IO Supply 5 V to all of pins and connect 1 $\mu$ F capacitor or more between all of the VDD50 and VSS pins. (Put the capacitor near the pins.)                                                                                                                                                                                           |
| VOUT18<br>VOUT18                                     | 27<br>80                                     | -               | -                                                                                                            | Power output pin                    | Power pin for 1.8 V, digital IO Connect 1 $\mu$ F capacitor between all of the VOUT18 and VSS pins. (Put the capacitor near the pins.)                                                                                                                                                                                                                              |
| VSS<br>VSS<br>VSS                                    | 29<br>56<br>78                               | -               | -                                                                                                            | Power supply pin                    | GND for digital                                                                                                                                                                                                                                                                                                                                                     |
| AVDD50                                               | 7                                            | -               | -                                                                                                            | Power supply pin for A/D            | Power for A/D.<br>Supply 5 V to AVDD50 pin and connect 1 μF capacitor<br>or more between AVDD50 and AVSS pins. (Put the<br>capacitor near the pins.)                                                                                                                                                                                                                |
| AVSS                                                 | 4                                            | -               | -                                                                                                            | Power supply pin for A/D            | GND for A/D                                                                                                                                                                                                                                                                                                                                                         |
| NBOOT                                                | 33                                           | Input           | -                                                                                                            | Start area change pin               | Use this pin when the start-up area of ROM is changed. Please add the pull-up resistor of 2 k $\Omega$ usually.                                                                                                                                                                                                                                                     |
| OSCI<br>OSCO                                         | 31<br>30                                     | Input<br>Output | -                                                                                                            | Clock input pin<br>Clock output pin | Oscillator pins for connecting with ceramic oscillator or crystal oscillator. When inputting clock externally, input from OSCI and open OSCO.                                                                                                                                                                                                                       |
| NRST                                                 | 34                                           | Input           | -                                                                                                            | Reset pins<br>(negative logic)      | Pin for power-on reset. Internal pull-up resistors are contained. When this pin is at "L" level, internal state of LSI is initialized. After that, when the input is set to "H" level, reset is cancelled. After oscillation stabilization time by hardware, reset proccessing is executed. Connect 0.1 $_\mu\text{F}$ capacitor or more between NRST and VSS pins. |
| P00<br>P01<br>P02<br>P03<br>P04<br>P05<br>P06<br>P07 | 21<br>22<br>23<br>24<br>35<br>36<br>37<br>38 | I/O             | IRQ00/TM0IO<br>IRQ01/TM1IO<br>IRQ02/TM4IO/EXTRG1<br>IRQ03/TM5IO/EXTRG0<br>IRQ04<br>IRQ05<br>IRQ06<br>IRQ07   | I/O port 0                          | 8-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P0DIR register. A pull-up resistor for each bit can be selected individually by the P0PLU register. At reset, the input mode (P00 to P07) is selected, and pull-up resistor is disable.                                                                                   |
| P20<br>P21<br>P22<br>P23<br>P24<br>P25               | 39<br>40<br>41<br>42<br>43<br>44             | I/O             | SBO0<br>SBT0<br>SBI0<br>SBO1<br>SBT1<br>SBI1                                                                 | I/O port 2                          | 6-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P2DIR register. A pull-up resistor for each bit can be selected individually by the P2PLU register. At reset, the input mode (P20 to P25) is selected, and pull-up resistor is disable.                                                                                   |
| P30<br>P31<br>P32<br>P33                             | 45<br>46<br>47<br>48                         | I/O             | SBO2<br>SBT2<br>SBI2<br>SBCS2                                                                                | I/O port 3                          | 4-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P3DIR register. A pull-up resistor for ech bit can be selected individually by the P3PLU register. At reset, the input mode (P30 to P33) is selected, pull-up resistor is disable.                                                                                        |
| P40<br>P41<br>P42<br>P43<br>P44<br>P45<br>P46<br>P47 | 49<br>50<br>51<br>52<br>53<br>54<br>55<br>57 | I/O             | IRQ08/TM6IO/TM18O0<br>IRQ09/TM7IO/TM18O1<br>IRQ10/TM2IO<br>IRQ11/TM3IO<br>TM8IO<br>TM9IO<br>TM10IO<br>TM11IO | I/O port 4                          | 8-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P4DIR register. A pull-up resistor for each bit can be selected individually by the P4PLU register. At reset, the input mode (P40 to P47) is selected and pull-up resistor is disable.                                                                                    |



| Name                                   | Pin No.                          | I/O    | Other Function                                                 | Function                                    | Description                                                                                                                                                                                                                                                                                  |
|----------------------------------------|----------------------------------|--------|----------------------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P50<br>P51<br>P54<br>P55               | 59<br>60<br>61<br>62             | I/O    | TM16AIO/TM18O2<br>TM16BIO/TM18O3<br>TM17AIO<br>TM17BIO         | I/O port 5                                  | 4-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P5DIR register. A pull-up resistor for each bit can be selected individually by the P5PLU register. At reset, the input mode (P50 to P51, P54 to P55) is selected and pull-up resistor is disable. |
| P60<br>P61<br>P64<br>P65               | 77<br>79<br>1<br>2               | I/O    | TM18AIO/TM18O4<br>TM18BIO/TM18O5<br>TM19AIO<br>TM19BIO         | I/O port 6                                  | 4-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P6DIR register. A pull-up resistor for each bit can be selected individually by the P6PLU register. At reset, the input mode (P60 to P61, P64 to P65) is selected and pull-up resistor is disable. |
| P80<br>P81<br>P82<br>P83<br>P84<br>P85 | 63<br>64<br>65<br>66<br>67<br>68 | I/O    | PWM00<br>NPWM00<br>PWM01<br>NPWM01<br>PWM02<br>NPWM02          | I/O port 8                                  | 6-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P8DIR register. A pull-up resistor for each bit can be selected individually by the P8PLU register. At reset, the input mode (P80 to P85) is selected and pull-up resistor is disable.             |
| P90<br>P91<br>P92<br>P93<br>P94<br>P95 | 69<br>70<br>71<br>72<br>73<br>74 | I/O    | PWM10<br>NPWM10<br>PWM11<br>NPWM11<br>PWM12<br>NPWM12          | I/O port 9                                  | 6-bit CMOS I/O port. Each bit can be set individually as either an input or output by the P9DIR register. A pull-up resistor for each bit can be selected individually by the P9PLU register. At reset, the input mode (P90 to P95) is selected and pull-up resistor is disable.             |
| PB0<br>PB1                             | 75<br>76                         | I/O    | TM20AIO<br>TM20BIO                                             | I/O port B                                  | 2-bit CMOS I/O port. Each bit can be set individually as either an input or output by the PBDIR register. A pull-up resistor for each bit can be selected individually by the PBPLU register. At reset, the input mode (PB0 to PB1) is selected and pull-up resistor is disable.             |
| PC2<br>PC3<br>PC4<br>PC5<br>PC6<br>PC7 | 5<br>7<br>9<br>10<br>11<br>12    | I/O    | AD0IN02<br>AD0IN03<br>AD0IN04<br>AD1IN00<br>AD1IN01<br>AD1IN02 | I/O port C                                  | 6-bit CMOS I/O port. Each bit can be set individually as either an input or output by the PCDIR register. A pull-up resistor for each bit can be selected individually by the PCPLU register. At reset, the input mode (PC2 to PC7) is selected and pull-up resistor is disable.             |
| PD2<br>PD3<br>PD4<br>PD5<br>PD6<br>PD7 | 15<br>16<br>17<br>18<br>19<br>20 | I/O    | AD1IN05<br>AD1IN06<br>AD1IN07<br>AD1IN08<br>AD1IN09<br>AD1IN10 | I/O port D                                  | 6-bit CMOS I/O port. Each bit can be set individually as either an input or output by the PDDIR register. A pull-up resistor for each bit can be selected individually by the PDPLU register. At reset, the input mode (PD2 to PD7) is selected and pull-up resistor is disable.             |
| SBO0<br>SBO1<br>SBO2                   | 39<br>42<br>45                   | Output | P20<br>P23<br>P30                                              | Serial interface<br>transmission output pin | Transmission data output pins for serial interface 0 to 2.  Select output mode by the P2DIR and P3DIR registers and serial pin function by the P2MD and P3MD registers.  These can be used as normal I/O pins when the serial interface is not used.                                         |
| SBI0<br>SBI1<br>SBI2                   | 41<br>44<br>47                   | Input  | P22<br>P25<br>P32                                              | Serial interface reception data input pin   | Reception data input pins for serial interface 0 to 2. Pull-up resistor can be selected by the P2PLU and P3PLU register. Select input mode by the P2DIR and P3DIR register.  These can be used as normal I/O pins when the serial interface is not used.                                     |



| Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Pin No.                                                                                 | I/O    | Other Function                                                                   | Function                                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SBT0<br>SBT1<br>SBT2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 40<br>43<br>46                                                                          | I/O    | P21<br>P24<br>P31                                                                | Serial interface clock I/O pin          | Clock I/O pins for serial interface 0 to 2. Pull-up resistor can be selected by the P2PLU and P3PLU register. Select I/O mode by the P2DIR and P3DIR register and serial pin function by the P2MD and P3MD register. These can be used as normal I/O pins when the serial interface is not used.                                                                                                                                                                                                                                                             |
| SBCS2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 48                                                                                      | I/O    | P33                                                                              | Serial interface chip<br>select I/O pin | Chip select pin for serial interface 2. Pull-up resistor can be selected by the P3PLU register. Select I/O mode by the P3DIR register and serial pin function by the P3MD register.  This can be used as normal I/O pins when the serial interface is not used.                                                                                                                                                                                                                                                                                              |
| TMOIO TM1IO TM2IO TM3IO TM4IO TM5IO TM6IO TM7IO TM8IO TM9IO TM1IO TM1IO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 21<br>22<br>51<br>52<br>23<br>24<br>49<br>50<br>53<br>54<br>55<br>57                    | I/O    | P00<br>P01<br>P42<br>P43<br>P02<br>P03<br>P40<br>P41<br>P44<br>P45<br>P46<br>P47 | Timer I/O pin                           | Event counter input and timer pulse output pin for 8-bit timer 0 to 11.  To use this pin as event counter input, select input mode by the P0DIR and P4DIR registers. In input mode, pull-up resistor can be selected by the P0PLU and P4PLU registers.  To use this pin as timer pulse output, select timer output pin by the P0MD, P4MD1 and P4MD2 registers and set to output mode by the P0DIR and P4DIR registers.  These can be used as normal I/O pins when these are not used as timer I/O pins.                                                      |
| TM16AIO<br>TM16BIO<br>TM17AIO<br>TM17BIO<br>TM18AIO<br>TM18BIO<br>TM19AIO<br>TM19BIO<br>TM20AIO<br>TM20BIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 59<br>60<br>61<br>62<br>77<br>79<br>1<br>2<br>75<br>76                                  | 1/0    | P50<br>P51<br>P54<br>P55<br>P60<br>P61<br>P64<br>P65<br>PB0<br>PB1               | Timer I/O pin                           | Event counter input, timer output, and PWM output pin for 16-bit timer 16 to 20.  To use this pin as event counter input, select input mode by the P5DIR, P6DIR, and PBDIR registers. In input mode, pull-up resistor can be selected by the P5PLU, P6PLU, and PBPLU register.  To use this as timer output and PWM output, select timer output pin by the P5MD1, P5MD2, P6MD1, P6MD2, and PBMD2 registers, and set to output mode by the P5DIR, P6DIR, and PBDIR register.  These can be used as normal I/O pins when these are not used as timer I/O pins. |
| TM1800<br>TM1801<br>TM1802<br>TM1803<br>TM1804<br>TM1805                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 49<br>50<br>59<br>60<br>77<br>79                                                        | Output | P40<br>P41<br>P50<br>P51<br>P60<br>P61                                           | PWM output pin                          | Motor control PWM signal output pin for 16-bit timer 18. PWM signal for 16-bit timer 18 is output to 6 pins simultaneously.  To use this pin as PWM output, select timer output pin by the P4MD1, P4MD2, P5MD1, P5MD2, P6MD1, P6MD2 registers, and set to output mode by the P4DIR, P5DIR, and P6DIR register.  These can be used as normal I/O pins when these are not used as timer I/O pins.                                                                                                                                                              |
| ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINOO<br>ADOINO | 3<br>4<br>5<br>7<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20 | Input  | VGA0(+) VGA0(-) PC2 PC3 PC4 PC5 PC6 PC7 VGA1(+) VGA1(-) PD2 PD3 PD4 PD5 PD6 PD7  | Analog input pin                        | Analog input pins for 2-type 16-channel, 10-bit A/D converters.  These can be used as normal I/O pins when these are not used as analog input.  However, AD0IN00, AD0IN01, AD1IN03 and AD1IN04 are excluded.                                                                                                                                                                                                                                                                                                                                                 |



| Name                                                                                            | Pin No.                                                  | I/O          | Other Function                                                     | Function                                  | Description                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------|--------------------------------------------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IRQ00<br>IRQ01<br>IRQ02<br>IRQ03<br>IRQ04<br>IRQ05<br>IRQ06<br>IRQ07<br>IRQ08<br>IRQ09<br>IRQ10 | 21<br>22<br>23<br>24<br>35<br>36<br>37<br>38<br>49<br>50 | Input        | P00<br>P01<br>P02<br>P03<br>P04<br>P05<br>P06<br>P07<br>P40<br>P41 | External interrupt pin                    | External interrupt input pins. The valid edge can be selected. Set whether both edges are detected or not by IRQEDGESEL register. When it is set not to detect both edges, select rising edge, falling edge, H level, or L level by EXTMD0 and EXTMD1 register. When it is set to detect both edges, select rising edge by the external interrupt condition setting register. |
| PWM00<br>PWM01<br>PWM02<br>PWM10<br>PWM11                                                       | 52<br>63<br>65<br>67<br>69<br>71                         | Output       | P43<br>P80<br>P82<br>P84<br>P90<br>P92                             | Motor control PWM sig-<br>nal output pin  | Motor control 3-phase PWM signal output pin Select PWM signal output pin by the P8MD, P9MD registers and enable PWM output by the PWMOFFO, 1 registers. These can be used as normal I/O pins when these pins                                                                                                                                                                  |
| PWM12<br>NPWM00                                                                                 | 73<br>64                                                 | Output       | P94<br>P81                                                         | Motor control PWM sig-                    | are not used as PWM signal output pin.  Motor control 3-phase PWM signal inversion output                                                                                                                                                                                                                                                                                     |
| NPWM01<br>NPWM02<br>NPWM10<br>NPWM11<br>NPWM12                                                  | 66<br>68<br>70<br>72<br>74                               |              | P83<br>P85<br>P91<br>P93<br>P95                                    | nal reverse output pin                    | pin. Select PWM signal output pin by the P8MD, P9MD registers and enable PWM output by the PWMOFF0, 1 registers. These can be used as normal I/O pins when these is not used as PWM signal output pin.                                                                                                                                                                        |
| VGA0(+)*<br>VGA0(-) *<br>VGA1(+)*<br>VGA1(-) *                                                  | 3<br>4<br>13<br>14                                       | Input        | AD0IN00<br>AD0IN01<br>AD1IN03<br>AD1IN04                           | Analog input pins                         | Analog input pins for VGA0 and VGA1. It can be used only as an analog input.                                                                                                                                                                                                                                                                                                  |
| EXTRG0<br>EXTRG1                                                                                | 24<br>23                                                 | Output       | P03/IRQ03/TM5IO<br>P02/IRQ02/TM4IO                                 | External trigger output pins for debugger | External trigger pins for debugger. Please connect it with the trigger pin of the debugger when you use the trigger function.                                                                                                                                                                                                                                                 |
| TEST                                                                                            | 28                                                       | Input        | -                                                                  | Teset signal input pin                    | Input pin for test signal input. Connect pull-up resistor of 2 k $\Omega$ or more. (Put the resistor near the pins.)                                                                                                                                                                                                                                                          |
| SCLK<br>SDATA                                                                                   | 25<br>26                                                 | Input<br>I/O | -                                                                  | On-chip debugger I/O pins                 | Clock input and data I/O pins for on-chip debugger. Connect pull-up resistor of 2 k $\Omega$ or more.                                                                                                                                                                                                                                                                         |

<sup>\*</sup>The VGA analog input pin is not in MN103SFN2 series.

<sup>3,4,13,14</sup> pin of MN103SFN2 series are the dedicated input pin for A/D converter.



## 1.4 Block Diagram

### 1.4.1 Block Diagram (MN103SFJ7A)



Figure:1.4.1 Block Diagram (MN103SFJ7A series)



## 1.4.2 Block Diagram (MN103SFN0/N4 series)



Figure: 1.4.2 Block Diagram (MN103SFN0/N4 series)



## 1.4.3 Block Diagram (MN103SFN1/N5 series)



Figure:1.4.3 Block Diagram (MN103SFN1/N5 series)



### 1.4.4 Block Diagram (MN103SFN2/N6 series)



Figure:1.4.4 Block Diagram (MN103SFN2/N6 series)



## 1.5 Electrical Characteristics

This LSI manual describes the standard specification.

Electrical characteristics given in this section are preliminary and subject to change without notice. When using LSI, contact our sales office for product specifications.

| Model       | CMOS LSI                    |
|-------------|-----------------------------|
| Application | General-purpose             |
| Function    | CMOS 32-bit microcontroller |

## 1.5.1 Absolute Maximum Ratings

 $V_{SS} = 0.0 \text{ V}$ 

|     | Parameter                                   | Symbol           |                    | Rating                                             | Unit |
|-----|---------------------------------------------|------------------|--------------------|----------------------------------------------------|------|
| A1  | External supply voltage 1                   |                  | $V_{DD50}$         | -0.3 to +7.0                                       | V    |
| A2  | External supply voltage 2                   |                  | AV <sub>DD50</sub> | -0.3 to +7.0                                       | V    |
| А3  | Internal supply voltage                     |                  | V <sub>OUT18</sub> | -0.3 to +2.5                                       | V    |
| A4  | Input pin voltage                           |                  | V <sub>I</sub>     | -0.3 to V <sub>DD50</sub> +0.3 (upper limit: 7.0)  | V    |
| A5  | Analog Input pin voltage for A/D *1         |                  | V <sub>AIN</sub>   | -0.3 to AV <sub>DD50</sub> +0.3 (upper limit: 7.0) | V    |
| A6  | Input pin voltage for VGA *2                |                  | $V_{VGA}$          | -1.5 to AV <sub>DD50</sub> +0.3 (upper limit: 7.0) | V    |
| A7  | I/O pin voltage<br>(Other than those above) |                  | V <sub>IO</sub>    | -0.3 to V <sub>DD50</sub> +0.3 (upper limit: 7.0)  | V    |
| A8  | Peak output current                         |                  | I <sub>OPEAK</sub> | ±15                                                | mA   |
| A9  | Average output current                      |                  | I <sub>OAVG1</sub> | ±7.5                                               | mA   |
| A10 | Operating ambient temperature               | T <sub>OPR</sub> |                    | -40 to 85                                          | °C   |
| A11 | Storage temperature                         |                  | T <sub>STG</sub>   | -40 to 125                                         | °C   |
|     |                                             |                  | QFP 44 pin         | 370                                                |      |
|     |                                             | P <sub>D</sub>   | TQFP 48 pin        | 320                                                |      |
| A12 | Power dissipation                           |                  | TQFP 64 pin        | 480                                                | mW   |
|     |                                             |                  | LQFP 64 pin        | 480                                                |      |
|     |                                             |                  | TQFP 80 pin        | 480                                                |      |

Note: Each of the absolute maximum ratings refers to a limit or values that will not damage the LSI even if the LSI is subject to that rating. The average output current rating is applicable to any given 100-ms period. Insert at least one 1  $\mu$ F or higher bypass capacitor between each power supply pins ( $V_{DD50}$  pins) and ground. Insert at least one 1  $\mu$ F or higher bypass capacitor between AVDD50 pin and AVSS pin. Additionally, insert at least one 1  $\mu$ F bypass capacitor between each internal power supply pins ( $V_{OUT18}$  pins) and ground.

<sup>\*1</sup> MN103SFJ7A and MN103SFN0/N1/N2 series only

<sup>\*2</sup> MN103SFN4/N5/N6 series only



## 1.5.2 Operating Conditions

 $V_{SS} = 0.0 \text{ V}$ Ta = -40 °C to +85 °C

| Parameter |                         | Symbol Conditions – | Conditions |                  | Unit |       |   |
|-----------|-------------------------|---------------------|------------|------------------|------|-------|---|
|           |                         |                     | MIN        | TYP              | MAX  | Offic |   |
| B1        | External supply voltage | $V_{DD50}$          | -          | V <sub>RST</sub> | 5.0  | 5.5   | V |
| B2        | External supply voltage | AV <sub>DD50</sub>  | -          | V <sub>RST</sub> | 5.0  | 5.5   | V |

Note) Refer to "Power Detection Circuit Characteristics" on page I-44 for the supply voltage detection level V<sub>RST</sub>.

Oscillation input

 $V_{DD50} = 5.0 \text{ V}$   $V_{SS} = 0.0 \text{ V}$   $V_{I} = V_{DD50} \text{ or } V_{SS}$   $V_{SS} = 0.0 \text{ V Ta} = -40 \text{ °C to } 85 \text{ °C}$ 

|    | Parameter       | Symbol | Conditions | Rating |     |      | Unit  |
|----|-----------------|--------|------------|--------|-----|------|-------|
|    | Parameter       |        | Conditions | MIN    | TYP | MAX  | Offic |
| В3 | Input frequency | Fosc   | -          | 5.0    | -   | 15.0 | MHz   |



Figure: 1.5.1 Oscillation





 $V_{DD50} = 5.0 \text{ V}$   $V_{SS} = 0.0 \text{ V}$  Ta = -40 °C to 85 °C

|                                              | Parameter              | Cumbal           | Conditions   |      | Unit |      |       |  |  |  |
|----------------------------------------------|------------------------|------------------|--------------|------|------|------|-------|--|--|--|
| raiameter                                    |                        | Symbol           | Conditions   | MIN  | TYP  | MAX  | Offic |  |  |  |
| External clock input 1 OSCI (OSCO left open) |                        |                  |              |      |      |      |       |  |  |  |
| B4                                           | Clock frequency        | F <sub>cp</sub>  | -            | 5.0  | -    | 15.0 | MHz   |  |  |  |
| B5                                           | High-level pulse width | t <sub>wh1</sub> |              | 25.0 | -    | -    | ns    |  |  |  |
| В6                                           | Low-level pulse width  | t <sub>wl1</sub> | Figure:1.5.2 | 25.0 | -    | -    | ns    |  |  |  |
| B7                                           | Rise time              | t <sub>wr1</sub> | Figure:1.5.2 | -    | -    | 5.0  | ns    |  |  |  |
| B8                                           | Fall time              | t <sub>wf1</sub> |              | -    | -    | 5.0  | ns    |  |  |  |

Note: Be sure that the clock duty ratio is 45 % to 55 %.



Figure:1.5.2 OSCI Timing Chart

PubNo. 232N6-015E



#### 1.5.3 DC Characteristics

DC Characteristics

 $V_I = V_{DD50}$  or  $V_{SS}$ Output open  $V_{SS} = 0.0 \text{ V}$ 

|    | Parameter                                                      |                  | Conditions                                                                                                                           |     | Rating |     | Unit  |
|----|----------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|--------|-----|-------|
|    | raidillelei                                                    | Symbol           | Conditions                                                                                                                           | MIN | TYP    | MAX | Offic |
| C1 | Power supply current during operation (V <sub>DD50</sub> pin)  | I <sub>DD1</sub> | V <sub>DD50</sub> = 5.0 V<br>Internal regulator used. PLL<br>used.<br>External Oscilation: 10 MHz<br>MCLK = 60 MHz<br>IOCLK = 30 MHz | -   | 25     | 40  | mA    |
| C2 | Power supply current during SLEEP mode (V <sub>DD50</sub> pin) | I <sub>DD2</sub> | V <sub>DD50</sub> = 5.0 V<br>Internal regulator used. PLL<br>used.<br>External Oscilation: 10 MHz<br>IOCLK = 30 MHz                  | -   | 10     | 20  | mA    |
| С3 | Power supply current during HALT mode (V <sub>DD50</sub> pin)  | I <sub>DD3</sub> | V <sub>DD50</sub> = 5.0 V<br>Internal regulator used. PLL<br>used.<br>External Oscilation: 10 MHz<br>IOCLK = 30 MHz                  | -   | 4      | 6   | mA    |
| C4 | Power supply current during STOP mode (V <sub>DD50</sub> pin)  | I <sub>DD4</sub> | V <sub>DD50</sub> = 5.0 V<br>External Oscilation is stopped<br>Ta = 25 °C                                                            | -   | 150    | -   | μА    |
| C5 | Power supply current during STOP mode (V <sub>DD50</sub> pin)  | I <sub>DD5</sub> | V <sub>DD50</sub> = 5.0 V<br>External Oscilation is stopped<br>Ta = 85 °C                                                            | -   | -      | 400 | μА    |

 $V_{DD50} = 5.0 \text{ V}$   $V_{SS} = 0.0 \text{ V}$ Ta = - 40 °C to + 85 °C

| Parameter |                                                                                                                                                                                                                       | Symbol           | Conditions                                       |                         | Rating |                         | Unit |  |  |  |  |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------|-------------------------|--------|-------------------------|------|--|--|--|--|
|           |                                                                                                                                                                                                                       |                  |                                                  | MIN                     | TYP    | MAX                     |      |  |  |  |  |
| P00 to    | I/O pin <output: cmos="" input:="" level="" pull="" push=""> P00 to P07, P20 to P25, P30 to P33, P40 to P47, P50, P51, P54, P55, P60, P61, P64, P80 to P85, P90 to P95, P80, P81, PC2 to PC7, PD2 to PD7 *1</output:> |                  |                                                  |                         |        |                         |      |  |  |  |  |
| C6        | Input voltage High level                                                                                                                                                                                              | V <sub>IH1</sub> | -                                                | V <sub>DD50</sub> x 0.7 | -      | $V_{DD50}$              | V    |  |  |  |  |
| C7        | Input voltage Low level                                                                                                                                                                                               | $V_{IL1}$        | -                                                | 0.0                     | -      | V <sub>DD50</sub> x 0.3 | V    |  |  |  |  |
| C8        | Input current Low level                                                                                                                                                                                               | I <sub>IH1</sub> | V <sub>I</sub> = 0 V<br>Pull-up resistor is used | -334                    | -167   | -84                     | μА   |  |  |  |  |
| C9        | Output voltage High level                                                                                                                                                                                             | V <sub>OH1</sub> | I <sub>O</sub> = -2.5 mA                         | V <sub>DD50</sub> - 0.5 | -      | -                       | V    |  |  |  |  |
| C10       | Output voltage Low level                                                                                                                                                                                              | V <sub>OL1</sub> | $I_0 = 2.5 \text{ mA}$                           | -                       | -      | 0.5                     | V    |  |  |  |  |
| C11       | Output leak current                                                                                                                                                                                                   | I <sub>OZ1</sub> | V <sub>O</sub> = Hi-Z status                     | -5                      | -      | 5                       | μΑ   |  |  |  |  |

<sup>\*1</sup> The I/O pin that doesn't exist in the MN103SFJ7A and MN103SFN0/N1/N4/N5 series has been described either.

Value of Internal pull-up resistor

The standard value of internal pull-up resistor is 30 k $\Omega$  when V<sub>DD50</sub> = 5.0 V and V<sub>I</sub> = 0.0 V.

However, this value may change greatly depending on temperature. In the range from -40 °C to 85 °C.the value may be 15 k $\Omega$  to 60 k $\Omega$ .



 $V_{DD50} = 5.0 \text{ V}$   $V_{SS} = 0.0 \text{ V}$  Ta = -40 °C to 85 °C

|     | Description                                                      | 0                | Conditions                         |                  | Rating |                    | Unit |
|-----|------------------------------------------------------------------|------------------|------------------------------------|------------------|--------|--------------------|------|
|     | Parameter                                                        | Symbol           |                                    | MIN              | TYP    | MAX                | Unit |
|     | oins < input: CMOS level><br>(+), VGA0(-), VGA1(+), VGA1(-) (inp | ut pin for V     | GA) *2                             |                  |        |                    |      |
| C12 | Input voltage range 1                                            | V <sub>IV1</sub> | When VGA is used,<br>Gain = 2.05   | -1.00            | -      | 1.00               | V    |
| C13 | Input voltage range 2                                            | V <sub>IV2</sub> | When VGA is used,<br>Gain = 3.05   | -0.66            | -      | 0.66               | V    |
| C14 | Input voltage range 3                                            | V <sub>IV3</sub> | When VGA is used,<br>Gain = 4.00   | -0.50            | -      | 0.50               | V    |
| C15 | Input voltage range 4                                            | V <sub>IV4</sub> | When VGA is used,<br>Gain = 4.98   | -0.40            | -      | 0.40               | V    |
| C16 | Input voltage range 5                                            | V <sub>IV5</sub> | When VGA is used,<br>Gain = 5.96   | -0.34            | -      | 0.34               | V    |
| C17 | Input voltage range 6                                            | V <sub>IV6</sub> | When VGA is used,<br>Gain = 7.90   | -0.26            | -      | 0.26               | V    |
| C18 | Input voltage range 7                                            | V <sub>IV7</sub> | When VGA is used,<br>Gain = 9.83   | -0.20            | -      | 0.20               | V    |
| C19 | Input voltage range 8                                            | V <sub>IV8</sub> | When VGA is used,<br>Gain is 19.40 | -0.10            | -      | 0.10               | V    |
| C20 | Input voltage range 9                                            | V <sub>IV9</sub> | When VGA unused                    | AV <sub>SS</sub> | -      | AV <sub>DD50</sub> | V    |

 $<sup>^{\</sup>ast}2$  The VGA pins are only in the MN103SFN4/N5/N6 series.

 $V_{DD50} = 5.0 \text{ V}$   $V_{SS} = 0.0 \text{ V}$  Ta = -40 °C to 85 °C

| Parameter |                          | Symbol           | Conditions                                      |                         | Unit |                         |       |  |  |  |
|-----------|--------------------------|------------------|-------------------------------------------------|-------------------------|------|-------------------------|-------|--|--|--|
|           | Parameter                |                  |                                                 | MIN                     | TYP  | MAX                     | Offic |  |  |  |
| Input p   |                          |                  |                                                 |                         |      |                         |       |  |  |  |
| C21       | Input voltage High level | V <sub>IH2</sub> | -                                               | V <sub>DD50</sub> x 0.7 | -    | V <sub>DD50</sub>       | V     |  |  |  |
| C22       | Input voltage Low level  | V <sub>IL2</sub> | -                                               | 0.0                     | -    | V <sub>DD50</sub> x 0.3 | V     |  |  |  |
| C23       | Input current Low level  | I <sub>IL2</sub> | V <sub>I</sub> =0 V<br>Pull-up resistor is used | -334                    | -167 | -84                     | μА    |  |  |  |

Value of internal pull-up resisor of NRST pin

The standard value of internal pull-up resistor is 30 k $\Omega$  when V<sub>DD50</sub> = 5.0 V and V<sub>I</sub> = 0.0 V.

However, this value may change greatly depending on temperature. In the range from -40 °C to +85 °C, the value may be 15 k $\Omega$  to 60 k $\Omega$ .





 $V_{DD50} = 5.0 \text{ V}$   $V_{SS} = 0.0 \text{ V}$  $Ta = -40 ^{\circ}\text{C} \text{ to } 85 ^{\circ}\text{C}$ 

| Parameter                                         |                          | Symbol           | Conditions |                         | Unit |                         |     |  |
|---------------------------------------------------|--------------------------|------------------|------------|-------------------------|------|-------------------------|-----|--|
|                                                   | raiameter                |                  |            | MIN                     | TYP  | MAX                     | Ome |  |
| Input pins < input: CMOS level> SCLK, SDATA, TEST |                          |                  |            |                         |      |                         |     |  |
| C24                                               | Input voltage High level | V <sub>IH3</sub> | -          | V <sub>DD50</sub> x 0.7 | -    | $V_{DD50}$              | V   |  |
| C25                                               | Input voltage Low level  | V <sub>IL3</sub> | -          | 0.0                     | -    | V <sub>DD50</sub> x 0.3 | V   |  |

How to use test pin and debugging pins

These pins need to connect the pull-up resistor.

 $\begin{array}{lll} \text{SCLK} & ... & \text{Connect to pull-up resistor of 2 k} \Omega \text{ or more.} \\ \text{SDATA} & ... & \text{Connect to pull-up resistor of 2 k} \Omega \text{ or more.} \\ \text{TEST} & ... & \text{Connect to pull-up resistor of 2 k} \Omega \text{ or more.} \\ \end{array}$ 

 $V_{DD50} = 5.0 \text{ V}$   $V_{SS} = 0.0 \text{ V}$  $Ta = -40 ^{\circ}\text{C} \text{ to } 85 ^{\circ}\text{C}$ 

|                                           | Parameter                  |                    | Conditions                   |                         | Unit |                         |       |  |  |
|-------------------------------------------|----------------------------|--------------------|------------------------------|-------------------------|------|-------------------------|-------|--|--|
| Parameter                                 |                            | Symbol             |                              | MIN                     | TYP  | MAX                     | Offic |  |  |
| OSCI pin                                  |                            |                    |                              |                         |      |                         |       |  |  |
| C26                                       | Input voltage High level   | V <sub>IH3</sub>   | When external clock is input | V <sub>DD05</sub> x 0.7 | -    | V <sub>DD50</sub>       | V     |  |  |
| C27                                       | Input voltage Low level    | V <sub>IL3</sub>   | When external clock is input | 0.0                     | -    | V <sub>DD50</sub> x 0.3 | V     |  |  |
| C28                                       | Internal feedback resistor | R <sub>FB</sub>    | $V_I = V_{DD50}$ or $V_{SS}$ | -                       | 1.2  | -                       | MΩ    |  |  |
| Regulator output pin V <sub>OUT18</sub> * |                            |                    |                              |                         |      |                         |       |  |  |
| C29                                       | Output voltage range       | V <sub>OUT18</sub> | -                            | 1.65                    | 1.8  | 1.95                    | V     |  |  |

<sup>\*</sup> Use the regulator output as power supply only for the microcontroller.





### 1.5.4 A/D Converter Characteristics

A/D Characteristics

 $AV_{DD50} = 5.0 \text{ V}$ 

 $AV_{SS} = 0.0 V$ 

Ta = 25 °C

|            | AV <sub>SS</sub> = |
|------------|--------------------|
| A/D0, A/D1 | Ta =               |

|    | Parameter                                                      |                 | Conditions                                                        |                  |     | Unit               |       |
|----|----------------------------------------------------------------|-----------------|-------------------------------------------------------------------|------------------|-----|--------------------|-------|
|    | Parameter                                                      | Symbol          | Conditions                                                        | MIN              | TYP | MAX                | Offic |
| D1 | Resolution                                                     | -               | -                                                                 | -                | -   | 10                 | Bits  |
| D2 | Non-linearity error                                            | -               |                                                                   | -2               | -   | +2                 | LSB   |
| D3 | Differential linearity error                                   | -               | Sampling time ≥ 133 ns<br>A/D conversion clock ≤ 30               | -3               | -   | +3                 | LSB   |
| D4 | Zero transition voltage                                        | -               | MHz                                                               | -20              | -   | 20                 | mV    |
| D5 | Full-scale transition voltage                                  | -               |                                                                   | 4980             | -   | 5020               | mV    |
| D6 | A/D conversion time                                            | -               | -                                                                 | 0.5              | -   | -                  | μS    |
| D7 | Analog input voltage                                           | $V_{IA}$        | -                                                                 | AV <sub>SS</sub> | -   | AV <sub>DD50</sub> | V     |
| D8 | Analog input leakage current                                   | I <sub>LA</sub> | Unselected channel<br>V <sub>IA</sub> = 0 V to AV <sub>DD50</sub> | -5               | -   | +5                 | μА    |
| D9 | Power supply current during operation (AV <sub>DD50</sub> pin) | I <sub>AD</sub> | A/D 1unit operation<br>(A/D conversion clock ≤ 30<br>MHz)         | -                | 1   | -                  | mA    |

PubNo. 232N6-015E



#### 1.5.5 VGA Characteristics

VGA Characteristics VGA are only in the MN103SFN4/N5/N6 series. VGA0, VGA1  $AV_{DD50} = 5.0 \text{ V}$   $AV_{SS} = 0.0 \text{ V}$   $Ta = 25 \text{ }^{\circ}\text{C}$ 

|    | Parameter                                                      |                     | Conditions          |       | Rating |      |      |  |
|----|----------------------------------------------------------------|---------------------|---------------------|-------|--------|------|------|--|
|    | Parameter                                                      | Symbol              | Conditions          | MIN   | TYP    | MAX  | Unit |  |
|    |                                                                | V <sub>gaerr1</sub> | Gain = 2.045        | -     | -      | 1.5  |      |  |
|    |                                                                | V <sub>gaerr2</sub> | Gain = 3.030        | -     | -      | 1.3  |      |  |
|    |                                                                | V <sub>gaerr3</sub> | Gain = 4.010        | -     | -      | 1.3  |      |  |
| E1 | Gain error                                                     | V <sub>gaerr4</sub> | Gain = 4.990        | -     | -      | 1.2  | %    |  |
| -  | Gain endi                                                      | V <sub>gaerr5</sub> | Gain = 5.970        | -     | -      | 1.3  | 76   |  |
|    |                                                                | V <sub>gaerr6</sub> | Gain = 7.920        | -     | -      | 1.3  |      |  |
|    |                                                                | V <sub>gaerr7</sub> | Gain = 9.860        | -     | -      | 1.3  |      |  |
|    |                                                                | V <sub>gaerr8</sub> | Gain = 19.500       | -     | -      | 1.5  |      |  |
|    | _                                                              | V <sub>off1</sub>   | Gain = 2.045        | -48.2 | -      | 48.2 |      |  |
|    |                                                                | V <sub>off2</sub>   | Gain = 3.030        | -32.6 | -      | 32.6 |      |  |
|    |                                                                | V <sub>off3</sub>   | Gain = 4.010        | -24.6 | -      | 24.6 |      |  |
| E2 | Input offset voltage                                           | V <sub>off4</sub>   | Gain = 4.990        | -20.8 | -      | 20.8 | mV   |  |
|    | input onset voltage                                            | V <sub>off5</sub>   | Gain = 5.970        | -17.4 | -      | 17.4 |      |  |
|    |                                                                | V <sub>off6</sub>   | Gain = 7.920        | -13.7 | -      | 13.7 |      |  |
|    |                                                                | V <sub>off7</sub>   | Gain = 9.860        | -11.0 | -      | 11.0 |      |  |
|    |                                                                | V <sub>off8</sub>   | Gain = 19.500       | -6.1  | -      | 6.1  |      |  |
| E3 | Through rate                                                   | $V_{gathr}$         | -                   | 4.0   | 6.0    | -    | V/μs |  |
| E4 | Power supply current during operation (AV <sub>DD50</sub> pin) | I <sub>VGA</sub>    | VGA 1unit operation | -     | 1.5    | -    | mA   |  |

PubNo. 232N6-015E



#### 1.5.6 AC Characteristics

 $V_{SS} = 0.0 \text{ V}$ Ta = -40 °C to +85 °C

Reset signal input timing

| Parameter |                                 | Symbol Conditions | Conditions | Rating |     |       | Unit |
|-----------|---------------------------------|-------------------|------------|--------|-----|-------|------|
|           |                                 |                   | MIN        | TYP    | MAX | Offic |      |
| F1        | Reset signal pulse width (NRST) | t <sub>RSTW</sub> | -          | 1      | -   | -     | ms   |
| F2        | Reset release timing (NRST)     | t <sub>RSTS</sub> | -          | 1      | -   | -     | ms   |



Insert capacitor of over 0.1 µF between NRST pin and ground.



Figure:1.5.3 Reset Signal Input Timing

Interrupt signal input timing (External interrupt pins : From IRQ00 to IRQ11)  $V_{DD50} = 5.0 \text{ V}$   $V_{SS} = 0.0 \text{ V}$ Ta = -40 °C to +85 °C

| Parameter |                                                          | Symbol             | Conditions                       | Rating          |     |     | Unit  |
|-----------|----------------------------------------------------------|--------------------|----------------------------------|-----------------|-----|-----|-------|
|           |                                                          |                    |                                  | MIN             | TYP | MAX | Offic |
| F3        | Interrupt signal pulse width (In not using noise filter) | t <sub>IRQW1</sub> | Tmclk = 1/MCLK<br>Tsmp = n/IOCLK | Tmclk x 3<br>*1 | -   | -   | ns    |
| F4        | Interrupt signal pulse width (In using noise filter)     | t <sub>IRQW2</sub> | (n = 4, 8, 16, 32)               | Tsmp x 3 *2     | -   | -   | ns    |

- \*1 When no noise filter is used, the minimum pulse width is determined by system clock (MCLK). Maintain the interrupt signal for a minimum of 3 cycles of MCLK.
- \*2 When noise filter is used, the minimum pulse width is determined by sampling clock. Maintain the interrupt signal for a minimum of 3 cycles of sampling clock.

  Refer to [Chapter 11 11.3 Interrupt Controller Operation] for further details.



Figure: 1.5.4 Interrupt Signal Input Timing



 $V_{SS} = 0.0 \text{ V}$ Ta = -40 °C to +85 °C

#### Power supply detection circuit characteristics

| Parameter |                                         | Symbol Condi       | Conditions | Rating |     |     | Unit  |
|-----------|-----------------------------------------|--------------------|------------|--------|-----|-----|-------|
|           |                                         |                    | Conditions | MIN    | TYP | MAX | Offic |
| F5        | Power supply detection level            | V <sub>RST</sub>   | -          | 3.6    | -   | 4.3 | V     |
| F6        | Rate of change for power supply voltage | ΔV <sub>DD50</sub> | -          | 0.2    | -   | -   | ms/V  |



Figure:1.5.5 Power Supply Detection Level





## 1.5.7 Internal Low-speed Oscillation Circuit Characteristics

 $V_{DD50} = V_{RST}$  to 5.5 V  $V_{SS} = 0.0 \text{ V}$ 

| Parameter |                                                  | Symbol           | Conditions                    | Rating |     |     | Unit |
|-----------|--------------------------------------------------|------------------|-------------------------------|--------|-----|-----|------|
|           |                                                  |                  |                               | MIN    | TYP | MAX | Oill |
| G1        | Internal low-speed oscillation circuit frequency | f <sub>rc</sub>  | $V_{DD50} = V_{RST}$ to 5.5 V | -      | 280 | -   | kHz  |
| G2        | Temperature dependence of oscillation frequency  | f <sub>rc1</sub> | Ta = -40 °C to +85 °C         | -20    | -   | 20  | %    |

## 1.5.8 Flash EEPROM E/W Characteristics

 $V_{DD50} = 5.0 \text{ V}$   $V_{SS} = 0.0 \text{ V}$ Ta= -40 °C to +85 °C

| Parameter                |                                       | Symbol                           | Conditions             |     | Unit             |        |       |       |
|--------------------------|---------------------------------------|----------------------------------|------------------------|-----|------------------|--------|-------|-------|
|                          |                                       |                                  |                        | MIN | TYP              | MAX    | Offic |       |
| H1                       | H1 Power supply at E/W                |                                  | V <sub>DD50EW</sub>    | -   | V <sub>RST</sub> | 5.0    | 5.5   | V     |
| H2                       | H2 Ambient temperature at E/W         |                                  | T <sub>OPREW</sub>     | -   | -40              | -      | 85    | °C    |
| НЗ                       | Permissible rewriting                 | Large sector (sector size:32 KB) | E <sub>MAX1</sub>      | -   | -                | -      | 1000  | Times |
|                          | times Small sector (sector size:8 KB) | E <sub>MAX2</sub>                | -                      | -   | -                | 100000 | Times |       |
| H5 Data retention period |                                       | T <sub>HOLD</sub>                | Ta = -40 °C to +125 °C | 10  | -                | -      | Years |       |



## 1.6 Package Dimension

Units: mm



Figure:1.6.1 Package Dimension of MN103SFN0/N4 series (QFP 44 pin)



The external dimensions of the package are subject to change. Before using this product, please obtain product specifications from the sales offices.



Units: mm



Figure:1.6.2 Package Dimension of MN103SFJ7A and MN103SFN0/N4 series (TQFP 48 pin)



The external dimensions of the package are subject to change. Before using this product, please obtain product specifications from the sales offices.



Units: mm



Figure:1.6.3 Package Dimension of MN103SFN1/N5 series (TQFP 64 pin)



The external dimensions of the package are subject to change. Before using this product, please obtain product specifications from the sales offices.



Units: mm



Figure:1.6.4 Package Dimension of MN103SFN1/N5 series (LQFP 64 pin)



The external dimensions of the package are subject to change. Before using this product, please obtain product specifications from the sales offices.

**Panasonic** 

Units: mm



Figure:1.6.5 Package Dimension of MN103SFN2/N6 series



The external dimensions of the package are subject to change. Before using this product, please obtain product specifications from the sales offices.

# Request for your special attention and precautions in using the technical information and semiconductors described in this book

- (1) If any of the products or technical information described in this book is to be exported or provided to non-residents, the laws and regulations of the exporting country, especially, those with regard to security export control, must be observed.
- (2) The technical information described in this book is intended only to show the main characteristics and application circuit examples of the products. No license is granted in and to any intellectual property right or other right owned by Panasonic Corporation, Nuvoton Technology Corporation Japan or any other company. Therefore, no responsibility is assumed by our company as to the infringement upon any such right owned by any other company which may arise as a result of the use of technical information de-scribed in this book.
- (3) The products described in this book are intended to be used for general applications (such as office equipment, communications equipment, measuring instruments and household appliances), or for specific applications as expressly stated in this book.
  - Please consult with our sales staff in advance for information on the following applications, moreover please exchange documents separately on terms of use etc.: Special applications (such as for in-vehicle equipment, airplanes, aerospace, automotive equipment, traffic signaling equipment, combustion equipment, medical equipment and safety devices) in which exceptional quality and reliability are required, or if the failure or malfunction of the products may directly jeopardize life or harm the human body.
  - Unless exchanging documents on terms of use etc. in advance, it is to be understood that our company shall not be held responsible for any damage incurred as a result of or in connection with your using the products described in this book for any special application.
- (4) The products and product specifications described in this book are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most upto-date Product Standards in advance to make sure that the latest specifications satisfy your requirements.
- (5) When designing your equipment, comply with the range of absolute maximum rating and the guaranteed operating conditions (operating power supply voltage and operating environment etc.). Especially, please be careful not to exceed the range of absolute maximum rating on the transient state, such as power-on, power-off and mode-switching. Otherwise, we will not be liable for any defect which may arise later in your equipment.
  Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products.
- (6) Comply with the instructions for use in order to prevent breakdown and characteristics change due to external factors (ESD, EOS, thermal stress and mechanical stress) at the time of handling, mounting or at customer's process. We do not guarantee quality for disassembled products or the product re-mounted after removing from the mounting board. When using products for which damp-proof packing is required, satisfy the conditions, such as shelf life and the elapsed time since first opening the packages.
- (7) When reselling products described in this book to other companies without our permission and receiving any claim of request from the resale destination, please understand that customers will bear the burden.
- (8) This book may be not reprinted or reproduced whether wholly or partially, without the prior written permission of our company.

No.070920

## 单击下面可查看定价,库存,交付和生命周期等信息

>>Panasonic(松下)