# Type-C CC and SBU Short to VBUS Over-Voltage and IEC ESD Protection Switch

#### **General Description**

The RT1738 is an USB Type-C interface over-voltage protection IC.

The RT1738 protects the high voltage shorted to VBUS to adjacent pins of CC/SBU up to 28V due to USB Power Delivery (PD) allowing VBUS from 3.3 to 21V sourcing.

The RT1738 is integrated the protection ESDs of IEC61000-4-2 with contact discharge  $\pm 8kV$  on CON\_CC1/CON\_CC2, D1/D2 and  $\pm 6kV$  on CON\_SBU1/CON\_SBU2. The surge immunity level of CON\_CC1 /CON\_CC2 is up to  $\pm 35V$ . Besides, the ultra-fast OVP response time of 60ns can protect the system side of application IC from damage.

The RT1738 is available in a 3×3mm WQFN package.

### **Ordering Information**

RT1738

Pin 1 Orientation\*\*\*

 (2) : Quadrant 2, Follow EIA-481-D
 Package Type
 QW : WQFN-20L 3x3 (W-Type)
 W : RDL Wafer
 WB : RDL Die

—Lead Plating System G : Green (Halogen Free and Pb Free)

Note :

\*\*\*Empty means Pin1 orientation is Quadrant 1

Richtek products are :

- ► RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- Suitable for use in SnPb or Pb-free soldering processes.

#### **Features**

- 4-Channels of short to VBUS Over-Voltage Protection (CON\_CC1, CON\_CC2, CON\_SBU1, CON\_SBU2)
- IEC61000-4-2 Contact Discharge Protection
  - ► CON\_CC1/CON\_CC2 : ±8kV
  - ▶ D1/D2 : ±8kV
  - ▶ CON\_SBU1/CON\_SBU2 : ±6kV
- High Absolute Maximum Ratings = 28V of CON\_CC1, CON\_CC2, CON\_SBU1 and CON\_SBU2
- 60ns Ultra-Fast OVP Response Time of CC/SBU
- 255m $\Omega$  Ultra-Low R<sub>ON</sub> of CC Switch Typical
- 3.6 $\Omega$  Low R<sub>ON</sub> of SBU Switch Typical
- 40µA Low Quiescent Current in Standby
- High Bandwidth of 1.1GHz for SBU Switch
- Dead Battery Support
- 20-Pin 3x3mm WQFN Package

### Applications

- PC/Notebook
- Smart Phone/Tablet
- TV/Monitor
- USB-C Dongle/Docking/Hubs

### **Pin Configuration**

(TOP VIEW)



WQFN-20L 3x3





### **Marking Information**



R9= : Product Code YMDNN : Date Code

### **Simplified Application Circuit**



#### **Functional Pin Description**

| Pin No.   | Pin Name | Pin Function                                                                                                                |  |  |  |  |  |
|-----------|----------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1         | CON_SBU1 | Type-C connector side SBU1 switch. Connect SBU1 pin of the USB Type-C connector.                                            |  |  |  |  |  |
| 2         | CON_SBU2 | Type-C connector side SBU2 switch. Connect SBU2 pin of the USB Type-C connector.                                            |  |  |  |  |  |
| 3         | VBIAS    | BIAS pin connect capacitor for ESD protection. Put a $0.1\mu$ F capacitor on this pin to round.                             |  |  |  |  |  |
| 4         | CON_CC1  | Type-C connector side CC1 switch. Connect CC1 pin of the USB Type-C connector.                                              |  |  |  |  |  |
| 5         | CON_CC2  | Type-C connector side CC2 switch. Connect CC2 pin of the USB Type-C connector.                                              |  |  |  |  |  |
| 6         | RPD_G2   | If dead battery resistors are required, short pin to CON_CC2. If dead battery resistors are not required, short pin to GND. |  |  |  |  |  |
| 7         | RPD_G1   | If dead battery resistors are required, short pin to CON_CC1. If dead battery resistors are not required, short pin to GND. |  |  |  |  |  |
| 8, 13, 18 | GND      | Ground.                                                                                                                     |  |  |  |  |  |
| 9         | FLAGB    | Open-drain output cautioning fault condition.                                                                               |  |  |  |  |  |
| 10        | VDD      | 2.5V to 5.5V power supply. Bypass VDD to GND with a $1\mu$ F capacitor.                                                     |  |  |  |  |  |
| 11        | CC2      | System side of the CC2 switch. Connect to CC pin of the CC/PD controller.                                                   |  |  |  |  |  |
| 12        | CC1      | System side of the CC1 switch. Connect to CC pin of the CC/PD controller.                                                   |  |  |  |  |  |

Copyright © 2020 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. www.richtek.com DS1738-00 July 2020

| <b>KII/30</b> | R1 | [1 | 738 |
|---------------|----|----|-----|
|---------------|----|----|-----|

| Pin No. | Pin Name    | Pin Function                                                                       |  |  |  |  |  |
|---------|-------------|------------------------------------------------------------------------------------|--|--|--|--|--|
| 14      | SBU2        | vstem side of the SBU2 switch. Connect to SBU pin of the SBU MUX.                  |  |  |  |  |  |
| 15      | SBU1        | ystem side of the SBU1 switch. Connect to SBU pin of the SBU MUX.                  |  |  |  |  |  |
| 16, 17  | NC          | No internal connection. Connect to ground.                                         |  |  |  |  |  |
| 19      | D2          | USB2.0 IEC ESD protection. Connect to the USB2.0 pins of the USB Type-C connector. |  |  |  |  |  |
| 20      | D1          | USB2.0 IEC ESD protection. Connect to the USB2.0 pins of the USB Type-C connector. |  |  |  |  |  |
|         | Thermal Pad | Used as a heatsink. Thermal pad connect to PCB ground plane.                       |  |  |  |  |  |

### **Functional Block Diagram**



Copyright © 2020 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. DS1738-00



| Absolute Maximum Ratings (Note1)                        |                |
|---------------------------------------------------------|----------------|
| CON_CC1/CON_CC2/CON_SBU1/CON_SBU2                       | 0.3V to 28V    |
| <ul> <li>VBIAS/RPD_G1/RPD_G2</li> </ul>                 | 0.3V to 28V    |
| CC1/CC2/SBU1/SBU2/VDD/FLAGB/D1/D2                       | 0.3V to 6V     |
| Output Current (CON_CC1/CON_CC2/CC1/CC2)                | 1.25A to 1.25A |
| Output Current (CON_SBU1/CON_SBU2/SBU1/SBU2)            | 100mA to 100mA |
| • Power Dissipation, $P_D @ T_A = 25^{\circ}C$          |                |
| WQFN-20L 3x3                                            | 3.33W          |
| Package Thermal Resistance (Note 2)                     |                |
| WQFN-20L 3x3, θJA                                       | 30°C/W         |
| WQFN-20L 3x3, θJC                                       | 7.5°C/W        |
| Lead Temperature (Soldering, 10 sec.)                   | 260°C          |
| Junction Temperature                                    | 150°C          |
| Storage Temperature Range                               | –65°C to 150°C |
| ESD Susceptibility (Note 3)                             |                |
| HBM (Human Body Model)                                  | ±2kV           |
| CDM                                                     | ±500V          |
| CON_CC1/CON_CC2/D1/D2 (IEC 61000-4-2 Contact Discharge) | ±8kV           |
| CON_CC1/CON_CC2/D1/D2 (IEC 61000-4-2 Air Discharge)     | ±15kV          |
| CON_SBU1/CON_SBU2 (IEC 61000-4-2 Contact Discharge)     | ±6kV           |
| CON_SBU1/CON_SBU2 (IEC 61000-4-2 Air Discharge)         | ±15kV          |
| CON_CC1/CON_CC2 (IEC 61000-4-5 Surge)                   | ±35V           |

### Recommended Operating Conditions (Note 4)

| • | Supply Input Voltage, VDD                         | 2.5V to 5.5V   |
|---|---------------------------------------------------|----------------|
| • | CON_CC1/CON_CC2/CC1/CC2/RPD_G1/RPD_G2/D1/D2/FLAGB | 0V to 5.5V     |
| • | CON_SBU1/CON_SBU2/SBU1/SBU2                       | 0V to 4.25V    |
| • | Ambient Temperature Range                         | –40°C to 85°C  |
| • | Junction Temperature Range                        | –40°C to 125°C |
|   |                                                   |                |

### **Electrical Characteristics**

(V<sub>DD</sub> = 3.3V,  $T_A$  = 25°C, unless otherwise specified)

| Parameter                 | Symbol Test Conditions |                                                                            | Min | Тур | Max  | Unit |
|---------------------------|------------------------|----------------------------------------------------------------------------|-----|-----|------|------|
| Static Characteristics    |                        |                                                                            |     |     |      |      |
| VDD Under-Voltage Lockout | Vvdd_uvlo              | $V_{DD}$ = 1.5V, and the rises $V_{DD}$ until CC and SBU switches turn on. | 2   | 2.2 | 2.45 | V    |

Copyright © 2020 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.
Www.richtek.com
DS1738-00 July 2020

## **RT1738**

| Parameter                                                    | Symbol                                 | Test Conditions                                                                                                                                                                                 | Min | Тур   | Max  | Unit |
|--------------------------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------|------|
| V <sub>DD</sub> Under-Voltage Lockout<br>Hysteresis          | Vvdd_uvlo_hys                          | $V_{DD}$ = 3V, and the lower<br>$V_{DD}$ until CC and SBU<br>switches turn off<br>measure the difference<br>between rising and<br>falling.                                                      | 95  | 165   | 260  | mV   |
| Quiescent Supply Current                                     | lq                                     | V <sub>DD</sub> = 3.3V (Typical)                                                                                                                                                                |     | 40    | 70   | μA   |
| Leakage Current for CC<br>Pins when Device is<br>Powered     | ICC_LEAK                               | $V_{DD}$ = 3.3V, $V_{CON\_CCx}$ = 5V; CCx floating                                                                                                                                              |     |       | 3    | μΑ   |
| Leakage Current for SBU<br>Pins when Device is<br>Powered    | I <sub>SBU_LEAK</sub>                  | V <sub>DD</sub> = 3.3V, V <sub>CON_SBUx</sub> = 3.6V; SBUx floating                                                                                                                             |     |       | 1    | μA   |
| Leakage Current for<br>CON_CC Pins when Device<br>is in OVP  | ICON_CC_LEAK_OVP                       | $V_{DD}$ = 3.3V, $V_{CON\_CCx}$ = 24V; $V_{CCx}$ = 0V, measure the current of CON_CCx                                                                                                           | -1  | 66    | 150  | μA   |
| Leakage Current for<br>CON_SBU Pins when<br>Device is in OVP | ICON_SBU_LEAK_OVP                      | $V_{DD} = 3.3V, V_{CON_SBUx} = 24V; V_{SBUx} = 0V,$<br>measure the current of CON_SBUx                                                                                                          | -1  | 66    | 250  | μΑ   |
| Leakage Current for CC<br>Pins when Device is in OVP         | ICC_LEAK_OVP                           | $V_{DD}$ = 3.3V, $V_{CON\_CCx}$ = 24V; $V_{CCx}$ = 0V, measure the current into CCx                                                                                                             | -1  |       | 30   | μA   |
| Leakage Current for SBU<br>Pins when Device is in OVP        | ISBU_LEAK_OVP                          | $\label{eq:VDD} \begin{array}{l} V_{DD} = 3.3 \text{V}, \ \text{V}_{CON\_SBUx} = \\ 24 \text{V}; \ \text{V}_{SBUx} = 0 \text{V}, \\ \text{measure the current into} \\ \text{SBUx} \end{array}$ | -1  |       | 1    | μΑ   |
| Leakage Current for Dx<br>Pins                               | I <sub>Dx_LEAK</sub>                   | $V_{DD} = 3.3V$ , $V_{Dx} = 3.6V$<br>measure the current into Dx                                                                                                                                | -1  |       | 1    | μA   |
| <b>CC Switch Characteristics</b>                             |                                        |                                                                                                                                                                                                 |     |       |      |      |
| Switch Turn On Resistance                                    | R <sub>ON_CC</sub>                     | $V_{DD} = 3.3V, V_{CCx} = 5V$                                                                                                                                                                   |     | 255   | 390  | mΩ   |
| Switch Turn On Resistance<br>Flatness                        | RON_CC_FLAT                            | Sweep CCx voltage between 0V and 3.6V                                                                                                                                                           |     |       | 5    | mΩ   |
| Equivalent on Capacitance                                    | Capacitance between<br>CCx/CON_CCx and |                                                                                                                                                                                                 |     | 11.25 |      | pF   |
| Threshold Voltage of the                                     |                                        | External 80µA                                                                                                                                                                                   | 0.3 |       | 1.2  |      |
| Pull-Down Switch in Series                                   | VTH_DB                                 | External 180µA                                                                                                                                                                                  | 0.5 |       | 1.2  | V    |
| with Rd during Dead Battery                                  |                                        | External 330µA                                                                                                                                                                                  | 0.9 |       | 2.13 |      |
| OVP Threshold on CC Pins                                     | Vovpcc                                 | $V_{DD}$ = 3.3V, CON_CCx<br>rises from 5.5V until<br>FLAGB goes from H to L                                                                                                                     | 5.7 | 5.9   | 6.1  | V    |
| Hysteresis on CC OVP                                         | Vovpcc_hys                             | V <sub>DD</sub> = 3.3V, CON_CCx<br>falls from 6.1V until<br>FLAGB goes from L to H                                                                                                              |     | 75    |      | mV   |

Copyright © 2020 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation. DS1738-00 July 2020 www.ric



| Parameter                                                       | rameter Symbol Test Conditions |                                                                                                                               | Min  | Тур | Max | Unit |
|-----------------------------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| On Bandwidth Single Ended (-3dB)                                | BW <sub>CC</sub>               | Single ended, $50\Omega$ terminal, $V_{CCx} = 0.1V$ to 1.2V                                                                   |      | 400 |     | MHz  |
| Clamp Voltage on System<br>Side                                 | Vclamp                         | Hot plug voltage<br>$CON_CCx = 24V$ ,<br>$40V/\mu s$ ; load $30\Omega$ in<br>series to GND on CCx                             |      |     | 7   | V    |
| SBU Switch Characteristics                                      | 6                              |                                                                                                                               |      |     |     |      |
| Switch Turn on Resistance                                       | R <sub>ON_SBU</sub>            | BU V <sub>DD</sub> = 3.3V, V <sub>SBUx</sub> = 3.6V                                                                           |      | 3.6 | 6.5 | Ω    |
| Switch Turn on Resistance<br>Flatness                           | R <sub>ON_SBU_FLAT</sub>       | Sweep SBUx voltage between 0V and 3.6V                                                                                        |      | 30  | 150 | mΩ   |
| Equivalent on Capacitance                                       | C <sub>ON_SBU</sub>            | Capacitance between<br>SBUx/CON_SBUx and<br>Ground when powered<br>on. $V_{DD} = 3.3V$ , $V_{SBUx} =$<br>0V to 1.2V, f = 1MHz |      | 6.4 |     | pF   |
| OVP Threshold on SBU<br>Pins                                    | V <sub>OVPSBU</sub>            | $V_{DD}$ = 3.3V, CON_SBUx<br>rises from 4.5V until<br>FLAGB goes from H to L                                                  | 4.35 | 4.5 | 4.7 | V    |
| Hysteresis on SBU OVP                                           | VOVPSBU_HYS                    | $V_{DD}$ = 3.3V, CON_SBUx<br>falls from 4.8V until<br>FLAGB goes from L to H                                                  |      | 60  |     | mV   |
| On Bandwidth Single Ended<br>(-3dB)                             | BW <sub>SBU</sub>              | Single ended, $50\Omega$ terminal, $V_{SBUx} = 0.1V$ to 1.2V                                                                  |      | 1.1 |     | GHz  |
| Crosstalk                                                       | Xtalk                          | Swing 1VPP at 1MHz,<br>measure the SBU1 to<br>CON_SBU2 or SBU2 to<br>CON_SBU1 with 50Ω<br>terminal                            |      | -80 |     | dB   |
| Clamp Voltage on System<br>Side                                 | VCLAMP                         | Hot plug voltage<br>$CON_SBUx = 24V$ ,<br>$40V/\mu$ s; load 100nF cap<br>and $40\Omega$ in series to<br>GND on SBUx           |      | -   | 7   | V    |
| Over-Temperature Protection                                     | on                             |                                                                                                                               |      |     |     |      |
| Over-Temperature<br>Protection Shutdown<br>Threshold Rising     | T <sub>SD</sub>                | V <sub>DD</sub> = 3.3V                                                                                                        |      | 150 |     | °C   |
| Over-Temperature<br>Protection Shutdown<br>Threshold Hysteresis | T <sub>SD_HYS</sub>            | V <sub>DD</sub> = 3.3V                                                                                                        |      | 20  |     | °C   |
| FLAGB Characteristics                                           |                                |                                                                                                                               |      |     |     |      |
| Low-Level Output Voltage                                        | V <sub>OL</sub>                | I <sub>OL</sub> = 5mA                                                                                                         |      |     | 0.4 | V    |
| VIH High-Level Leakage<br>Current                               | I <sub>OH</sub>                | Vflagb = 5.5V                                                                                                                 |      |     | 1   | μΑ   |

|                                                                                                                                      | -                                                                |                                                                            |      |                  |     |      |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------|------|------------------|-----|------|--|--|--|
| Parameter                                                                                                                            | Symbol                                                           | Test Conditions                                                            | Min  | Тур              | Мах | Unit |  |  |  |
| Dx ESD Protection                                                                                                                    |                                                                  |                                                                            |      |                  |     |      |  |  |  |
| Reverse Stand-Off Voltage<br>from Dx to GND                                                                                          | Vrwm_pos                                                         | RWM_POS Dx to GND. IDx $\leq 1\mu A$                                       |      |                  | 5.5 | V    |  |  |  |
| Reverse Stand-Off Voltage<br>from GND to Dx                                                                                          | Vrwm_neg                                                         | GND to Dx                                                                  |      |                  | 0   | V    |  |  |  |
| Break-Down Voltage from<br>Dx to GND                                                                                                 | VBR_POS                                                          | Dx to GND. IBR = 1mA                                                       | 7    |                  |     | V    |  |  |  |
| Break-Down Voltage from GND to Dx                                                                                                    | VBR_NEG                                                          | GND to Dx. IBR = 8mA                                                       | 0.6  |                  |     | V    |  |  |  |
| Dx to GND or GND to Dx                                                                                                               | CIO                                                              | f= 1MHz, VIO = 2.5V                                                        |      | D1 = 3<br>D2 = 3 |     | pF   |  |  |  |
| Differential Capacitance<br>between Two Dx Pins                                                                                      | ΔC <sub>IO</sub>                                                 | f = 1MHz, VIO = 2.5V                                                       |      | 0.02             |     | pF   |  |  |  |
| Dynamic On-Resistance Dx<br>IEC Clamps                                                                                               | R <sub>DYN</sub>                                                 | Dx to GND or GND to Dx                                                     |      | 0.45             |     | Ω    |  |  |  |
| Switch Dynamic Character                                                                                                             | istics                                                           | •                                                                          |      |                  |     |      |  |  |  |
| Turn-On Time, Time form<br>Rising V <sub>DD</sub> UVLO to CC<br>Switches Turn on                                                     | ton_cc                                                           | V <sub>DD</sub> power-up from<br>UVLO until CCx switches<br>fully turn on  |      | 1.5              |     | ms   |  |  |  |
| Turn-On Time, Time from<br>Rising V <sub>DD</sub> UVLO to SBU<br>Switches Turn On                                                    | ton_sbu                                                          | V <sub>DD</sub> power-up from<br>UVLO until SBUx<br>switches fully turn on |      | 1.3              |     | ms   |  |  |  |
| Time from Crossing Rising<br>V <sub>DD</sub> UVLO until CC and<br>SBU Switches Turn On and<br>the Dead Battery Resistors<br>Turn Off | O until CC and V <sub>DD</sub> power-up from UVLO until the dead |                                                                            |      | 5                |     | ms   |  |  |  |
| Minimum Slew Rate<br>Allowed to Ensure CC and<br>SBU Switches Turn Off<br>during a Power Off                                         | dV <sub>DD_OFF</sub> /dt                                         |                                                                            | -0.5 |                  |     | V/µs |  |  |  |
| OVP Response Time on the<br>CC Switches. Time from<br>OVP Predicated until<br>Switches Turn Off                                      | tovp_response_cc                                                 | Time from OVP trip<br>voltage predicated to<br>switches to turn OFF        |      | 60               |     | ns   |  |  |  |
| OVP Response Time on the<br>SBU Switches. Time from<br>OVP Predicated until<br>Switches Turn Off                                     | tovp_response_sbu                                                | Time from OVP trip<br>voltage predicated to<br>switches to turn OFF        |      | 60               |     | ns   |  |  |  |
| OVP Recovery Time on the CCx                                                                                                         | tovp_recovery_cc                                                 | CON_CCx OVP remove<br>until CCx switches fully<br>turn back on             |      | 0.87             |     | ms   |  |  |  |
| OVP Recovery Time on the SBUx                                                                                                        | tOVP_RECOVERY_SBU                                                | CON_SBUx OVP remove<br>until SBUx switches fully<br>turn back on           |      | 0.75             |     | ms   |  |  |  |
| OVP Recovery Time on the<br>CON_CCx's Dead Battery<br>Resistors                                                                      | tovp_recovery_cc_<br>db                                          | CON_CCx OVP remove<br>until the dead battery<br>resistors turn back off    |      | 5                |     | ms   |  |  |  |

7





| Parameter                                                           | Symbol                     | Test Conditions                                      |    | Тур | Max | Unit |
|---------------------------------------------------------------------|----------------------------|------------------------------------------------------|----|-----|-----|------|
| Time from OVP Asserted to FLAGB Assertion                           | tovp_flagb_<br>ASSERTION   | Switches OVP asserted<br>until FLAGB pull down       | 10 | 20  | 40  | μS   |
| Time from Switches Turn<br>On after an OVP to FLAGB<br>De-Assertion | tovp_flagb_<br>DEASSERTION | Switches OVP<br>de-asserted until FLAGB<br>pull high |    | 5   |     | ms   |
| Time from OTP to FLABG<br>Assertion                                 | totp_flagb_<br>ASSERTION   | Switches OTP<br>de-asserted until FLAGB<br>pull down | 10 | 20  | 40  | μS   |

**Note 1.** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

Note 2.  $\theta_{JA}$  is measured under natural convection (still air) at  $T_A = 25^{\circ}C$  with the component mounted on a high effective-thermal-conductivity four-layer test board on a JEDEC 51-7 thermal measurement standard.  $\theta_{JC}$  is measured at the exposed pad of the package.

Note 3. Devices are ESD sensitive. Handling precaution is recommended.

Note 4. The device is not guaranteed to function outside its operating conditions.

### **Typical Application Circuit**



Table 1. Recommended Components Information

| Reference | Q'ty | Part Number     | Description   | Package | Manufacturer |
|-----------|------|-----------------|---------------|---------|--------------|
| CVDD      | 1    | TMK107BJ105KA-T | 1μF/X5R/25V   | 0603    | TAIYO YUDEN  |
| CVBIAS    | 1    | 0402B104K500CT  | 0.1µF/50V/X7R | 0402    | WALSIN       |
| R1        | 1    | RTT021003FTH    | 100k          | 0402    | RALEC        |



### **Typical Operating Characteristics**

**RT1738** 







**SBU OVP Response Time** 





Copyright © 2020 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. www.richtek.com DS1738-00







CC Clamp Voltage on System Side





Copyright © 2020 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

DS1738-00 July 2020





Copyright © 2020 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. www.richtek.com

#### 6-Channels of IEC 61000-4-2 ESD Protection

(CON\_CC1, CON\_CC2, CON\_SBU1, CON\_SBU2, D1 and D2)

The RT1738 provide 6-Channels of IEC 61000-4-2 system level ESD protection for the CC1, CC2, SBU1, SBU2, D1 and D2 pins. As USB Type-C interface need IEC system level ESD protection in order to provide plenty protection for the ESD events that the connector can be exposed to end users.

#### Input Over-Voltage Protection

The RT1738 have 4-channels of Short to VBUS overvoltage protection for the CC1, CC2, SBU1 and SBU2 pins of the USB Type-C receptacle via internal OVP level. When the input voltage exceeds the OVP level, the RT1738 will ultra-fast turn off internal switches around 60ns to prevent the high input voltage from damaging the end system. When the CC/SBU input voltage returns to normal operation voltage range with hysteresis 75/60mV, the will turn on the switches to turn on channel.

All switches for CC1/2 and SBU1/2 are each own OVP comparator and controlled by its comparator independently. If any one of channel voltage exceed OVP threshold, the channel switch is turned off, and the others switches are also turned off.

#### **Over-Temperature Protection (OTP)**

The RT1738 monitors its internal temperature to prevent thermal failures. The chip turns off the switches when the junction temperature reaches 150°C. The IC will resume after the junction temperature is cooled down 20°C.

#### **Dead Battery**

The RT1738 supports dead battery function. If system side haven't enough power to provide the RT1738 work, short the RPD\_G1 pin to the CON\_CC1 pin, and short the RPD\_G2 pin to the CON\_CC2 pin. When it is connected to a Source, DRP or Sourcing Device, the system will receive the default VBUS.

If dead battery function is not required in application, connect the RPD\_G1 and RPD\_G2 pins to ground.

#### **FLAGB** Pin Operation

The FLAGB operation for fault reporting. When OVP or OTP event occurred, FLAGB pin will pull low until fault event assert. Time from OVP or OTP to FLAGB pull down is around  $20\mu$ s, then time from OVP asserted to FLAGB assertion is around 5ms.

#### How to Connect Unused Pins

If the RPD\_Gx pins, the Dx pins and the NC pin 16, 17 are unused in a design, they must be connected to GND.

#### **Device Functional Modes**

The RT1738 all functional modes.

|                                   | MODE                                   | VDD    | RPD_Gx                | TJ   | FLAGB  | CC<br>Switches | SBU<br>Switches |
|-----------------------------------|----------------------------------------|--------|-----------------------|------|--------|----------------|-----------------|
| Normal<br>Operating<br>Conditions | Powered Off<br>No Dead Battery Support | < UVLO | Grounded              |      | High-Z | OFF            | OFF             |
|                                   | Powered Off<br>Dead Battery Support    | < UVLO | Shorted to<br>CON_CCx |      | High-Z | OFF            | OFF             |
|                                   | Powered On                             | > UVLO | Forced OFF            | < 0T | High-Z | ON             | ON              |
|                                   | Thermal shutdown                       | > UVLO | Forced OFF            | > OT | Low    | OFF            | OFF             |
| Fault<br>Conditions               | CC Over-Voltage Condition              | > UVLO | Forced OFF            | < 0T | Low    | OFF            | OFF             |
|                                   | SBU Over-Voltage<br>Condition          | > UVLO | Forced OFF            | < 0T | Low    | OFF            | OFF             |

Copyright © 2020 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

#### **Thermal Considerations**

The junction temperature should never exceed the absolute maximum junction temperature  $T_{J(MAX)}$ , listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be calculated using the following formula :

 $\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = (\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}}) / \theta_{\mathsf{J}\mathsf{A}}$ 

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction-to-ambient thermal resistance.

For continuous operation, the maximum operating junction temperature indicated under Recommended 125°C. Operating Conditions is The junction-to-ambient thermal resistance,  $\theta_{JA}$ , is highly package dependent. For a WQFN-20L 3x3 package, the thermal resistance,  $\theta_{\text{JA}},$  is 30°C/W on a standard JEDEC 51-7 high effective-thermal-conductivity four-layer test board. The maximum power dissipation at  $T_A = 25^{\circ}C$  can be calculated as below :

 $\mathsf{P}_{\mathsf{D}(\mathsf{MAX})}$  = (125°C - 25°C) / (30°C/W) = 3.33W for a WQFN-20L 3x3 package.

The maximum power dissipation depends on the operating ambient temperature for the fixed  $T_{J(MAX)}$  and the thermal resistance,  $\theta_{JA}$ . The derating curves in Figure 1 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.



RICHTEK



#### Layout Considerations

Appropriate routing and placement is significant to maintain the signal integrity the USB2.0, SBU, CC signals. The following guidelines apply to the RT1738 : Place the bypass capacitors close to the VDD pin, and ESD protection capacitor close to the VBIAS pin. Capacitors must be attached to a solid ground. This minimizes voltage disturbances during such as short to VBUS and ESD event. The USB2.0 and SBU trace need to be routed straight and sharp bends must be minimized.

Standard ESD suggestion apply to the CON\_CC1, CON \_CC2, CON \_SBU1, CON \_SBU2, D1, and D2 pins as well :

The optimum placement for the device is as close to the connector as possible. The PCB designer must be keeping out unprotected traces away from the protected traces which are between the RT1738 and the connector.

Route the protected path as straight as possible. Reduce any sharp corners on the protected traces between the connector by using rounded corners with the largest radii possible. Suggest to reduce Dx pin via up to another layer and to continue that trace on that same layer.

Copyright © 2020 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.



Figure 2. RT1738 Layout Guide



### **Outline Dimension**



Note : The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated.

| Symbol | Dimensions | In Millimeters | Dimensions In Inches |       |  |  |
|--------|------------|----------------|----------------------|-------|--|--|
|        | Min        | Max            | Min                  | Max   |  |  |
| А      | 0.700      | 0.800          | 0.028                | 0.031 |  |  |
| A1     | 0.000      | 0.050          | 0.000                | 0.002 |  |  |
| A3     | 0.175      | 0.250          | 0.007                | 0.010 |  |  |
| b      | 0.150      | 0.250          | 0.006                | 0.010 |  |  |
| D      | 2.900      | 3.100          | 0.114                | 0.122 |  |  |
| D2     | 1.650      | 1.750          | 0.065                | 0.069 |  |  |
| E      | 2.900      | 3.100          | 0.114                | 0.122 |  |  |
| E2     | 1.650      | 1.750          | 0.065                | 0.069 |  |  |
| е      | 0.4        | 100            | 0.016                |       |  |  |
| L      | 0.350      | 0.450          | 0.014                | 0.018 |  |  |

W-Type 20L QFN 3x3 Package



### **Footprint Information**



| Package          | Number of |      | Footprint Dimension (mm) |      |      |      |      |      |      | Toloropoo |           |
|------------------|-----------|------|--------------------------|------|------|------|------|------|------|-----------|-----------|
|                  | Pin       | Р    | Ax                       | Ay   | Bx   | Ву   | С    | D    | Sx   | Sy        | Tolerance |
| V/W/U/XQFN3*3-20 | 20        | 0.40 | 3.80                     | 3.80 | 2.10 | 2.10 | 0.85 | 0.20 | 1.70 | 1.70      | ±0.05     |

#### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789

#### RICHTEK

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.

Copyright © 2020 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

DS1738-00 July 2020

单击下面可查看定价,库存,交付和生命周期等信息

>>Richtek(台湾立锜)