

# **Dual-Channel Synchronous Rectified MOSFET Driver**

## **General Description**

The RT9625A is a high frequency, synchronous rectified, two phase MOSFET driver designed for normal MOSFET driving applications and high performance CPU VR driving capabilities.

The RT9625A can be supplied from 4.5V to 13.2V. The applicable power stage VIN range is from 5V to 23V. The RT9625A also builds in internal power switches to replace external bootstrap diodes.

The RT9625A can support switching frequency efficiently up to 500kHz. The RT9625A has the UGATE and LGATE driving circuits for synchronous rectified DC/DC converter applications. The shoot through protection mechanism is designed to prevent shoot through between high side and low side power MOSFETs. The RT9625A has tri-state PWM input with shutdown and EN shutdown functions, which can force driver to output low UGATE and LGATE signals.

The RT9625 comes in a small footprint with WQFN-16L 4x4 package.

### **Features**

- Drive Four N-MOSFETs for Two-Phase PWM Control
- Shoot Through Protection
- Embedded Bootstrap Diode
- Support High Switching Frequency
- Fast Output Rising Time
- Tri-State PWM Input for Output Shutdown
- Enable Control
- Small 16-Lead WQFN Package
- RoHS Compliant and Halogen Free

## **Applications**

- Core Voltage Supplies for Desktop, Motherboard CPU
- High Frequency Low Profile DC/DC Converters
- High Current Low Voltage DC/DC Converters
- Core Voltage Supplies for GFX Card

## **Marking Information**



06 : Product Code YMDNN : Date Code

# **Simplified Application Circuit**



Copyright ©2015 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



## **Ordering Information**

## RT9625A □ □ Package Type QW: WQFN-16L 4x4 (W-Type) Lead Plating System Z : ECO (Ecological Element with Halogen Free and Pb free)

#### Note:

Richtek products are:

- ▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- ▶ Suitable for use in SnPb or Pb-free soldering processes.

# **Pin Configurations**



## **Function Pin Description**

| Pin No.                | Pin Name | Pin Function                                                                                                            |  |  |  |
|------------------------|----------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1                      | BOOT2    | Bootstrap Power Pins for Channel 2 and Channel 1. This pin powers the h                                                 |  |  |  |
| 8                      | BOOT1    | side MOSFET driver. Connect this pin to the junction of the bootstrap capacitor and the cathode of the bootstrap diode. |  |  |  |
| 2,<br>13 (Exposed Pad) | GND      | Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation.             |  |  |  |
| 3                      | PWM2     | DWM Signal Input. Connect this pin to the DWM output of the controller                                                  |  |  |  |
| 6                      | PWM1     | PWM Signal Input. Connect this pin to the PWM output of the controller.                                                 |  |  |  |
| 4                      | EN2      | Chip Enable. When this pin is low, both UGATEx and LGATEx are driven                                                    |  |  |  |
| 5                      | EN1      | low.                                                                                                                    |  |  |  |
| 7                      | POR      | Power On Reset Signal.                                                                                                  |  |  |  |
| 9                      | UGATE1   | High Side Gate Drive Outputs for channel 1 and channel 2. Connect this pin to                                           |  |  |  |
| 16                     | UGATE2   | Gate of high side power MOSFET.                                                                                         |  |  |  |
| 10                     | PHASE1   | Switch Nodes of High Side Driver 1 and Driver 2. Connect this pin to the high                                           |  |  |  |
| 15                     | PHASE2   | side MOSFET Source together with the low side MOSFET Drain and the inductor.                                            |  |  |  |
| 11                     | LGATE1   | Low Side Gate Drive Output for Channel 1 and Channel 2. This pin drives the                                             |  |  |  |
| 14                     | LGATE2   | Gate of low side MOSFET.                                                                                                |  |  |  |
| 12                     | VCC      | Supply Input. VCC supplies current for Channel 1 and Channel 2 gate drivers.                                            |  |  |  |

www.richtek.com



# **Function Block Diagram**



Copyright ©2015 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



### Operation

### POR (Power On Reset)

POR block detects the voltages at VCC pin. When the VCC pin voltage is higher than POR rising threshold, POR pin output voltage (POR output) is high. POR output is low when VCC is not higher than POR rising threshold. When the POR pin voltage is high, UGATEx and LGATEx can be controlled by PWMx input voltage. If the POR pin voltage is low, both UGATEx and LGATEx will be pulled to low.

#### **Enable Detect**

When ENx pin input voltage is higher/lower than EN rising threshold, MOSFET driver is enabled/disabled. When the ENx input and POR output are high, UGATEx and LGATEx can be controlled by PWMx input voltage. When ENx input is low, both UGATEx and LGATEx are pulled to low.

#### **Tri-State Detect**

When both POR block output and ENx pin voltages are high, UGATEx and LGATEx can be controlled by PWMx input. There are three PWMx input modes, which are high, low, and shutdown state. If PWMx input is within the shutdown window, both UGATEx and LGATEx output are low. When PWMx input is higher than its rising threshold, UGATEx is high and LGATEx is low. When PWMx input is lower than its falling threshold, UGATEx is low and LGATEx is high.

### **Bootstrap Control**

Bootstrap control block controls the integrated bootstrap switch. When LGATEx is high (low side MOSFET is turned on), the bootstrap switch is turned on to charge the bootstrap capacitor connected to BOOTx pin. When LGATEx is low (low side MOSFET is turned off), the bootstrap switch is turned off to disconnect VCC pin and BOOTx pin.

#### **Turn-Off Detection**

Turn-off detection block detects whether high side MOSFET is turned off by monitoring PHASEx pin voltage. To avoid shoot through between high side and low side MOSFETs, low side MOSFET can be turned on only after high side MOSFET is effectively turned off.

### **Shoot-Through Protection**

Shoot-through protection block implements the dead time when both high side and low side MOSFETs are turned off. With shoot-through protection block, high side and low side MOSFET are never turned on simultaneously. Thus, shoot through between high side and low side MOSFETs is prevented.



# Absolute Maximum Ratings (Note 1)

| Supply Voltage, VCC                                                         | –0.3V to 15V                                    |
|-----------------------------------------------------------------------------|-------------------------------------------------|
| • BOOTx to PHASEx                                                           | –0.3V to 15V                                    |
| PHASEx to GND                                                               |                                                 |
| DC                                                                          | –0.3V to 30V                                    |
| < 100ns                                                                     | –10V to 35V                                     |
| LGATEx to GND                                                               |                                                 |
| DC                                                                          | 0.3V to (VCC + 0.3V)                            |
| < 100ns                                                                     | –2V to (VCC + 0.3V)                             |
| UGATEx to GND                                                               |                                                 |
| DC                                                                          | ( $V_{PHASE} - 0.3V$ ) to ( $V_{BOOT} + 0.3V$ ) |
| < 100ns                                                                     | $(V_{PHASE} - 2V)$ to $(V_{BOOT} + 0.3V)$       |
| • ENx, PWMx to GND                                                          | –0.3V to 7V                                     |
| • POR to GND                                                                | –0.3V to 5V                                     |
| <ul> <li>Power Dissipation, P<sub>D</sub> @ T<sub>A</sub> = 25°C</li> </ul> |                                                 |
| WQFN-16L 4x4                                                                | 1.852W                                          |
| <ul> <li>Package Thermal Resistance (Note 2)</li> </ul>                     |                                                 |
| WQFN-16L 4x4, $\theta_{JA}$                                                 | 54°C/W                                          |
| WQFN-16L 4x4, $\theta_{JC}$                                                 | 7°C/W                                           |
| Lead Temperature (Soldering, 10 sec.)                                       | 260°C                                           |
| Junction Temperature                                                        | 150°C                                           |
| Storage Temperature Range                                                   | –65°C to 150°C                                  |
| ESD Susceptibility (Note 3)                                                 |                                                 |
| HBM (Human Body Model)                                                      | 2kV                                             |
|                                                                             |                                                 |
| Pacammonded Operating Conditions (A)                                        | late 4)                                         |

## **Recommended Operating Conditions** (Note 4)

| Supply Voltage, VCC                      | 4.5V to 13.2V |
|------------------------------------------|---------------|
| • Input Voltage, (V <sub>IN</sub> + VCC) | < 35V         |
| Junction Temperature Range               | 40°C to 125°C |
| Ambient Temperature Range                | 40°C to 85°C  |

## **Electrical Characteristics**

( $V_{CC} = 12V$ ,  $T_A = 25^{\circ}C$  unless otherwise specified)

| Parameter             | Symbol             | Test Conditions                         | Min | Тур | Max  | Unit |  |
|-----------------------|--------------------|-----------------------------------------|-----|-----|------|------|--|
| Power Supply Voltage  | Vcc                |                                         | 4.5 |     | 13.2 | ٧    |  |
| Power Supply Current  | Ivcc               | V <sub>BOOTx</sub> = 12V, PWMx Floating |     | 180 |      | μΑ   |  |
| Power On Reset (POR)  |                    |                                         |     |     |      |      |  |
| POR Rising Threshold  | V <sub>POR_r</sub> | V <sub>CC</sub> Rising                  |     | 4   | 4.4  | V    |  |
| POR Falling Threshold | V <sub>POR_f</sub> | V <sub>CC</sub> Falling                 | 3   | 3.5 |      | V    |  |
| POR Pin High Voltage  | V <sub>POR_H</sub> |                                         |     | 3.5 | 4    | V    |  |
| POR Pin Low Voltage   | V <sub>POR_L</sub> |                                         |     |     | 0.5  | V    |  |

Copyright ©2015 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.



| Parameter              | Symbol                | Test Conditions                                                           | Min | Тур | Max | Unit |
|------------------------|-----------------------|---------------------------------------------------------------------------|-----|-----|-----|------|
| EN Input               |                       |                                                                           |     |     |     |      |
| ENx Rising Threshold   | VENH                  |                                                                           |     | 1.3 | 1.6 | V    |
| ENx Falling Threshold  | V <sub>ENL</sub>      |                                                                           | 0.7 | 1   |     | V    |
| PWM Input              |                       |                                                                           |     |     |     |      |
| Maximum Input Current  | I <sub>PWM</sub>      | V <sub>PWMx</sub> = 0V or 5V                                              |     | 160 |     | μА   |
| PWMx Floating Voltage  | V <sub>PWM_fl</sub>   | PWMx = Open                                                               |     | 1.8 |     | V    |
| PWMx Rising Threshold  | V <sub>PWM_rth</sub>  |                                                                           | 2.3 | 2.8 | 3.2 | V    |
| PWMx Falling Threshold | V <sub>PWM_fth</sub>  |                                                                           | 0.7 | 1.1 | 1.4 | V    |
| Timing                 |                       |                                                                           |     |     |     |      |
| UGATEx Rising Time     | tugater               | 3nF load                                                                  |     | 25  |     | ns   |
| UGATEx Falling Time    | tugatef               | 3nF load                                                                  |     | 12  |     | ns   |
| LGATEx Rising Time     | t <sub>LGATEr</sub>   | 3nF load                                                                  |     | 24  |     | ns   |
| LGATEx Falling Time    | t <sub>LGATEf</sub>   | 3nF load                                                                  | -   | 10  | 1   | ns   |
|                        | t <sub>UGATEpdh</sub> | V <sub>BOOTx</sub> - V <sub>PHASEx</sub> = 12V<br>See Timing Diagram      | 1   | 60  | 1   | ns   |
| Propagation Delay      | tUGATEpdI             |                                                                           |     | 22  |     |      |
| Fropagation Delay      | tLGATEpdh             | See Timing Diagram                                                        | -   | 30  | 1   | ns   |
|                        | tLGATEpdI             | See Timing Diagram                                                        |     | 8   |     | 115  |
| Output                 |                       |                                                                           |     |     |     |      |
| UGATEx Drive Source    | R <sub>UGATEsr</sub>  | V <sub>BOOT</sub> – V <sub>PHASE</sub> = 12V, I <sub>Source</sub> = 100mA |     | 1.7 |     | Ω    |
| UGATEx Drive Sink      | R <sub>UGATEsk</sub>  | V <sub>BOOT</sub> – V <sub>PHASE</sub> = 12V, I <sub>Sink</sub> = 100mA   |     | 1.4 |     | Ω    |
| LGATEx Drive Source    | R <sub>LGATEsr</sub>  | I <sub>Source</sub> = 100mA                                               |     | 1.6 |     | Ω    |
| LGATEx Drive Sink      | R <sub>LGATEsk</sub>  | I <sub>Sink</sub> = 100mA                                                 |     | 1.1 |     | Ω    |

- **Note 1.** Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- Note 2.  $\theta_{JA}$  is measured at  $T_A = 25^{\circ}C$  on a high effective thermal conductivity four-layer test board per JEDEC 51-7.  $\theta_{JC}$  is measured at the exposed pad of the package.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.



# **Typical Application Circuit**



# **Timing Diagram**



Copyright ©2015 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



## **Typical Operating Characteristics**













Copyright ©2015 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.











## **Application Information**

The RT9625A is a high frequency, two-channel synchronous rectified MOSFET driver containing Richtek's advanced MOSFET driver technologies. The RT9625A is designed to be able to adapt from normal MOSFET driving applications to high performance CPU VR driving capabilities.

### Supply Voltage and Power On Reset

The RT9625A can be utilized under both  $V_{CC} = 5V$  or  $V_{CC} = 12V$  applications which may happen in different fields of electronics application circuits. In terms of efficiency, higher  $V_{CC}$  equals higher driving voltage of UGATEx/LGATEx which may result in higher switching loss and lower conduction loss of power MOSFETs. The choice of  $V_{CC} = 12V$  or  $V_{CC} = 5V$  can be a tradeoff to optimize system efficiency.

The RT9625A controls both high side and low side N-MOSFETs of two half-bridge power according to two external input PWMx control signals. It has Power On Reset (POR) function which held UGATEx and LGATEx low before the VCC voltage rises to higher than rising threshold voltage. When V<sub>CC</sub> exceeds the POR threshold voltage, the voltage at the POR pin will be pulled high.

### **Enable and Disable**

The RT9625A includes an ENx pin for sequence control. When the ENx pin rises above the  $V_{ENH}$  trip point, the RT9625A begins a new initialization and follows the PWMx command to control the UGATEx and LGATEx. When the ENx pin falls below the  $V_{ENL}$  trip point, the RT9625A shuts down and keeps UGATEx and LGATEx low.

### **Tri-state PWM Input**

After the initialization, the PWMx signal takes the control. The rising PWMx signal first forces the LGATEx signal to turn low then UGATEx signal is allowed to go high just after a non-overlapping time to avoid shoot through current. The falling of PWMx signal first forces UGATEx to go low. When UGATEx and PHASEx signal reach a predetermined low level, LGATEx signal is allowed to turn high.

The PWMx signal is acted as "High" if the signal is above the rising threshold and acted as "Low" if the signal is below the falling threshold. When PWM signal level enters and remains within the shutdown window, the output drivers are disabled and both MOSFET gates are pulled and held low. If the PWMx signal is left floating, the pin will be kept around 1.8V by the internal divider and provide the PWMx controller with a recognizable level.

### **Bootstrap Power Switch**

The RT9625A builds in internal bootstrap power switches to replace external bootstrap diode, and this can facilitate PCB design and reduce total BOM cost of the system. Hence, no external bootstrap diode is required in real applications.

### **Non-overlap Control**

To prevent the overlap of the gate drivers during the UGATEx pull low and the LGATEx pull high, the non-overlap circuit monitors the voltages at the PHASEx node and high side gate drive (UGATEx – PHASEx). When the PWMx input signal goes low, UGATEx begins to pull low (after propagation delay). Before LGATEx is pulled high, the non-overlap protection circuit ensures that the monitored voltages have gone below 1.1V. Once the monitored voltages fall below 1.1V, LGATEx begins to turn high. By waiting for the voltages of the PHASEx pin and high side gate driver to fall below 1.1V, the non-overlap protection circuit ensures that UGATEx is low before LGATEx pulls high.

Also to prevent the overlap of the gate drivers during LGATEx pull low and UGATEx pull high, the non-overlap circuit monitors the LGATEx voltage. When LGATEx goes below 1.1V, UGATEx goes high after propagation delay.

### **Driving Power MOSFETs**

The DC input impedance of the power MOSFET is extremely high. When  $V_{gs1}$  or  $V_{gs2}$  is at 12V or 5V, the gate draws the current only for few nano-amperes. Thus once the gate has been driven up to "ON" level, the current could be negligible.

Copyright ©2015 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

However, the capacitance at the gate to source terminal should be considered. It requires relatively large currents to drive the gate up and down 12V (or 5V) rapidly. It is also required to switch drain current on and off with the required speed. The required gate drive currents are calculated as follows.



Figure 1. Equivalent Circuit and Waveforms (V<sub>CC</sub> = 12V)

In Figure 1, the current  $I_{g1}$  and  $I_{g2}$  are required to move the gate up to 12V. The operation consists of charging  $C_{gd1}$ ,  $C_{gd2}$ ,  $C_{gs1}$  and  $C_{gs2}$ .  $C_{gs1}$  and  $C_{gs2}$  are the capacitors from gate to source of the high side and the low side power MOSFETs, respectively. In general data sheets, the  $C_{gs1}$  and  $C_{gs2}$  are referred as " $C_{iss}$ " which are the input capacitors.  $C_{gd1}$  and  $C_{gd2}$  are the capacitors from gate to drain of the high side and the low side power MOSFETs, respectively and referred to the data sheets as " $C_{rss}$ " the reverse transfer capacitance. For example,  $t_{r1}$  and  $t_{r2}$  are the rising time of the high side and the low side power MOSFETs respectively, the required current  $t_{gs1}$  and  $t_{gs2}$ , are shown as below :

$$I_{gs1} = C_{gs1} \frac{dV_{g1}}{dt} = \frac{C_{gs1} \times 12}{t_{r1}}$$
 (1)

$$I_{gs2} = C_{gs1} \frac{dV_{g2}}{dt} = \frac{C_{gs1} \times 12}{t_{r2}}$$
 (2)

Before driving the gate of the high side MOSFET up to 12V, the low side MOSFET has to be off; and the high side MOSFET will be turned off before the

low side is turned on. From Figure 1, the body diode "D<sub>2</sub>" will be turned on before high side MOSFETs turn on.

$$I_{gd1} = C_{gd1} \frac{dV}{dt} = C_{gd1} \frac{12}{t_{r1}}$$
 (3)

Before the low side MOSFET is turned on, the  $C_{gd2}$  have been charged to  $V_{IN}$ . Thus, as  $C_{gd2}$  reverses its polarity and  $g_2$  is charged up to 12V, the required current is

$$I_{gd2} = C_{gd2} \frac{dV}{dt} = C_{gd2} \frac{V_{IN} + 12}{t_{r2}}$$
 (4)

It is helpful to calculate these currents in a typical case. Assume a synchronous rectified Buck converter, input voltage  $V_{IN}=12V,\,V_{gs1}=12V,\,V_{gs2}=12V.$  The high side MOSFET is PHB83N03LT whose  $C_{iss}=1660pF,\,C_{rss}=380pF,\,$  and  $t_r=14ns.$  The low side MOSFET is PHB95N03LT whose  $C_{iss}=2200pF,\,C_{rss}=500pF$  and  $t_r=30ns,\,$  from the equation (1) and (2) we can obtain

$$I_{gs1} = \frac{1660 \times 10^{-12} \times 12}{14 \times 10^{-9}} = 1.428 \quad (A)$$
 (5)

$$I_{gs2} = \frac{2200 \times 10^{-12} \times 12}{30 \times 10^{-9}} = 0.88 \quad (A)$$
 (6)

from equation. (3) and (4)

$$I_{gd1} = \frac{380 \times 10^{-12} \times 12}{14 \times 10^{-9}} = 0.326 \text{ (A)}$$

$$I_{gd2} = \frac{500 \times 10^{-12} \times (12+12)}{30 \times 10^{-9}} = 0.4$$
 (A) (8)

the total current required from the gate driving source can be calculated as following equations.

$$I_{q1} = I_{qs1} + I_{qd1} = (1.428 + 0.326) = 1.754$$
 (A) (9)

$$I_{g2} = I_{gs2} + I_{gd2} = (0.88 + 0.4) = 1.28$$
 (A) (10)

By a similar calculation, we can also get the sink current required from the turned off MOSFET.

Copyright ©2015 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



### **Select the Bootstrap Capacitor**

Figure 2 shows part of the bootstrap circuit of the RT9625A. The  $V_{CB}$  (the voltage difference between BOOTx and PHASEx on RT9625A) provides a voltage to the gate of the high side power MOSFET. This supply needs to be ensured that the MOSFET can be driven. For this, the capacitance  $C_{BOOT}$  has to be selected properly. It is determined by the following constraints.



Figure 2. Part of Bootstrap Circuit of RT9625A

In practice, a low value capacitor  $C_{BOOT}$  will lead to the over charging that could damage the IC. Therefore, to minimize the risk of overcharging and to reduce the ripple on  $V_{CB}$ , the bootstrap capacitor should not be smaller than  $0.1\mu F$ , and the larger the better. In general design, using  $1\mu F$  can provide better performance. At least one low-ESR capacitor should be used to provide good local de-coupling. It is recommended to adopt a ceramic or tantalum capacitor.

### **Power Dissipation**

To prevent driving the IC beyond the maximum recommended operating junction temperature of 125°C, it is necessary to calculate the power dissipation appropriately. This dissipation is a function of switching frequency and total gate charge of the selected MOSFET.

Figure 3 shows the power dissipation test circuit.  $C_L$  and  $C_U$  are the UGATEx and LGATEx load capacitors, respectively. The bootstrap capacitor value is  $1\mu F$ .



Figure 3. Power Dissipation Test Circuit

Figure 4 shows the power dissipation of the RT9625A as a function of frequency and load capacitance when  $V_{\rm CC}$  = 12V. The value of  $C_{\rm U}$  and  $C_{\rm L}$  are the same and the frequency is varied from 100kHz to 1MHz.



Figure 4. Power Dissipation vs. Frequency

The operating junction temperature can be calculated from the power dissipation curves (Figure 4). Assume  $V_{CC}$  = 12V, operating frequency is 200kHz and  $C_U$  =  $C_L$  = 1nF which emulate the input capacitances of the high side and low side power MOSFETs. From Figure 4, the power dissipation is 100mW. Thus, for example, with the SOP-8 package, the package thermal resistance  $\theta_{JA}$  is 120°C/W. The operating junction temperature is then calculated as :

$$T_{J} = (120^{\circ}\text{C/W} \times 100\text{mW}) + 25^{\circ}\text{C} = 37^{\circ}\text{C}$$
 (11) where the ambient temperature is 25°C.

Copyright ©2015 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

DS9625A-04 July 2015

#### **Thermal Considerations**

For continuous operation, do not exceed absolute maximum junction temperature. The maximum power dissipation depends on the thermal resistance of the IC package, PCB layout, rate of surrounding airflow, and difference between junction and ambient temperature. The maximum power dissipation can be calculated by the following formula:

$$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction to ambient thermal resistance.

For recommended operating condition specifications, the maximum junction temperature is 125°C. The junction to ambient thermal resistance,  $\theta_{JA}$ , is layout dependent. For WQFN-16L 4x4 packages, the thermal resistance,  $\theta_{JA}$ , is 54°C/W on a standard JEDEC 51-7 four-layer thermal test board. The maximum power dissipation at  $T_A$  = 25°C can be calculated by the following formula :

$$P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (54^{\circ}C/W) = 1.852W$$
 for WQFN-16L 4x4 package

The maximum power dissipation depends on the operating ambient temperature for fixed  $T_{J(MAX)}$  and thermal resistance,  $\theta_{JA}$ . The derating curve in Figure 5 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 5. Derating Curve of Maximum Power Dissipation

DS9625A-04 July 2015

### **Layout Consideration**

Figure 6 shows the schematic circuit of a synchronous buck converter to implement the RT9625A. The converter operates from 5V to 12V of input Voltage.

For the PCB layout, it should be very careful. The power circuit section is the most critical one. If not configured properly, it will generate a large amount of EMI. The location of  $Q_{UGx}$ ,  $Q_{LGx}$ ,  $Q_{LGx}$ , Lx should be very close.

Next, the trace from UGATEx, and LGATEx should also be short to decrease the noise of the driver output signals. PHASEx signals from the junction of the power MOSFET, carrying the large gate drive current pulses, should be as heavy as the gate drive trace. The bypass capacitor  $C_{VCC}$  should be connected to GND directly. Furthermore, the bootstrap capacitors ( $C_{BOOTx}$ ) should always be placed as close to the pins of the IC as possible.



Figure 6. Synchronous Buck Converter Circuit

Copyright ©2015 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

13



## **Outline Dimension**



Note: The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated.

| Symbol | Dimensions I | In Millimeters | Dimensions In Inches |       |  |
|--------|--------------|----------------|----------------------|-------|--|
| Symbol | Min          | Max            | Min                  | Max   |  |
| А      | 0.700        | 0.800          | 0.028                | 0.031 |  |
| A1     | 0.000        | 0.050          | 0.000                | 0.002 |  |
| A3     | 0.175        | 0.250          | 0.007                | 0.010 |  |
| b      | 0.250        | 0.380          | 0.010                | 0.015 |  |
| D      | 3.950        | 4.050          | 0.156                | 0.159 |  |
| D2     | 2.000        | 2.450          | 0.079                | 0.096 |  |
| Е      | 3.950        | 4.050          | 0.156                | 0.159 |  |
| E2     | 2.000        | 2.450          | 0.079                | 0.096 |  |
| е      | 0.6          | 550            | 0.0                  | )26   |  |
| L      | 0.500        | 0.600          | 0.020                | 0.024 |  |

W-Type 16L QFN 4x4 Package

### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C.

Tel: (8863)5526789

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.

www.richtek.com DS9625A-04 July 2015

# 单击下面可查看定价,库存,交付和生命周期等信息

>>Richtek(台湾立锜)