

# 6A, 23V, 500kHz, ACOT™ Synchronous Buck Converter

### **General Description**

The RT6220 is a synchronous Buck converter with Advanced Constant On-Time (ACOT<sup>TM</sup>) mode control, which provides a very fast transient response with no external compensators. The RT6220 operates from 4.5V to 23V input voltage, provides complete protection functions including Over Current Protection (OCP), Under Voltage Protection (UVP) and Over Voltage Protection (OVP). This IC also provides a 1.5ms internal soft-start function and an open-drain power good indicator.

### **Ordering Information**



#### Note:

### Richtek products are:

▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.

BH: without DEM/Hiccup

▶ Suitable for use in SnPb or Pb-free soldering processes.

### **Features**

- 4.5V to 23V Input Voltage Range
- Adjustable from 0.6V to 5V Output Range
- Up to 98% Duty for 2S Battery Application
- 500kHz Switching Frequency
- ACOT<sup>™</sup> Mode Performs Fast Transient Response
- Integrated MOSFETs
  - ▶ 31mΩ of High-Side MOSFET
  - ▶ 20mΩ of Low-Side MOSFET
- Supports MLCC Output Capacitors
- Internal Soft-Start (1.5ms typ)
- Built-in OVP/UVP/OCP
- Power Good Indicator
- Thermal Shutdown

### **Applications**

- Laptop Computers
- Tablet PCs
- Networking Systems
- Servers
- Personal Video Recorders
- Flat Panel Television and Monitors
- Distributed Power Systems

## **Simplified Application Circuit**





# **Marking Information**

### RT6220AGQUF

6J=YM DNN

6J=: Product Code YMDNN: Date Code

### RT6220AHGQUF



7P= : Product Code YMDNN : Date Code

### RT6220BLGQUF

7M=YM DNN 7M= : Product Code YMDNN : Date Code

#### RT6220BHGQUF



7N= : Product Code YMDNN : Date Code

## **Pin Configuration**



3



Functional Pin Description

| Pin No.      | Pin Name | Pin Function                                                                                                                                                                                                                                                                                                       |
|--------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1            | VIN      | Power input connect to high-side MOSFET drain. Place 2pcs $10\mu F$ MLCC decoupling capacitors near input pin.                                                                                                                                                                                                     |
| 2            | PGND     | Power ground. Connect power ground pin with wide and thick trace, adding thermal vias for better heat dissipation.                                                                                                                                                                                                 |
| 3            | VBYP     | Switch over input supply voltage for VCC. A low pass filter should be connected to AGND if $V_{BYP}$ is applied, the recommended RC filter value is $R_{BYP}$ = 5.1 and $C_{BYP}$ = 2.2 $\mu$ F. If $V_{BYP}$ is not used, then connect this pin to AGND. Do not connect to VCC pin.                               |
| 4            | PGOOD    | This pin should be connected to a pull high voltage with a $100k\Omega$ resistor.                                                                                                                                                                                                                                  |
| 5, 6, 14     | AGND     | Analog ground.                                                                                                                                                                                                                                                                                                     |
| 7            | VOUT     | Output voltage sense input. An internal discharging circuit is connected to this pin.                                                                                                                                                                                                                              |
| 8, 9, 15, 16 | SW       | Switch node.                                                                                                                                                                                                                                                                                                       |
| 10           | воот     | Bootstrap supply for high-side gate driver. A capacitor is needed to drive the power switch's gate above the supply voltage. It is connected between the SW and BOOT pins to form a floating supply across the power switch driver. Recommended design value is $R_{BOOT} = 2.2\Omega$ and $C_{BOOT} = 0.1\mu F$ . |
| 11           | VCC      | 5V linear regulator output for internal control circuit. Bypass $V_{CC}$ to AGND with a $2.2\mu F$ capacitor. $V_{CC}$ can only supply internal circuits. Do not connect to external loads.                                                                                                                        |
| 12           | FB       | Feedback voltage input.                                                                                                                                                                                                                                                                                            |
| 13           | EN       | Enable control input. Do not leave this pin floating. The slew rate of EN is recommended to be slower than $4.8V/\mu s$ . User should add a RC circuit to avoid glitch noise.                                                                                                                                      |



### **Functional Block Diagram**



### **Operation**

### Overall

The RT6220 is a synchronous step-down converter with advanced constant on-time control mode. Using the ACOT<sup>TM</sup> control mode can reduce the output capacitance and provide fast transient response. It can minimize the component size without additional external compensation network.

### **Internal VCC Regulator**

The regulator provides 5V power to supply the internal control circuit. Connecting a  $2.2\mu F$  ceramic capacitor for decoupling and stability is required.

### Soft-Start

In order to prevent the converter output voltage from overshooting during the startup period, the soft-start function is necessary. The soft-start time is internal setting and the duration is around 1.5ms.

### **OCP**

The inductor valley current is monitored cycle-by-cycle via the internal switches, preventing an on-time until the current drops below the current limit.

### **Power Good**

After soft-start is finished, the power good output goes high. The PGOOD pin is an open-drain output.

### **VCC Switch-Over**

The internal regulator output will switch over to VBYP if VBYP level is higher than 4.6V.

#### **Power Off**

There is an internal discharging circuit to discharge the residual charge of output capacitor when converter is power off.



### Absolute Maximum Ratings (Note 1)

| • VIN to PGND                                               | 0.3V to 27V   |
|-------------------------------------------------------------|---------------|
| SW to PGND                                                  |               |
| DC                                                          | –1V to 27.3V  |
| AC (<30ns)                                                  | –5V to 28V    |
| BOOT to PGND                                                |               |
| DC                                                          | 0.6V to 33.3V |
| AC (<30ns)                                                  | –5V to 34V    |
| • BOOT to SW                                                | –0.3V to 6V   |
| • EN, FB to AGND                                            | –0.3V to 27V  |
| • VBYP to AGND                                              | –0.3V to 5.3V |
| • VCC, PGOOD, VOUT to AGND                                  | –0.3V to 6V   |
| • PGND to AGND                                              | –0.3V to 0.3V |
| • Power Dissipation, P <sub>D</sub> @ T <sub>A</sub> = 25°C |               |
| UQFN-16L 3x3 (FC)                                           | 2.33W         |
| Package Thermal Resistance (Note 2)                         |               |
| UQFN-16L 3x3 (FC), θ <sub>JA</sub>                          | 43°C/W        |
| UQFN-16L 3x3 (FC), $\theta_{JC}$                            | 0.1°C/W       |
| • Lead Temperature (Soldering, 10 sec.)                     | 260°C         |
| Junction Temperature                                        | 150°C         |
| Storage Temperature Range                                   |               |
| • ESD Susceptibility (Note 3)                               |               |
| HBM (Human Body Model)                                      | 2kV           |
|                                                             |               |

## **Recommended Operating Conditions** (Note 4)

### **Electrical Characteristics**

( $V_{IN}$  = 12V,  $T_A$  = 25°C, unless otherwise specified)

| Parameter                           | Symbol                 | Test Conditions                             |               | Min | Тур | Max | Unit |  |
|-------------------------------------|------------------------|---------------------------------------------|---------------|-----|-----|-----|------|--|
| Supply Current                      |                        |                                             |               |     |     |     |      |  |
| Shutdown Current                    |                        | V <sub>EN</sub> = 0V                        |               |     | 2.5 | 5   | μΑ   |  |
| Quiescent Current                   |                        | V <sub>EN</sub> = 2V,                       | (RT6220A/AH)  |     | 100 | 130 |      |  |
| Quiescent Current                   |                        | no switching                                | (RT6220BL/BH) | 1   | 110 | 150 | μΑ   |  |
| BOOT to SW Leakage Current          |                        |                                             |               |     |     |     |      |  |
| BOOT to SW Leakage<br>Current       |                        | V <sub>BYP</sub> = 5V, V <sub>EN</sub> = 0V |               |     |     | 2.5 | μА   |  |
| Switch On-Resistance                |                        |                                             |               |     |     |     |      |  |
| Cuitab On Desistance                | R <sub>DS(ON)</sub> _H | $V_{BOOT} - V_{SW} = 5V$                    |               |     | 31  |     | 0    |  |
| Switch On-Resistance                | R <sub>DS(ON)_L</sub>  |                                             |               |     | 20  |     | mΩ   |  |
| High Side MOSFET<br>Leakage Current | ILeakage_H             | V <sub>IN</sub> = 12V, V <sub>EN</sub> = 0V |               |     |     | 1   | μА   |  |

Copyright ©2019 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

DS6220-10 December 2019

www.richtek.com



| Parameter                                 | Symbol             | Test Conditions                   | Min      | Тур   | Max   | Unit |  |  |  |
|-------------------------------------------|--------------------|-----------------------------------|----------|-------|-------|------|--|--|--|
| Current Limit                             |                    |                                   |          |       |       |      |  |  |  |
| Current Limit                             | loc                | Valley current of low-side switch | 7.6      |       | 11.4  | Α    |  |  |  |
| Switching Frequency and Minimum Off Timer |                    |                                   |          |       |       |      |  |  |  |
| Switching Frequency                       | fsw                |                                   | 450      | 500   | 550   | kHz  |  |  |  |
| Minimum Off-Time                          | toff_min           |                                   |          | 200   |       | ns   |  |  |  |
| Protections                               |                    |                                   |          |       |       |      |  |  |  |
| OVP Trip Threshold                        | V <sub>OVP</sub>   | With respect to output voltage    | 120      | 125   | 130   | %    |  |  |  |
| OVP Propagation Delay                     | TOVPDLY            |                                   |          | 5     |       | μS   |  |  |  |
| UVP Trip Threshold                        | Vuvp               | With respect to output voltage    | 53       | 58    | 63    | %    |  |  |  |
| UVP Propagation Delay                     | TUVPDLY            |                                   |          | 5     |       | μS   |  |  |  |
| Reference and Soft-Start                  |                    |                                   | •        |       | •     |      |  |  |  |
| Feedback Reference<br>Voltage             | VREF               |                                   | 0.594    | 0.600 | 0.606 | V    |  |  |  |
| Soft-Start Time                           | T <sub>SS</sub>    | From EN high to PGOOD high        | 1        | 1.5   | 2     | ms   |  |  |  |
| Enable and UVLO                           |                    |                                   |          |       |       |      |  |  |  |
| EN Input High Voltage                     | VENH               |                                   | 1.25     | 1.35  | 1.45  | V    |  |  |  |
| EN Hysteresis                             | VENHYS             |                                   | 50       | 200   | 250   | mV   |  |  |  |
|                                           | I <sub>EN</sub>    | V <sub>EN</sub> = 2V              |          | 1     |       |      |  |  |  |
| EN Input Current                          |                    | V <sub>EN</sub> = 0V              |          | 0     |       | μΑ   |  |  |  |
| VCC UVLO Rising                           | Vccuvlo            |                                   | 3.8      | 4.2   | 4.45  | V    |  |  |  |
| VCC UVLO Hysteresis                       | Vcchys             |                                   | 75       | 400   | 650   | mV   |  |  |  |
| VCC Regulator                             |                    |                                   | <u> </u> |       | ı     |      |  |  |  |
| VCC Regulator                             | V <sub>VCC</sub>   |                                   | 4.805    | 5     | 5.295 | V    |  |  |  |
| VCC Switch Over Threshold to VBYP         |                    | V <sub>BYP</sub> rising edge      | 4.4      | 4.6   | 4.8   | V    |  |  |  |
| VCC Switch Over<br>Hysteresis             |                    |                                   | 150      | 200   | 400   | mV   |  |  |  |
| Switch Over<br>On-Resistance              |                    |                                   |          | 3     | 5     | Ω    |  |  |  |
| Power Good Indicator                      |                    |                                   |          |       |       |      |  |  |  |
| PGOOD Threshold From Lower                |                    | V <sub>OUT</sub> rising           | 86.5     | 91.5  | 96.5  | %    |  |  |  |
| PGOOD Low Hysteresis                      |                    | V <sub>OUT</sub> falling          |          | 10    |       | %    |  |  |  |
| PGOOD Low to High<br>Delay                | T <sub>PGDLY</sub> |                                   |          | 0.5   |       | ms   |  |  |  |
| PGOOD Sink Current<br>Capability          | VPGSINK            | Sink 4mA                          |          |       | 0.4   | V    |  |  |  |
| PGOOD Leakage<br>Current                  | IPGLEAK            | V <sub>PGOOD</sub> = 5V           |          |       | 100   | nA   |  |  |  |

Copyright ©2019 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.

DS6220-10 December 2019



| Parameter                   | Symbol          | Test Conditions       | Min | Тур | Max | Unit |
|-----------------------------|-----------------|-----------------------|-----|-----|-----|------|
| Thermal Shutdown            |                 |                       |     |     |     |      |
| Thermal Shutdown Threshold  | T <sub>SD</sub> | T <sub>J</sub> rising | 135 | 150 |     | °C   |
| Thermal Shutdown Hysteresis |                 |                       |     | 25  |     | °C   |

- **Note 1.** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- Note 2. θ<sub>JA</sub> is measured at T<sub>A</sub> = 25°C on a high effective thermal conductivity four-layer Richtek test board.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.



## **Typical Application Circuit**



Figure 1. Typical Application Circuit for  $V_{OUT} = 5V$ 



Figure 2. Typical Application Circuit for V<sub>OUT</sub> = 3.3V



Figure 3. Typical Application Circuit for  $V_{OUT} = 1V$ 



## **Typical Operating Characteristics**

Performance waveforms are tested on the evaluation board of the Typical Application Circuit,  $V_{IN}$  = 12V,  $V_{OUT}$  = 1V, L = 1 $\mu$ H,  $T_J$  = 25°C, unless otherwise noted.













9

Copyright ©2019 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

DS6220-10 December 2019 www.richtek.com

















DS6220-10 December 2019



Copyright ©2019 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

www.richtek.com



### **Application Information**

The RT6220 is high-performance 500kHz 6A step-down regulators with internal power switches and synchronous rectifiers. It features an Advanced Constant On-Time (ACOT<sup>TM</sup>) control architecture that provides stable operation for ceramic output capacitors without complicated external compensation, among other benefits. The input voltage range is from 4.5V to 23V, and the output voltage is adjustable from 0.6V to 5V.

The proprietary ACOT<sup>TM</sup> control scheme improves conventional constant on-time architectures, achieving nearly constant switching frequency over line, load, and output voltage ranges. Since there is no internal clock, response to transients is nearly instantaneous and inductor current can ramp quickly to maintain output regulation without large bulk output capacitance.

### **ACOT<sup>TM</sup> Control Architecture**

In order to achieve good stability with low-ESR ceramic capacitors, ACOT<sup>TM</sup> uses a virtual inductor current ramp generated inside the IC. This internal ramp signal replaces the ESR ramp normally provided by the output capacitor's ESR. The ramp signal and other internal compensations are optimized for low-ESR ceramic output capacitors.

Making the on-time proportional to  $V_{\text{OUT}}$  and inversely proportional to  $V_{\text{IN}}$  is not sufficient to achieve good constant-frequency behavior for several reasons. First, voltage drops across the MOSFET switches and inductor cause the effective input voltage to be less than the measured input voltage and the effective output voltage to be greater than the measured output voltage as sensing input and output voltage. When the load changes, the switch voltage drops change causing a switching frequency variation with load current. Also, at light loads if the inductor current goes negative, the switch dead-time between the synchronous rectifier turn-off and the high-side switch turn-on allows the switching node to rise to the input voltage. This increases the effective on-time and causes the switching frequency to drop noticeably.

One way to reduce these effects is to measure the actual switching frequency and compare it to the desired range. This has the added benefit eliminating the need to sense

the actual output voltage, potentially saving one pin connection. The ACOT<sup>TM</sup> uses this method, measuring the actual switching frequency and modifying the on-time with a feedback loop to keep the average switching frequency in the desired range.

### ACOT<sup>™</sup> One-shot Operation

The RT6220 control algorithm is simple to understand. The feedback voltage, with the virtual inductor current ramp added, is compared to the reference voltage. When the combined signal is less than the reference, the on-time one-shot is triggered, as long as the minimum off-time one-shot is clear and the measured inductor current (through the synchronous rectifier) is below the current limit. The on-time one-shot turns on the high-side switch and the inductor current ramps up linearly. After the ontime, the high-side switch is turned off and the synchronous rectifier is turned on and the inductor current ramps down linearly. At the same time, the minimum off-time one-shot is triggered to prevent another immediate on-time during the noisy switching time and allow the feedback voltage and current sense signals to settle. The minimum off-time is kept short (200ns typical) so that rapidly-repeated ontimes can raise the inductor current quickly when needed.

### **Diode Emulation Mode (DEM)**

In diode emulation mode, the RT6220 automatically reduces switching frequency at light load conditions to maintain high efficiency. This reduction of frequency is achieved smoothly. As the output current decreases from heavy load conditions, the inductor current is also reduced, and eventually comes to the point that its current valley touches zero, which is the boundary between continuous conduction and discontinuous conduction modes. To emulate the behavior of diodes, the low-side MOSFET allows only partial negative current to flow when the inductor free wheeling current becomes negative. As the load current is further decreased, it takes longer and longer time to discharge the output capacitor to the level that requires the next "ON" cycle. In reverse, when the output current increases from light load to heavy load, the switching frequency increases to the preset value as the



inductor current reaches the continuous conduction. The transition load point to the light load operation is shown in Figure 4 and can be calculated as follows:



Figure 4. Boundary Condition of CCM/DEM

$$I_{LOAD} = \frac{(V_{IN} - V_{OUT})}{2I} \times t_{ON}$$

where toN is the on-time.

The switching waveforms may appear noisy and asynchronous when light load causes diode emulation operation. This is normal and results in high efficiency. Trade offs in DEM noise vs. light load efficiency is made by varying the inductor value. Generally, low inductor values produce a broader efficiency vs. load curve, while higher values result in higher full load efficiency (assuming that the coil resistance remains fixed) and less output voltage ripple. Penalties for using higher inductor values include larger physical size and degraded load transient response (especially at low input voltage levels).

During discontinuous switching, the on-time is immediately increased to add "hysteresis" to discourage the IC from switching back to continuous switching unless the load increases substantially. The IC returns to continuous switching as soon as an on-time is generated before the inductor current reaches zero. The on-time is reduced back to the length needed for 500kHz switching and encouraging the circuit to remain in continuous conduction, preventing repetitive mode transitions between continuous switching and discontinuous switching.

### Linear Regulators (VCC)

DS6220-10 December 2019

The RT6220 includes a 5V linear regulator (VCC). The VCC regulator steps down input voltage to supply both internal circuitry and gate drivers. Do not connect the VCC pin to external loads. When PGOOD is pulled high and BYP pin voltage is above 4.6V, an internal  $3\Omega$ P-MOSFET switch connects VCC to the BYP pin while the VCC linear regulator is simultaneously turned off.

#### **Current Limit**

The RT6220 current limit is a cycle-by-cycle "valley" type, measuring the inductor current through the synchronous rectifier during the off-time while the inductor current ramps down. The current is determined by measuring the voltage between Source and Drain of the synchronous rectifier, adding temperature compensation for greater accuracy. If the current exceeds the current limit, the on-time oneshot is inhibited until the inductor current ramps down below the current limit. If the output current exceeds the available inductor current (controlled by the current limit mechanism), the output voltage will drop. If it drops below the output under-voltage protection level (see next section), the IC will stop switching to avoid excessive heat.

### **Output Over-Voltage Protection and Under-Voltage Protection**

The RT6220 features an output Over-Voltage Protection (OVP). For the RT6220A and the RT6220BL, if the output voltage rises above the regulation level, the IC stops switching and is latched off. On the other hand, for the RT6220AH and the RT6220BH, the IC will stop switching and restart automatically after a short period which is the so-called Hiccup mode. The RT6220 also features an output Under-Voltage Protection (UVP). If the output voltage drops below the UVP trip threshold for longer than 5μs (typical), the UVP is triggered, and the IC will shutdown. Likewise, for the RT6220A and the RT6220BL, the IC stops switching and is latched off. On the other hand, for the RT6220AH and the RT6220BH, the IC will stop switching and enter the Hiccup mode. To restart operation from latch off, toggle EN or power the IC off and then turn on again.

### Input Under-Voltage Lockout

In addition to the enable function, the RT6220 features an Under-Voltage Lockout (UVLO) function that monitors the input voltage. To prevent operation without fully-enhanced internal MOSFET switches, this function inhibits switching



when input voltage drops below the UVLO-falling threshold. The IC resumes switching when input voltage exceeds the UVLO-rising threshold.

### **Over-Temperature Protection**

The RT6220 features an Over-Temperature Protection (OTP) circuitry to prevent overheating due to excessive power dissipation. The OTP shuts down switching operation when the junction temperature exceeds 150°C. Once the junction temperature cools down by approximately 25°C the IC resumes normal operation with a complete soft-start. For continuous operation, provide adequate cooling so that the junction temperature does not exceed 150°C. Note that the VCC regulator remains on as the OTP is triggered.

#### **Enable and Disable**

The enable input (EN) has a logic-low level of 1.15V. When  $V_{EN}$  is below this level, the IC enters shutdown mode and supply current drops to less than  $5\mu A$  (typical). When  $V_{EN}$  exceeds its logic-high level (1.35V typical), the IC is fully operational.

#### Soft-Start

The RT6220 provides an internal soft-start function to prevent large inrush current and output voltage overshoot when the converter starts up. The soft-start (SS) automatically begins once the chip is enabled. During soft-start, it clamps the ramp of internal reference voltage which is compared with FB signal. And it will correct the output voltage more accurately after soft-start. The typical soft-start duration is 1.5ms.

#### **Power Off**

When  $V_{\text{EN}}$  is pulled to GND or lower than the logic-low level of 1.15V, there is an internal discharging resistor to discharge the residual charge inside the output capacitors. Besides, the value of discharging resistor is about twenty ohms.

### **Power Good Output (PGOOD)**

The power good output is an open-drain output that requires a pull-up resistor. When the output voltage is 20% (typical) below its set voltage, PGOOD will be pulled low. It is held

low until the output voltage returns to 90% of its set voltage once more. During soft-start, PGOOD is actively held low and only allowed to be pulled high after soft-start is over and the output reaches 90% of its set voltage and the PGOOD low to high delay(500 $\mu$ s typical) has passed. There is a  $2\mu$ s PGOOD high to low delay built into PGOOD circuitry to prevent false triggering.

### External Bootstrap Capacitor (CBOOT)

Connect a  $0.1\mu F$  low ESR ceramic capacitor between the BOOT and SW pins. This bootstrap capacitor provides the gate driver supply voltage for the high-side N-MOSFET switch.

The internal power MOSFET switch gate driver is optimized to turn the switch on fast enough for low power loss and good efficiency, and slow enough to reduce EMI. Switch turn-on is when most EMI occurs since  $V_{SW}$  rises rapidly. During switch turn-off, SW is discharged relatively slowly by the inductor current during the dead-time between high-side and low-side switch on-times. In some cases it is desirable to reduce EMI further, at the expense of some additional power dissipation. The switch turn-on can be slowed by placing a small (<10 $\Omega$ ) resistance between BOOT and the external bootstrap capacitor. This will slow the high-side switch turn-on and  $V_{SW}$ 's rise.

### **Setting the Output Voltage**

The output voltage of the RT6220 is adjustable and with valley control. There is an easy way to determine the output voltage only by two resistors, R1 and R2. As the feedback circuit shown in Figure 5. the relation of  $V_{OUT}$  and  $V_{REF}$ can be derived as  $V_{OUT} = (1+R1/R2) \times V_{REF}$  readily. Generally, the stability is a serious issue for converter. In order to achieve better performance on stability and transient, a feed-forward capacitor, CFF, is added to increase the noise margin and transient response of loop control. However, there is a tradeoff of adding a feed-forward capacitor. An additional dc offset will be generated on output voltage due to the amplified feedback ripple by feedforward compensator. This is not always the case that every C<sub>FF</sub> makes the same value of dc offset, it is based on different pole and zero placement generated by R1, R2 and CFF. For simplicity, a symbol named V<sub>dc,offset</sub> is supposed to be the value of dc offset. This value may

Copyright ©2019 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

DS6220-10 December 2019



influence the performance (e.g. regulation or peak value of  $V_{\text{OUT}}$ ) of converter slightly, the suggested  $C_{\text{FF}}$  is to select a pair of pole and zero to provide the maximum phase lead at switching frequency.

$$V_{OUT,valley} = \left(1 + \frac{R1}{R2}\right) \times V_{REF} + V_{dc,offset}$$

 $V_{\text{OUT,valley}}$  is the valley of output voltage, and  $V_{\text{dc,offset}}$  is used for describing the additional dc offset on  $V_{\text{OUT}}$ , the value is related to the output voltage ripple and  $C_{\text{FF}}$ .



Figure 5. The Equivalent Circuit of Feedback Loop

#### **Inductor Selection**

Selecting an inductor involves specifying its inductance and also its required peak current. The exact inductor value is generally flexible and is ultimately chosen to obtain the best mix of cost, physical size, and circuit efficiency. Lower inductor values benefit from reduced size and cost and they can improve the circuit's transient response. However, they increase the inductor ripple current and output voltage ripple and reduce the efficiency due to the resulting higher peak currents. Conversely, higher inductor values increase efficiency, but the inductor will either be physically larger or have higher resistance since more turns of wire are required and transient response will be slower since more time is required to change current (up or down) in the inductor. A good compromise between size, efficiency, and transient response is to use a ripple current (ΔI<sub>L</sub>) about 20-50% of the desired full output load current. Calculate the approximate inductor value by selecting the input and output voltages, the switching frequency (f<sub>SW</sub>), the maximum output current (I<sub>OUT(MAX)</sub>) and estimating a  $\Delta I_L$  as some percentage of that current.

$$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times \Lambda I_{I}}$$

Once an inductor value is chosen, the ripple current ( $\Delta I_L$ ) is calculated to determine the required peak inductor current

$$\Delta I_{L} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times L} \text{ and } I_{L(PEAK)} = I_{OUT(MAX)} + \frac{\Delta I_{L}}{2}$$

To guarantee the required output current, the inductor needs a saturation current rating and a thermal rating that exceeds  $I_{L(PEAK)}$ . These are minimum requirements. To maintain control of inductor current in overload and short-circuit conditions, some applications may desire current ratings up to the current limit value. However, the IC's output under-voltage shutdown feature make this unnecessary for most applications.

For best efficiency, choose an inductor with a low DC resistance that meets the cost and size requirements. For low inductor core losses some type of ferrite core is usually best and a shielded core type, although possibly larger or more expensive, will probably give fewer EMI and other noise problems.

### **Input Capacitor Selection**

High quality ceramic input decoupling capacitor, such as X5R or X7R, with values greater than  $20\mu F$  are recommended for the input capacitor. The X5R and X7R ceramic capacitors are usually selected for power regulator capacitors because the dielectric material has less capacitance variation and more temperature stability. Voltage rating and current rating are the key parameters when selecting an input capacitor. Generally, selecting an input capacitor with voltage rating 1.5 times greater than the maximum input voltage is a conservatively safe design. The input capacitor is used to supply the input RMS current, which can be calculated using the following equation :

$$I_{RMS} = \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left[ (1 - \frac{V_{OUT}}{V_{IN}}) \times I_{OUT}^2 + \frac{\Delta I_L^2}{12} \right]$$

The next step is to select a proper capacitor for RMS current rating. One good design uses more than one capacitor with low Equivalent Series Resistance (ESR) in parallel to form a capacitor bank. The input capacitance



value determines the input ripple voltage of the regulator. The input voltage ripple can be approximately calculated using the following equation:

$$\Delta V_{IN} = \frac{I_{OUT} \times V_{IN}}{C_{IN} \times f_{SW} \times V_{OUT}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$

The typical operating circuit is recommended to use two  $10\mu F$  low ESR ceramic capacitors on the input.

### **Output Capacitor Selection**

The RT6220 is optimized for ceramic output capacitors and best performance will be obtained by using them. The total output capacitance value is usually determined by the desired output voltage ripple level and transient response requirements for sag (undershoot on positive load steps) and soar (overshoot on negative load steps).

Output ripple at the switching frequency is caused by the inductor current ripple and its effect on the output capacitor's ESR and stored charge. These two ripple components are called ESR ripple and capacitive ripple. Since ceramic capacitors have extremely low ESR and relatively little capacitance, both components are similar in amplitude and both should be considered if ripple is critical.

 $V_{RIPPLE} = V_{RIPPLE(ESR)} + V_{RIPPLE(C)}$ 

 $V_{RIPPLE(ESR)} = \Delta I_L \times R_{ESR}$ 

$$V_{RIPPLE(C)} = \frac{\Delta I_L}{8 \times C_{OUT} \times f_{SW}}$$

In addition to voltage ripple at the switching frequency, the output capacitor and its ESR also affect the voltage sag (undershoot) and soar (overshoot) when the load steps up and down abruptly. The ACOT transient response is very quick and output transients are usually small. However, the combination of small ceramic output capacitors (with little capacitance), low output voltages (with little stored charge in the output capacitors), and low duty cycle applications (which require high inductance to get reasonable ripple currents with high input voltages) increases the size of voltage variations in response to very quick load changes. Typically, load changes occur slowly with respect to the IC's 500kHz switching frequency. However, some modern digital loads can exhibit nearly instantaneous load changes and the following section shows how to calculate the worst-case voltage swings in response to very fast load steps.

The amplitude of the ESR step up or down is a function of the load step and the ESR of the output capacitor :

$$V_{ESR\_STEP} = \Delta I_{OUT} \times R_{ESR}$$

The amplitude of the capacitive sag is a function of the load step, the output capacitor value, the inductor value, the input-to-output voltage differential, and the maximum duty cycle. The maximum duty cycle during a fast transient is a function of the on-time and the minimum off-time since the ACOT<sup>TM</sup> control scheme will ramp the current using on-times spaced apart with minimum off-times, which is as fast as allowed. Calculate the approximate on-time (neglecting parasitics) and maximum duty cycle for a given input and output voltage as:

$$t_{ON} = \frac{V_{OUT}}{V_{IN} \times f_{SW}}$$
 and  $D_{MAX} = \frac{t_{ON}}{t_{ON} + t_{OFF\_MIN}}$ 

The actual on-time will be slightly longer as the IC compensates for voltage drops in the circuit, but we can neglect both of these since the on-time increases compensations for the voltage losses. Calculate the output voltage sag as:

$$V_{SAG} = \frac{L \times \left(\Delta I_{OUT}\right)^2}{2 \times C_{OUT} \times \left(V_{IN(MIN)} \times D_{MAX} - V_{OUT}\right)}$$

The amplitude of the capacitive soar is a function of the load step, the output capacitor value, the inductor value and the output voltage:

$$V_{SOAR} = \frac{L \times (\Delta I_{OUT})^2}{2 \times C_{OUT} \times V_{OUT}}$$

Most applications never experience instantaneous full load steps and the RT6220's high switching frequency and fast transient response can easily control voltage regulation at all times. Therefore, sag and soar are seldom an issue except in very low-voltage CPU core or DDR memory supply applications, particularly for devices with high clock frequencies and quick changes into and out of sleep modes. In such applications, simply increasing the amount of ceramic output capacitor (sag and soar are directly proportional to capacitance) or adding extra bulk capacitance can easily eliminate any excessive voltage transients.

In any application with large quick transients, it should calculate soar and sag to make sure that over-voltage protection and under-voltage protection will not be triggered.

#### **Thermal Considerations**

For continuous operation, do not exceed absolute maximum junction temperature. The maximum power dissipation depends on the thermal resistance of the IC package, PCB layout, rate of surrounding airflow, and difference between junction and ambient temperature. The maximum power dissipation can be calculated by the following formula:

$$\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = (\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}}) \, / \, \theta_{\mathsf{JA}}$$

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction to ambient thermal resistance.

For recommended operating condition specifications, the maximum junction temperature is 125°C. The junction to ambient thermal resistance,  $\theta_{JA}$ , is layout dependent. For UQFN-16L 3x3 (FC) package, the thermal resistance,  $\theta_{JA}$ , is 43°C/W on a high thermal conductivity four-layer evaluation board made by Richtek. The maximum power dissipation at  $T_A$  = 25°C can be calculated by the following formula :

$$P_{D(MAX)}$$
 = (125°C - 25°C) / (43°C/W) = 2.33W for UQFN-16L 3x3 (FC) package

The maximum power dissipation depends on the operating ambient temperature for fixed  $T_{J(MAX)}$  and thermal resistance,  $\theta_{JA}$ . The derating curve in Figure 6 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 6. Derating Curve of Maximum Power Dissipation

### **Layout Considerations**

Layout is very important in high frequency switching converter design. The PCB can radiate excessive noise and contribute to converter instability with improper layout. Certain points must be considered before starting a layout using the RT6220.

- Make traces of the high current paths as short and wide as possible.
- Put the input capacitor as close as possible to the device pins (VIN and PGND).
- The SW node encounters high frequency voltage swings so it should be kept in a small area. Keep sensitive components away from the SW node to prevent noise coupling.
- ➤ The PGND pin should be connected to a strong ground plane for heat sinking and noise protection.
- Avoid using vias in the power path connections that have switched currents (from C<sub>IN</sub> to PGND and C<sub>IN</sub> to V<sub>IN</sub>) and the switching node (SW).
- The ground of VCC is recommended to connect to GND layer through via, and the decoupling capacitor (C<sub>VCC</sub>) should be placed near VCC pin. No via connection is recommended.

An example of PCB layout guide is shown in Figure 7 for reference.



Figure 7. PCB Layout Guide

### **Trace Width Design**

For thermal, efficiency and PCB handling current capability, the trace width design is very important. According to IPC-2221 formally IDC-D-275 PWB, the following formulas can be used to calculate the trace width for printed circuit boards.

Inner trace:

 $I(Amp) = 0.015 \times \Delta T(^{\circ}C)^{0.5453} \times Area(mils^2)^{0.7349}$ 

Outer trace:

 $I(Amp) = 0.0647 \times \Delta T(^{\circ}C)^{0.4281} \times Area(mils^2)^{0.6732}$ 

Width(mil) =  $\frac{\text{Area(mils}^2)}{\text{Thickness(oz)} \times 1.37 \left(\frac{\text{mil}}{\text{oz}}\right)}$ 

where

I(Amp) = Current,

 $\Delta T(^{\circ}C)$  = Temperature rise,

Area(mils $^2$ ) = Cross sectional area = Width x Thickness,

Width(mil) = Trace width, and

Thickness(oz) = Layer Cu thickness.





## **Outline Dimension**



| Symbol | Dimensions l | In Millimeters | Dimensions In Inches |       |  |
|--------|--------------|----------------|----------------------|-------|--|
| Symbol | Min          | Max            | Min                  | Max   |  |
| А      | 0.500        | 0.600          | 0.020                | 0.024 |  |
| A1     | 0.000        | 0.050          | 0.000                | 0.002 |  |
| A3     | 0.100        | 0.200          | 0.004                | 0.008 |  |
| D      | 2.900        | 3.100          | 0.114                | 0.122 |  |
| E      | 2.900        | 3.100          | 0.114                | 0.122 |  |
| b      | 0.150        | 0.250          | 0.006                | 0.010 |  |
| b1     | 0.100        | 0.200          | 0.004                | 0.008 |  |
| L      | 0.350        | 0.450          | 0.014                | 0.018 |  |
| L1     | 0.750        | 0.850          | 0.030                | 0.033 |  |
| L2     | 0.550        | 0.650          | 0.022                | 0.026 |  |
| е      | 0.4          | 100            | 0.016                |       |  |
| К      | 0.975        |                | 0.038                |       |  |
| K1     | 1.335        |                | 0.053                |       |  |
| K2     | 1.675        |                | 0.066                |       |  |
| К3     | 1.935        |                | 0.076                |       |  |
| K4     | 0.0          | 0.975 0.038    |                      |       |  |
| K5     | 1.6          | 675            | 0.066                |       |  |

U-Type 16L QFN 3x3 (FC) Package



### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1 $^{\rm st}$  Street, Chupei City Hsinchu, Taiwan, R.O.C.

Tel: (8863)5526789

Richtek products are sold by description only. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.

www.richtek.com DS6220-10 December 2019

20

## 单击下面可查看定价,库存,交付和生命周期等信息

>>Richtek(台湾立锜)