## **10W Stereo Class-D Speaker Driver Amplifier**

### **General Description**

The RT9116 is a 10W per channel, high efficiency Class D stereo audio amplifier for driving bridge tied load (BTL) speakers. The RT9116 can drive stereo speakers with load as low as  $4\Omega$ . Its high efficiency eliminates the need for an extra heat sink when playing music. The gain of the amplifier can be controlled by gain select pins. The outputs are fully protected against shorts to GND, PVCC, and output to output with an auto recovery feature and monitored output.

The RT9116 is available in the WQFN-28L 4x5 package.

## **Ordering Information**

RT9116

Package Type
QW : WQFN-28L 4x5 (W-Type)
Lead Plating System

G : Green (Halogen Free and Pb Free)

Note :

Richtek products are :

- RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- Suitable for use in SnPb or Pb-free soldering processes.

## **Marking Information**

0J=YM DNN 0J= : Product Code YMDNN : Date Code

### Features

- 8V to 17V Input Supply Range
  - 10W / CH for an 8Ω Load, 13V Supply at 10% THD +N
  - 15W / CH for an 8Ω Load, 16V Supply at 10% THD +N
- ▶ 90% Efficiency Eliminates Need for Heat Sink
- DC Detect Protection
- Filter-Less Operation
- Over-Temperature Protection (OTP) with Auto Recovery Option
- Surface Mount 28-Lead WQFN Package

### **Applications**

- LCD-TV
- Monitors
- Home Audio
- Amusement Equipment
- Electronic Music Equipment

## **Pin Configuration**

(TOP VIEW)



WQFN-28L 4x5

Copyright ©2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



## **Typical Application Circuit**



When pin GAIN connect (a)  $100k\Omega$  to PVCC, SPK gain = 31dB; (b)  $1k\Omega$  to GND, SPK gain = 26dB

Copyright ©2016 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.

2

Note :

## **Functional Pin Description**

| Pin No.             | Pin Name | Pin Function                                                                                                                |
|---------------------|----------|-----------------------------------------------------------------------------------------------------------------------------|
| 1                   | INPL     | Positive audio input for left channel.                                                                                      |
| 2                   | INNL     | Negative audio input for left channel.                                                                                      |
| 3                   | INNR     | Negative audio input for right channel.                                                                                     |
| 4                   | INPR     | Positive audio input for right channel.                                                                                     |
| 5                   | GVDD     | High-side FET gate drive supply.                                                                                            |
| 6, 9, 10            | AVSS     | Analog ground.                                                                                                              |
| 7, 8, 11, 12        | NC       | No internal connection.                                                                                                     |
| 13                  | GVDD2    | Reference voltage from GVDD.                                                                                                |
| 14                  | BSTPR    | Bootstrap I/O for right channel, positive high-side MOSFET.                                                                 |
| 15                  | VOUTPR   | Class-D H-Bridge positive output for right channel.                                                                         |
| 16                  | PVDDR    | Power supply input for right channel H-Bridge. Right channel and left channel power supply inputs are connected internally. |
| 17                  | VOUTNR   | Class-D H-Bridge negative output for right channel.                                                                         |
| 18                  | BSTNR    | Bootstrap I/O for right channel, negative high-side MOSFET.                                                                 |
| 19                  | BSTNL    | Bootstrap I/O for left channel, negative high-side MOSFET.                                                                  |
| 20                  | VOUTNL   | Class-D H-Bridge negative output for left channel.                                                                          |
| 21                  | PVDDL    | Power supply input for left channel H-Bridge. Right channel and left channel power supply inputs are connected internally.  |
| 22                  | VOUTPL   | Class-D H-Bridge positive output for left channel.                                                                          |
| 23                  | BSTPL    | Bootstrap I/O for left channel, positive high-side MOSFET.                                                                  |
| 24                  | GAIN     | Gain select least significant bit.                                                                                          |
| 25                  | PLIMIT   | Power limit level adjustment.                                                                                               |
| 26                  | SR_CTRL  | Control output stage driver slew rate                                                                                       |
| 27                  | AVCC     | Analog supply input.                                                                                                        |
| 28                  | EN       | Chip enable (active high).                                                                                                  |
| 29<br>(Exposed Pad) | PVSS     | Power ground for power stage                                                                                                |

Copyright ©2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



### **Functional Block Diagram**



### Operation

The RT9116 is a dual-channel 2 x 10W efficient, Class D audio power amplifier for driving bridge-tied stereo speakers. The RT9116 uses the three-level modulation (BD model) scheme that allows operation without external LC reconstruction when the amplifier is driving an inductive load.

Moreover, the built-in spread spectrum modulation can efficiently reduce EMI and save the cost of the external inductor, replaced by ferrite beads.

A closed-loop modulator, which enables negative error feedback, can improve THD+N and PSRR of output signals.

The RT9116 offers two selectable power limit thresholds, 5W/10W under 8 $\Omega$  for protecting load speakers.

These two limit thresholds can be set easily by connecting two different resistors,  $25k\Omega/150k\Omega$ , from the PLIMIT pin to ground.

Though there is no requirement for power limit, the resistance connected from the PLIMIT pin to ground must be greater than  $500k\Omega$ .

The RT9116 features over-current protection against output stage short-circuit conditions.

When a short-circuit condition occurs, amplifier outputs will be switched to a Hi-Z state, and the short-circuit protection latch will be triggered. Once the short-circuit condition is removed, the RT9116 will be automatically recovered.

The RT9116 can drive stereo speakers as low as  $4\Omega$ . The high efficiency of the RT9116, 90%, eliminates the need for an external heat sink when playing music.

Copyright ©2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. www.richtek.com

## Absolute Maximum Ratings (Note 1)

| $\mathbf{U}$                                   |                        |
|------------------------------------------------|------------------------|
| Supply Voltage, PVDDL, PVDDR, AVCC             | 0.3V to 21V            |
| Input Voltage, EN, GAIN                        | 0.3V to (PVDDx + 0.3V) |
| Output Voltage, OUTPL, OUTPR, OUTNL, OUTNR     | 0.3V to (PVDDx + 0.3V) |
| Bootstrap Voltage, BSTPL, BSTPR, BSTNL, BSTNR  | –0.3V to (PVDDx + 6V)  |
| Other Pins                                     | –0.3V to (GVDD + 0.3V) |
| • Power Dissipation, $P_D @ T_A = 25^{\circ}C$ |                        |
| WQFN-28L 4x5                                   | 3.64W                  |
| Package Thermal Resistance (Note 2)            |                        |
| WQFN-28L 4x5, θ <sub>JA</sub>                  | 27.4°C/W               |
| WQFN-28L 4x5, θ <sub>JC</sub>                  | 2°C/W                  |
| Lead Temperature (Soldering, 10 sec.)          | 260°C                  |
| Junction Temperature                           | 150°C                  |
| Storage Temperature Range                      | –65°C to 150°C         |
| • ESD Susceptibility (Note 3)                  |                        |
| HBM (Human Body Model)                         | 2kV                    |
|                                                |                        |

## Recommended Operating Conditions (Note 4)

| Supply Input Voltage, PVDDL, PVDDR, AVCC | - 8V to 17V   |
|------------------------------------------|---------------|
| Min. SPK load in BTL mode, Rspk (BTL)    | - 4Ω          |
| Junction Temperature Range               | 40°C to 125°C |
| Ambient Temperature Range                | 40°C to 85°C  |

## **Electrical Characteristics**

| Parameter                 |                              | Symbol              | Test Condition                                 |           | Min | Тур | Max | Unit       |
|---------------------------|------------------------------|---------------------|------------------------------------------------|-----------|-----|-----|-----|------------|
| Gate Drive Supply Voltage |                              | Vgvdd               | IGVDD = 2mA                                    |           |     | 5   | 5.5 | V          |
| EN, Gain Input            | VIH : High-Level             | VIH                 |                                                |           |     |     |     | V          |
| Voltage                   | VIL : Low-Level              | VIL                 |                                                |           |     |     | 0.8 | V          |
| EN, Gain Input            | V <sub>IH</sub> : High-Level | Іін                 | EN, Gain, VI = 5V                              |           |     |     | 50  | μΑ         |
| Current                   | V <sub>IL</sub> : Low-Level  | IIL                 | EN, Gain, VI = 0.8V                            |           |     |     | 10  | μΑ         |
| Output Offset Voltage     |                              | Vos                 | PVDDx = 12V, Gain = 31dB                       |           |     |     | 20  | mV         |
| Quiescent Current         |                              | IQ                  | PVDDx = 12V, GVDD2 = 5V,<br>no filter and load |           |     | 10  | 15  | mA         |
| Shutdown Current          |                              | I <sub>SD</sub>     | PVDDx = 12V, GVDD2 = 5V,<br>EN = Low           |           |     | 1   | 1.5 | mA         |
| Drain-Source On State     |                              | R <sub>DS(ON)</sub> | PVDDx = 12V,<br>I <sub>O</sub> = 500mA         | High-side |     | 250 |     | <b>m</b> 0 |
| Resistance                |                              |                     |                                                | Low-side  |     | 200 |     | mΩ         |
| Gain                      |                              | Coin                | Gain = 0                                       |           | 25  | 26  | 27  | ٩D         |
|                           |                              | Gain                | Gain = 1                                       |           | 30  | 31  | 32  | dB         |

Copyright ©2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

## **RT9116**



| Parameter                                 | Symbol           | Test Condition                                                                                  |          | Min | Тур | Max | Unit |
|-------------------------------------------|------------------|-------------------------------------------------------------------------------------------------|----------|-----|-----|-----|------|
| Output Integrated Noise                   | Vn               | PVDDx = 12V, Gain = 26dB,<br>A-weighted                                                         |          |     | 100 |     | μV   |
| Output Integrated Noise                   | VII              | PVDDx = 12V, Gain = 31dB,<br>A-weighted                                                         |          |     | 200 |     |      |
| Signal-to-Noise Ratio                     | SNR              | PVCC = 12V, Gain = 2<br>A-weighted, THD+N =                                                     |          |     | 98  |     | dB   |
| Output Power                              | Po               | THD+N = 7%, PVCC R <sub>L</sub> = $8\Omega$                                                     | = 11.3V, |     | 8   |     | W    |
| Output Power                              | PU               | THD+N = 10%, PVCC = 16V,<br>R <sub>L</sub> = $8\Omega$                                          |          |     | 15  |     | W    |
| Total Harmonic Distortion Plus            | THD+N            | PVDDx = 12V,                                                                                    | Po = 5W  |     | 0.2 |     | %    |
| Noise                                     |                  | fin = 1kHz                                                                                      | Po = 1W  |     | 0.1 |     |      |
| Crosstalk                                 |                  | Vo = 1Vrms, Gain = 26dB,<br>fin = 1kHz                                                          |          |     | -70 |     | dB   |
| Power Supply Ripple Rejection             | PSRR             | 200mVPP ripple at 1kHz, Gain = 26dB, Inputs ac-coupled to AGND                                  |          |     | -70 |     | dB   |
| Turn On Time                              | ton              |                                                                                                 |          |     | 25  |     | ms   |
| Turn Off Time                             | toff             |                                                                                                 |          | 1   | 2   |     | μs   |
| Oscillator Frequency                      | fosc             |                                                                                                 |          |     | 330 |     | kHz  |
| Output Power Limit                        |                  | $V_{IN}$ 1Vrms, Plimit , 25k $\Omega$ to GND<br>$V_{IN}$ = 1Vrms, Plimit , 150k $\Omega$ to GND |          | 5   |     | 6.5 | ۱۸/  |
| Output Power Limit                        |                  |                                                                                                 |          | 10  |     | 13  | W    |
| Protection Circuitry                      |                  |                                                                                                 |          |     |     |     |      |
| Under-Voltage Protection                  | Vuvp             |                                                                                                 |          |     | 6.5 |     | V    |
| Under-Voltage Protection<br>Hysteresis    | $\Delta V_{UVP}$ |                                                                                                 |          |     | 1   |     | V    |
| Over-Voltage Protection                   | Vovp             |                                                                                                 |          |     | 19  |     | V    |
| Over-Voltage Protection<br>Hysteresis     | $\Delta V_{OVP}$ |                                                                                                 |          |     | 2   |     | V    |
| Over-Temperature Protection               | T <sub>SD</sub>  |                                                                                                 |          |     | 170 |     | °C   |
| Over-Temperature Protection<br>Hysteresis | ΔT <sub>SD</sub> |                                                                                                 |          |     | 15  |     | °C   |
| SPK Over-Current Protection               | IOCP             |                                                                                                 |          |     | 3.5 |     | Α    |

- **Note 1.** Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- Note 2.  $\theta_{JA}$  is measured under natural convection (still air) at  $T_A = 25^{\circ}C$  with the component mounted on a high effectivethermal-conductivity four-layer test board on a JEDEC 51-7 thermal measurement standard.  $\theta_{JC}$  is measured at the exposed pad of the package.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.

| Copyright ©2016 Richtek Technology Corporation. All rights reserved. | <b>RICHTEK</b> is a registered trademark of Richtek Technology Corporation. |
|----------------------------------------------------------------------|-----------------------------------------------------------------------------|
| www.richtek.com                                                      | DS9116-00 November 2016                                                     |
| 6                                                                    |                                                                             |

## **Typical Operating Characteristics**

RICHTEK



Frequency (Hz)



**Crosstalk vs. Frequency** 



**Output Power vs. Supply Voltage** 



Copyright ©2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

## **Application Information**

#### **GVDD Supply**

The GVDD is used to supply the Gate Drivers for the output full bridge transistors. Connect a  $1\mu$ F capacitor from this pin to ground for good bypass. The typical GVDD output voltage is 5V.

#### **Amplifier Gain Setting**

The gain of the RT9116 amplifier can be set by one input terminals, GAIN shown as Table 1.

The gain setting is realized by changing the taps on the input resistors and feedback resistors inside the amplifier. This causes the input impedance (ZI) to be dependent on the gain setting. The actual gain settings are controlled by the ratios of the resistors, so the gain variation from part-to-part is small. However, the input impedance from part-to-part at the same gain may shift by  $\pm 20\%$  due to shifts in the actual resistance of the input resistors.

| GAIN | Amplifier<br>GAIN (dB) | Input Impedance<br>(kΩ) |  |  |
|------|------------------------|-------------------------|--|--|
|      | Тур                    | Тур                     |  |  |
| 0    | 26                     | 20                      |  |  |
| 1    | 31                     | 10                      |  |  |

#### Table 1. Gain Setting

#### **EN** Operation

The RT9116 employs a shutdown mode operation designed to reduce supply current (ICC) to the absolute minimum level for power saving. The EN input terminal should be held high (see specification table for trip point) in normal operation. Pulling EN low causes the outputs to mute and the amplifier to enter a low current state. Leaving EN floating will cause the amplifier operation to be unpredictable. Never leave EN pin unconnected. For the best power-off pop performance, turn off the amplifier in the shutdown mode prior to removing the power supply voltage.

#### **Over-Current Protection (OCP)**

The RT9116 provides OCP function to prevent the device from damages during overload or short-circuit conditions. The current are detected by an internal sensing circuit. Once overload happens, the OCP function is designed to operate in auto-recovery mode.

RICHTEK

#### **DC Detect Protection**

RT9116 has circuitry which will protect the speakers from DC current which might occur due to defective capacitors on the input or shorts on the printed circuit board at the inputs. To clear the DC Detect it is necessary to cycle the PVCC supply.

ADC Detect Fault is issued when the output differential duty-cycle of either channel exceeds 18% (for example, +59%, -41%) for more than 290 msec at the same polarity. This feature protects the speaker from large DC currents or AC currents less than 4Hz. To avoid nuisance faults due to the DC detect circuit, hold the SD pin low at power-up until the signals at the inputs are stable. Also, take care to match the impedance seen at the positive and negative inputs to avoid nuisance DC detect faults.

#### **Under-Voltage Protection (UVP)**

The RT9116 monitors the voltage on PVDD voltage threshold. When the voltage on PVDDL and PVDDR pin falls below the under voltage threshold, 7V (typ.), the UVP circuit turns off the output immediately and operates in cycle by cycle auto-recovery mode.

#### **Over-Voltage Protection (OVP)**

The RT9116 monitors the voltage on PVDD voltage threshold. When the voltage on PVDDL and PVDDR pin rise behind the over voltage threshold, 15V (typ.), the OVP circuit turns off the output immediately and operates in cycle by cycle auto-recovery mode.

#### **Over-Temperature Protection (OTP)**

The OTP prevents damage to the device when the internal die temperature exceeds 170°C. There is a  $\pm$ 15°C tolerance on this trip point from device to device. Once the die temperature exceeds the OTP threshold, the device enters

Copyright ©2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

into the shutdown state and the outputs are disabled. This is not a latched fault. The thermal fault is cleared once the temperature of the die is reduced by 15°C. The device begins normal operation at this point with no external system interaction.

#### Power-On/Off Sequence

Use the following sequence to power on the device

PVCC power supply ready.

Past EN = 1 (EN pin goes high)



Figure 1. Power On Sequence

Use the following sequence to power off the device

► EN = 0 (EN pin goes Low) Past PVCC power supply shutdown



Figure 2. Power Off Sequence

#### **Power Limit**

The voltage at the PLIMIT pin can used to limit the power to levels below that which is possible based on the supply rail. Add a resistor (Table 2) to ground set the voltage at the PLIMIT pin. Also add a  $1\mu$ F capacitor from the PLIMIT pin to ground. The PLIMIT circuit sets a limit on the output Power.

| Table 2. Plimit Setting |                  |  |  |  |
|-------------------------|------------------|--|--|--|
| Resistor (k $\Omega$ )  | Output Power (W) |  |  |  |
| 25                      | 5.75             |  |  |  |
| 150                     | 11.5             |  |  |  |
| Open                    | MAX              |  |  |  |

#### **Thermal Considerations**

The junction temperature should never exceed the absolute maximum junction temperature  $T_{J(MAX)}$ , listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be calculated using the following formula :

 $\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = \left(\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}}\right) / \, \theta_{\mathsf{JA}}$ 

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction-to-ambient thermal resistance.

For continuous operation, the maximum operating junction temperature indicated under Recommended Operating Conditions is 125°C. The junction-to-ambient thermal resistance,  $\theta_{JA}$ , is highly package dependent. For a WQFN-28L 4x5 package, the thermal resistance,  $\theta_{JA}$ , is 27.4°C/W on a standard JEDEC 51-7 high effective-thermal-conductivity four-layer test board. The maximum power dissipation at  $T_A = 25$ °C can be calculated as below :

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (27.4^{\circ}C/W) = 3.64W$  for a WQFN-28L 4x5 package.

The maximum power dissipation depends on the operating ambient temperature for the fixed  $T_{J(MAX)}$  and the thermal resistance,  $\theta_{JA}$ . The derating curves in Figure 3 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Copyright ©2016 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.

DS9116-00 November 2016

## **RT9116**

## RICHTEK

#### **Layout Considerations**

For the best performance of the RT9116, the below PCB layout guidelines must be strictly followed.

Place the decoupling capacitors as close as possible to the AVCC, PVDDL, PVDDR and GND pins. For achieving a good quality, consider adding a small, good performance low ESR ceramic capacitor between 220pF and 1000pF and a larger mid-frequency capacitor between  $0.1\mu$ F and  $1\mu$ F to the PVDD pins of the chip. The traces of (LINP &

LINN, RINP & RINN) and (OUTPL & OUTNL, OUTPR & OUTNR) should be kept equal width and length respectively. The thermal pad must be soldered to the PCB for proper thermal performance and optimal reliability. The dimensions of the thermal pad and thermal land should be larger for application. The vias should connect to a solid copper plane, either on an internal layer or on the bottom layer of the PCB.





Copyright ©2016 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.

## **Outline Dimension**



| Symbol | Dimensions In Millimeters |       | Dimensions In Inches |       |
|--------|---------------------------|-------|----------------------|-------|
|        | Min                       | Max   | Min                  | Max   |
| А      | 0.700                     | 0.800 | 0.028                | 0.031 |
| A1     | 0.000                     | 0.050 | 0.000                | 0.002 |
| A3     | 0.175                     | 0.250 | 0.007                | 0.010 |
| b      | 0.180                     | 0.300 | 0.007                | 0.012 |
| D      | 3.900                     | 4.100 | 0.154                | 0.161 |
| D2     | 2.600                     | 2.700 | 0.102                | 0.106 |
| E      | 4.900                     | 5.100 | 0.193                | 0.201 |
| E2     | 3.600                     | 3.700 | 0.142                | 0.146 |
| е      | 0.500                     |       | 0.020                |       |
| L      | 0.350                     | 0.450 | 0.014                | 0.018 |

W-Type 28L QFN 4x5 Package

### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.

DS9116-00 November 2016

单击下面可查看定价,库存,交付和生命周期等信息

>>Richtek(台湾立锜)