# SC8201A High Efficiency, Synchronous Boost Controller

### 1 Description

The SC8201A is a synchronous boost controller. It supports very wide input and output voltage range. An external driver voltage up to 10V can be supplied so to fully utilize external MOSFETs for highest efficiency.

The SC8201A supports input current limit, output current limit and over temperature protections to ensure safety under different abnormal conditions.

The SC8201A adopts 32 pin QFN 4x4 package.

## 3 Applications

- Power Bank
- USB PD
- Blue Tooth Speaker
- Industrial applications

#### 2 Features

- High efficient boost operation
- Dynamic adjustable output voltage
- Wide input voltage range: 2.7 V to 30 V
- Wide output voltage range: 2.7V to 36V
- Integrated 10V, 2A gate driver
- External VCC voltage
- Auxiliary charge pump to realize bypass mode
- Adjustable frequency 200kHz to 600kHz
- Internal inductor current limit
- Input and output current limit
- Dynamic voltage change for output
- Under voltage protection
- QFN-32 Package

#### 4 Device Information

| ORDER NUMBER | PACKAGE    | BODY SIZE          |
|--------------|------------|--------------------|
| SC8201AQDER  | 32 pin QFN | 4mm x 4mm x 0.75mm |

## 5 Typical Application Circuit



## 6 Terminal Configuration and Functions



| TERMI  | TERMINAL I/O |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                   |
|--------|--------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NUMBER | NAME         | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                   |
| 1      | /CE          | 1   | Chip Logic Enable, CE=Low, chip enable. Internal pull low                                                                                                                                                                                                                                                                                                     |
| 2      | NC           | I   | Floating                                                                                                                                                                                                                                                                                                                                                      |
| 3      | PWM          | I   | PWM pin accepts square waveform from 20K to 100K. By adjusting duty cycle, output voltage can be adjusted according to needs. When duty=0, output voltage = 1/6 of the preset value by the feedback resistor divider at FB pin. When duty = 100%, output voltage = preset value. $VOUT = V_{OUT\_SET} \times \left(\frac{1}{6} + \frac{5}{6} \times D\right)$ |
| 4      | PG           | 0   | Open drain, active high when VOUT is within 90% to 110% * VOUT target.                                                                                                                                                                                                                                                                                        |
| 5      | NC           | I   | Floating                                                                                                                                                                                                                                                                                                                                                      |
| 6      | NC           | I   | Floating                                                                                                                                                                                                                                                                                                                                                      |
| 7      | NC           | I   | Floating.                                                                                                                                                                                                                                                                                                                                                     |
| 8      | DT           | I   | Dead Time selection. Connect a resistor to AGND to set the dead time.  Short to ground: 20ns;  68kΩ: 40ns;  270kΩ: 60ns;  Open: 80ns                                                                                                                                                                                                                          |
| 9      | NC           | I   | Floating                                                                                                                                                                                                                                                                                                                                                      |

| 10 | FREQ  | I | Switching frequency selection. Connect a resistor to AGND to set the switching frequency.  Short to ground: 200kHz;  68kΩ: 400kHz;  Open: 600kHz                                                                                                                                                                                  |
|----|-------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |       |   | Connect a resistor to AGND to set the current limit value of input current. $I_{IN\_LIM} = \frac{V_{REF}}{R_{ILIM1}} \times \frac{R_{SS1}}{R_{SNS1}}$                                                                                                                                                                             |
| 11 | ILIM1 | I | $V_{REF}$ is the internal reference voltage 1.21V; $R_{LIM1} \   \text{is the resistor from ILIMT1 to ground.}$ $R_{SNS1} \   \text{is the current sense resistor. Recommended } 5\text{m}\Omega\text{-20m}\Omega, \   \text{typical } 10\text{m}\Omega;$                                                                         |
|    |       |   | <ul> <li>R<sub>SS1</sub> are the resistors connected to SNS1P, SNS1N. The two resistors must be equal and the recommended value are 1kΩ.</li> <li>A 10nF capacitor to ground is needed to bypass noise.</li> <li>If input current limit function is not needed, tie this pint to ground directly to disable the limit.</li> </ul> |
|    |       |   | Connect a resistor to AGND to set the current limit value of output current. $I_{OUT\_LIM} = \frac{V_{REF}}{R_{ILIM2}} \times \frac{R_{SS2}}{R_{SNS2}}$                                                                                                                                                                           |
| 12 | ILIM2 | I | $V_{REF}$ is the internal reference voltage 1.21V; $R_{LIM2} \ \text{is the resistor from ILIM2 to ground.}$ $R_{SNS2} \ \text{is current sensing resistor. Recommended } 5m\Omega\text{-}20m\Omega, \ \text{typical } 10m\Omega;$                                                                                                |
|    |       |   | <ul> <li>R<sub>SS2</sub> are the resistors connected to SNS2P, SNS2N. The two resistors must be equal and the recommended value is 1kΩ.</li> <li>A 10nF capacitor to ground is needed to bypass noise.</li> <li>If input current limit function is not needed, tie this pint to ground directly to disable the limit.</li> </ul>  |
| 13 | NC    | I | Floating                                                                                                                                                                                                                                                                                                                          |
| 14 | AGND  | Ю | Analog Ground                                                                                                                                                                                                                                                                                                                     |
| 15 | COMP  | 0 | Compensation for the control loop.                                                                                                                                                                                                                                                                                                |
| 16 | FB    | ı | Feedback for output voltage. $VOUT = V_{REF} \times \left(1 + \frac{R_{UP}}{R_{DOWN}}\right)$ $V_{REF} \text{ equals to 1.22V. } R_{UP} \text{ and } R_{DOWN} \text{ are the value of voltage divider.}$                                                                                                                          |
| 17 | SNS2N | 1 | Negative input of current sense amplifier. Connect an external current sense resistor between SNS2P and SNS2N. Current flows from SNS2P to SNS2N.                                                                                                                                                                                 |
| 18 | SNS2P | I | Positive input of current sense amplifier. Connect an external current sense resistor between SNS2P and SNS2N. Current flows from SNS2P to SNS2N.                                                                                                                                                                                 |

| 19 | VOUT           | 1   | Output node of the converter.                                                                                                                             |
|----|----------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20 | ВТ             | PWR | Connect a capacitor between BT pin and SW pin to bootstrap a voltage to provide the bias voltage for high side MOSFET gate driver.                        |
| 21 | HD             | PWR | High side MOSFET gate driver output                                                                                                                       |
| 22 | SW             | PWR | Switching Node                                                                                                                                            |
| 23 | LD             | PWR | Low side MOSFET gate driver output                                                                                                                        |
| 24 | VCC            | PWR | Output of internal regulator to provide 10V voltage for the bias voltage of internal gate drivers. Connect a 1 µF ceramic capacitor from VCC to PGND pin. |
| 25 | PGND           | PWR | Power Ground                                                                                                                                              |
| 26 | СР             | 0   | Charge pump control for auxiliary supply. Connect a 100nF capacitor as fly capacitor.                                                                     |
| 27 | NC             | I   | Floating                                                                                                                                                  |
| 28 | NC             | I   | Floating                                                                                                                                                  |
| 29 | AUX            | I   | Auxiliary supply for bypass mode. Connect a 1µF capacitor from AUX pin to PGND.                                                                           |
| 30 | VIN            | I   | Input node of the converter                                                                                                                               |
| 31 | SNS1N          | ı   | Negative input of current sense amplifier. Connect an external current sense resistor between SNS1P and SNS1N. Current flows from SNS1P to SNS1N.         |
| 32 | SNS1P          | I   | Positive input of current sense amplifier. Connect an external current sense resistor between SNS1P and SNS1N. Current flows from SNS1P to SNS1N.         |
|    | Thermal<br>Pad |     | For thermal dissipation. Connect to AGND or PGND.                                                                                                         |

## 7 Specifications

#### 7.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted) (1)

|                                |                                             | MIN  | MAX | UNIT |
|--------------------------------|---------------------------------------------|------|-----|------|
|                                | VIN, VOUT, SNS1P, SNS1N, SNS2P, SNS2N, /CE  | -0.3 | 42  | V    |
|                                | SW                                          | -1   | 42  | V    |
|                                | VCC, PG, PWM                                | -0.3 | 20  | V    |
| Voltage range at terminals (2) | FREQ, ILIM1, ILIM2, COMP, DT, FB            | -0.3 | 5.5 | V    |
|                                | LD, CP, AUX to VOUT                         | -0.3 | 12  | V    |
|                                | BT or HD to SW                              | -0.3 | 12  | V    |
|                                | BT, AUX                                     | -0.3 | 50  | V    |
| Tomporatura Banga              | Operating Junction, T <sub>J</sub>          | -40  | 150 | °C   |
| Temperature Range              | Storage temperature range, T <sub>stg</sub> | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 Thermal Information

| THERMAL RESISTANCE <sup>(1)</sup> |                                                        | QFN-32 (4mm x 4mm) | UNIT |
|-----------------------------------|--------------------------------------------------------|--------------------|------|
| $\Theta_{JA}$                     | Θ <sub>JA</sub> Junction to ambient thermal resistance |                    | °C/W |
| Θ <sub>JC</sub>                   | +                                                      |                    | °C/W |

<sup>(1)</sup> Measured on JESD51-7, 4-layer PCB.

#### 7.3 Handling Ratings

| PARAMETER | DEFINITION                                        |      | MAX | UNIT |
|-----------|---------------------------------------------------|------|-----|------|
| ESD (1)   | Human body model (HBM) ESD stress voltage (2)     | -2   | 2   | kV   |
| ESD       | Charged device model (CDM) ESD stress voltage (3) | -750 | 750 | V    |

<sup>(1)</sup> Electrostatic discharge (ESD) to measure device sensitivity and immunity to damage caused by assembly line electrostatic discharges into the device.

#### 7.4 Recommended Operating Conditions

|                        |                                   | MIN | TYP | MAX | UNIT |
|------------------------|-----------------------------------|-----|-----|-----|------|
| V <sub>IN</sub>        | Input voltage range               |     |     | 30  | V    |
| V <sub>OUT</sub>       | Output voltage range              | 2.7 |     | 36  | V    |
| Vcc                    | VCC voltage range                 |     |     | 10  | V    |
| V <sub>CC_Bypass</sub> | VCC voltage range for Bypass mode |     |     | 10  | V    |
| C <sub>IN</sub>        | Input Capacitance                 |     |     |     | μF   |

<sup>(2)</sup> All voltage values are with respect to network ground terminal.

<sup>(2)</sup> Level listed above is the passing level per ANSI, ESDA, and JEDEC JS-001. JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(3)</sup> Level listed above is the passing level per EIA-JEDEC JESD22-C101. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

| Соит                | Output capacitance          | 20  |     |     | μF  |
|---------------------|-----------------------------|-----|-----|-----|-----|
| C <sub>AUX</sub>    | Aux supply capacitance      |     | 1   |     | μF  |
| C <sub>CP</sub>     | Charge pump fly capacitor   |     | 100 |     | nF  |
| L                   | Inductance                  | 2.2 |     | 10  | μH  |
| R <sub>SNS1/2</sub> | Current Sensing Resistor    | 5   |     | 20  | mΩ  |
| f <sub>PWM</sub> ,  | PWM signal frequency range  | 20  |     | 100 | kHz |
| D <sub>PWM</sub> ,  | PWM signal duty cycle range | 0   |     | 100 | %   |

### 7.5 Electrical Characteristic

 $T_{J} = 25^{\circ}C$  and  $V_{IN}$  = 12V,  $V_{OUT}$  = 5V,  $R_{SS1}$  =  $R_{SS2}$  =  $1k\Omega$  unless otherwise noted.

| PARAMET                  | ER                                    | TEST CONDITIONS                                                                       | MIN   | TYP   | MAX   | UNIT |
|--------------------------|---------------------------------------|---------------------------------------------------------------------------------------|-------|-------|-------|------|
| SUPPLY V                 | OLTAGE (VIN, VOUT)                    |                                                                                       |       |       |       |      |
| V <sub>IN</sub>          | Operating voltage                     |                                                                                       | 2.7   |       | 36    | V    |
| V <sub>OUT</sub>         | Operating voltage                     |                                                                                       | 3     |       | 36    | V    |
|                          | Input under-voltage lockout           | Rising edge                                                                           |       | 2.6   | 2.7   | V    |
| $V_{\text{UVLO}}$        | threshold                             | Hysteresis                                                                            |       | 160   |       | mV   |
| IQ                       | Standby current into VOUT pin         | /CE = low, controller non-switching                                                   |       | 0.7   | 2     | mA   |
|                          | Shutdown current into VOUT pin        | /CE = high                                                                            |       | 6     | 10    | μA   |
| I <sub>SD</sub>          | Shutdown current into VIN pin         | /CE = high                                                                            |       |       | 2     | μA   |
| VCC AND I                | DIRVER                                | -                                                                                     |       |       |       | 1    |
|                          |                                       | Normal operation                                                                      | 3     |       | 10    | V    |
| $V_{CC}$                 | VCC operating voltage                 | Bypass operation                                                                      | 6     |       | 10    | V    |
| I <sub>VCC LIM</sub>     | VCC current limit                     | V <sub>CC</sub> = 2V ~10V                                                             | 50    | 75    | 100   | mA   |
| R <sub>HV_pu</sub>       | High side driver pull up resistor     |                                                                                       |       | 1.5   |       | Ω    |
| R <sub>HV_pd</sub>       | High side driver pull down resistor   |                                                                                       |       | 1     |       | Ω    |
| R <sub>LV_pu</sub>       | Low side driver pull up resistor      |                                                                                       |       | 1.5   |       | Ω    |
| R <sub>LV_pd</sub>       | Low side driver pull down resistor    |                                                                                       |       | 1     |       | Ω    |
| ERROR AN                 | /PLIFIER                              |                                                                                       |       |       |       | 1    |
| V <sub>FB_REF</sub>      | FB reference voltage                  |                                                                                       | 1.214 | 1.22  | 1.226 | V    |
| V <sub>ILIMx_REF</sub>   | ILIMx reference voltage               |                                                                                       | 1.196 | 1.212 | 1.228 | V    |
| Gm <sub>EA</sub>         | Error amplifier gm                    |                                                                                       |       | 0.16  |       | mS   |
| R <sub>OUT</sub>         | Error amplifier output resistance (1) |                                                                                       |       | 20    |       | ΜΩ   |
| I <sub>BIAS(FBx)</sub>   | FBx pin input bias current            | FBx in regulation                                                                     |       |       | 100   | nA   |
| CURRENT                  |                                       |                                                                                       |       |       |       |      |
| I <sub>LIMx</sub>        | ILIMx current limit accuracy          | $I_{IN\_LIM} R_{SNS1} \ge 30 \text{ mV}$<br>$I_{OUT\_LIM} R_{SNS2} \ge 30 \text{ mV}$ | -10%  |       | 10%   |      |
| SWITCHIN                 | G FREQUENCY                           |                                                                                       |       |       |       |      |
|                          |                                       | $R_{FREQ} = 0\Omega$                                                                  | 180   | 210   | 240   | kHz  |
| f <sub>SW</sub>          | Switching frequency                   | $R_{FREQ} = 68k\Omega (\pm 10\%)$                                                     | 360   | 410   | 460   | kHz  |
| 1500                     | Cwitching inequality                  | $R_{FREQ} = 270k\Omega (\pm 10\%)$                                                    | 540   | 600   | 660   | kHz  |
| INDICATIO                | N .                                   |                                                                                       |       |       |       |      |
| t <sub>PG deglitch</sub> | PG signal deglitch time               | f <sub>sw</sub> = 200kHz                                                              | 27    | 38.5  | 50    | ms   |
| I <sub>SINK_PG</sub>     | PG sink current                       | V <sub>PG</sub> = 0.4 V                                                               | 3.6   | 4.1   | 4.6   | mA   |
|                          |                                       | High limit falling edge (PG from low to high)                                         |       | 110%  |       |      |
| N/                       | VOLT                                  | High limit hysteresis (PG from high to low)                                           |       | 5%    |       |      |
| $V_{\text{OUT\_PG}}$     | VOUT power good threshold             | Low limit rising edge (PG from low to high)                                           |       | 90%   |       |      |
|                          |                                       | Low limit hysteresis (PG from high to low)                                            |       | 5%    |       |      |

|                 | /CE internal pull down resistor     |                          | 1   |     | ΜΩ |
|-----------------|-------------------------------------|--------------------------|-----|-----|----|
| R <sub>PD</sub> | PWM pin internal pull down resistor |                          | 0.9 | 5   | ΜΩ |
| V <sub>IL</sub> | /CE, PWM input low voltage          |                          |     | 0.4 | V  |
| V <sub>IH</sub> | /CE, PWM input high voltage         |                          | 1.2 |     | V  |
| Soft Start      |                                     |                          |     |     |    |
| t <sub>SS</sub> | Internal soft-start time            | From /CE low to 90% VOUT | 8   | 15  | ms |
| THERMAL         | THERMAL SHUTDOWN                    |                          |     |     |    |
| _               | Thermal shutdown temperature (1)    |                          | 16  | 5   | °C |
| T <sub>SD</sub> | Thermal shutdown hysteresis (1)     |                          | 15  | j   | °C |

<sup>(1)</sup> Guarantee by design

## 8 Functional Block



### 9 Detailed Description

The SC8201A is a synchronous boost controller with a wide input/output voltage range. It features maximum input and output current limit capability using additional resistors, and output voltage dynamic change.

#### 9.1 Feature Description

#### 9.1.1 Chip Enable (/CE)

The SC8201A turns on/off by /CE signal. When /CE input is "L", the SC8201A is turned on; when /CE input is "H", the SC8201A is turned off.

#### 9.1.2 VOUT voltage setting (FB)

The VOUT voltage is set by external resistor divider at FB pin and is calculated as:

$$VOUT = V_{FB\_REF} \times \left(1 + \frac{R_{UP}}{R_{DOWN}}\right)$$

Where:

V<sub>FB REF</sub> = Internal reference voltage 1.22V

 $R_{UP}$  and  $R_{DWON}$  = Resistor divider at FB connected to VOUT and AGND.

#### 9.1.3 Output voltage POWER GOOD indicator (PG)

The PG signal indicates VOUT voltage status.

If VOUT voltage remains in between 90% ~ 110% of programmed voltage, PG pin becomes high impedance and due to the output pull-up resistor, PG out becomes "H" to indicate the output voltage is good.

If VOUT is out of normal voltage range, PG out becomes "L".

If power good indication is not required, leave PG pin floating.

#### 9.1.4 Real-time output voltage control (PWM)

The SC8201A supports VOUT voltage change by PWM signal at VPWM pin.

The VPWM pin accepts a PWM signal in the range of 20kHz to 100kHz, and its duty cycle can adjust the VOUT voltage. VOUT output voltage is calculated as:

$$VOUT = V_{OUT\_SET} \times (\frac{1}{6} + \frac{5}{6} \times D)$$

Where;

V<sub>OUT SET</sub> = VOUT voltage which is set by FB resistor divider;

D = Duty cycle of PWM signal.

The relationship between VOUT voltage and D is showed in Figure 1



Figure 1 VOUT voltage vs PWM duty cycle.

If PWM input signal is logic high, it means 100% of duty cycle, then the output voltage become the set value by FB resistor divider.

If PWM input signal is logic low, it means 0% of duty cycle, then the output voltage become the 1/6 of the set value.

If PWM pin is left floating, due to the IC internal pull down circuit at VPWM pin, VOUT voltage becomes the 1/6 of programmed voltage.

If real-time output voltage control is not required, connect VPWM pin to VCC pin.

#### 9.1.5 Input/output current setting (ILIMx)

The SC8201A can adjust the current limit of both input side and output side by resistors at ILIM1 and ILIM2 pins.

| Control Pins | Description                                         |
|--------------|-----------------------------------------------------|
| ILM1         | Set the input current limit (I <sub>IN_LIM</sub> )  |
| ILM2         | Set the output current limit(I <sub>OUT_LIM</sub> ) |

The SC8201A senses the input and output current by monitoring  $R_{\text{SNS1}}$  and  $R_{\text{SNS2}}$  respectively as below figure shows.



Figure 3 Input/output current monitoring circuit

 $R_{SNSX}$  is the current sense resistor (x means 1 or 2) at input /output. The SC8201A monitors the voltage across the sense resistors  $R_{SNSx}$  through  $R_{SSX}$  and  $R_{SSX}$  and calculates the input and output current.  $C_{SSX}$  is the filter capacitor and typically 47pF is sufficient.

The ILIMx pin is used to set the current limit. Connect the  $R_{\rm ILIMX}$  resistor between ILIM<sub>x</sub> pin and GND.

The current limit is calculated as:

$$I_{IN\_LIM} = \frac{V_{LIM\_REF}}{R_{ILIM1}} \times \frac{R_{SS1}}{R_{SNS1}}$$

$$I_{OUT\_LIM} = \frac{V_{LIM\_REF}}{R_{ILIM2}} \times \frac{R_{SS2}}{R_{SNS2}}$$

Where:

V<sub>LIM\_REF</sub> = Internal reference voltage 1.21V;

R<sub>ILIMx</sub> = Resistors at ILIMx pin;

R<sub>SNSx</sub> = Current sense resistors;

 $R_{SSx}$  = Resistors between current sense resistor and the SC8201A pins (SNSxP, SNSxN).

 $R_{SNS1}$  should be placed between MOSFET and input capacitor.  $R_{SNS2}$  can be placed either between the MOSFET and output capacitor or behind the output capacitor.

 $R_{SS1}$  and  $R_{SS1'}$  should have the same value;  $R_{SS2}$  and  $R_{SS2'}$  also the same. Typically  $1k\Omega$  resistor is used.

If  $R_{SNSx}$  is changed,  $R_{SSX}/R_{SSX}$  values need to be adjusted accordingly with below calculation:

$$\frac{R_{\text{SNSx}}}{R_{\text{SSx}}} = \frac{10 \text{ m}\Omega}{1 \text{ k}\Omega}$$

For example, If  $R_{SNSX}$  is  $20m\Omega$ , then  $R_{SSX}/R_{SSX'}$  should be  $2k\Omega$ ; if  $R_{SNSX}$  is  $5m\Omega$ , then  $R_{SSX}/R_{SSX'}$  should be  $500\Omega$ .

If both VIN and VOUT current limits are programmed, the SC8201A controls the current which reaches its current limit first

If the input/output current limit is not required, connect ILIM1/ILIM2 pin to GND.

It is not allowed to set any of the current limits to 0A. Keep the minimum current limit above 0.3A.

#### 9.1.6 Dead time setting (DT)

The one of four dead times is selectable by resistor value at DT pin:

| DT resistor  | Dead time |
|--------------|-----------|
| Ω0           | 20ns      |
| 68kΩ (±10%)  | 40ns      |
| 270kΩ (±10%) | 60ns      |
| Open         | 80ns      |

The accuracy of the resistor at DT is allowed ±10%. DT does not support the real-time change and new resistor value change will be applied in next turn on.

When driving large power MOSFET with high  $C_{\rm ISS}$  value, or adding driver resistors at LD or HD to adjust the MOSFET turning on/off time, it is suggested to check and change the dead time to prevent MOSFET shoot-through.

#### 9.1.7 Switching frequency setting (FREQ)

The one of three switching frequency is selectable by resistor value at FREQ pin:

| FREQ resistor          | Switching frequency f <sub>sw</sub> |
|------------------------|-------------------------------------|
| Ω0                     | 200kHz                              |
| $68k\Omega~(\pm 10\%)$ | 400kHz                              |
| Open                   | 600kHz                              |

The accuracy of the resistor at FREQ is allowed ±10%. The real-time switching frequency change is not valid and new resistor value change will be applied in next turn on.

#### 9.1.8 Feedback compensation (COMP)

The feedback loop can be compensated by adjusting the external components to the COMP pin. Typically, the values in Figure 4 are used. If faster loop response is required, user can increase the resistor to like 20kOhm. After changing the compensation, check and make sure the loop is stable under the application operation conditions.



Figure 4 Feedback loop compensation setting

#### 9.1.9 VCC driver voltage

External driver voltage VCC shall be provided to power the internal driver voltage. The VCC voltage can be up to 10V, providing as high driver voltage as possible, so to get small Rdson of external power MOS.

The driving signal LD to drive low side MOSFET is directly supplied from VCC; the driving signal HD to drive high side MOSFET is supplied from the diode in between VCC to BT pin, which is generated by bootstrap circuit with bootstrap capacitor between BT and SW.

#### 9.1.10 Bypass mode and AUX supply

When the input voltage VIN is close to or higher than the output target, the loop reduces the switching duty cycle till zero, trying to regulate the output voltage. After the duty becomes zero, the IC stops switching, so there is no bootstrap voltage generated at BT pin, and the high side MOS can't turn on. In order to support Bypass mode, the SC8201A integrates a charge pump circuit which can generate an auxiliary power supply for the high side MOS driver. With the AUX supply, the high side MOS can be turned on when VIN is higher than VOUT, so the input

voltage can bypass to output.

At least 5V VCC voltage is required for Bypass mode to have enough AUX voltage. If 5V < VCC < 6V, the  $V_{TH}$  of the high side MOS must be lower than 2V to leave enough margin.

The output current limit function is not supported in Bypass mode. If current limit is required, external implementation is necessary.

If Bypass mode is not required, the AUX supply can be removed. In this case, leave the CP pin and AUX pin floating.

## 10 Application Information

#### 10.1 Input and output capacitor selection

The switching frequency of the SC8201A is in the range of 200kHz  $\sim 600 \text{kHz}$ . Since MLCC ceramic capacitor has good high frequency filtering with low ESR, above  $60 \mu F$  X5R or X7R capacitors with higher voltage rating than operating voltage with margin is recommended. For example, if the highest operating voltage is 12V, select at least 16V capacitor and to secure enough margin, 25V voltage rating capacitor is recommended.

The high capacitance electrolytic capacitor and tantalum capacitor can be used for stable input and output but capacitor voltage rating should be higher than the highest operating voltage. When the tantalum capacitor is used, at least  $1\mu F$  ceramic capacitor is needed to place in parallel. If the electrolytic capacitor is used, much more ceramic capacitors are required. For example, if a  $47\mu F$  electrolytic capacitor is used, the ceramic capacitors' capacitance is allowed to reduce to  $30\mu F\sim 40\mu F$ . Even higher capacitance electrolytic capacitor is used, at least  $20\mu F$  ceramic capacitor is required.

#### 10.2 Inductor selection

For the SC8201A system stability, the inductance of  $2.2\mu H \sim 10~\mu H$  inductor is required. High inductance ( $4.7\mu H \sim 10\mu H$ ) is used in the system where the input voltage and output voltage difference is big, such as 5V Vin and 20V Vout or the switching frequency is low; Low inductance ( $2.2\mu H$ ) is used in the system which the input voltage and output voltage difference is small but high current is required. Typically,  $3.3\mu H$  inductor is recommended. The inductance can be adjusted for high efficiency and optimization in application.

The inductor DC resistance value (DCR) affects the conduction loss of switching regulator, so around  $10m\Omega$  DCR is recommended for the first selection. If the power is relatively small, high DCR inductor can be selected. But if switch current is high, just like around 10A, then select the lowest DCR inductor as much as possible because  $10m\Omega$  DCR also causes 1W power loss.

The inductor saturation current  $I_{\text{SAT}}$  should be higher than input / output current with sufficient margin.

#### 10.3 Current sense resistor

The RSNS1 and RSNS2 are current sense resistors and  $5m\Omega \sim 20m\Omega$  resistor value is recommended.

Higher resistor value leads to higher current limit accuracy but using higher resistor value in high current application causes higher conduction loss. Typically,  $10m\Omega$  is recommended. Resistor value can be adjusted depending on current limit and target power efficiency. If  $R_{\text{SNSx}}$  valued is adjusted, related  $R_{\text{SSx}}$  value should be adjusted simultaneously.

Please refer to 8.1.5 Input/output current setting (ILIMx) for proper  $R_{\text{SNSx}}$  and  $R_{\text{SSx}}$  values. The resistor power rating and temperature coefficient should also be considered. The power dissipation is roughly calculated as  $P=I^2R$ , and I is the highest current flowing through the resistor. The resistor power rating should be higher than roughly calculated power dissipation. The resistor value can be varied if the temperature increased and the variation is decided by temperature coefficient along with temperature change. If high accuracy of current limit is required, select lower temperature coefficient resistor as much as possible.

#### 10.4 MOSFET selection

The SC8201A is a synchronous boost controller and it requires two external NMOS for power switching circuit.

The  $V_{DS}$  of MOSFET should be higher than the highest operating voltage with enough margin (recommend more than 10V higher). For example, if the highest operating voltage is 20V, at least 30V rated  $V_{DS}$  MOSFET should be selected; If the highest operating voltage is 24V, 40V  $V_{DS}$  voltage rating should be selected.

In the application, if the input and output voltage are higher than 10V, driver circuit voltage can reach 10V, and  $V_{\rm GS}$  voltage rating of MOSFET should be selected higher than 10V

Considering PCB parasitic parameters during operation, driver voltage can be higher than VCC due to transient overshoot, and 20V  $V_{\rm GS}$  is recommended to secure sufficient margin.

The MOSFET current  $I_D$  should be higher than the highest input and output current with enough margin.

To ensure the sufficient current capability in relatively high temperature circumstance, the current rate at  $T_A=70^{\circ}C$  or  $T_C$ 

=  $100^{\circ}$ C should be considered. In addition, the power dissipation value  $P_D$  should also be considered and higher  $P_D$  is better in applications. Make sure that MOSFET power consumption must not exceed  $P_D$  value.

The MOSFET  $R_{DS(ON)}$  and input capacitor  $C_{ISS}$  impact power efficiency directly. Typically, lower  $R_{DS(ON)}$  MOSFET has higher  $C_{ISS}$ . The  $R_{DS(ON)}$  is related to conduction loss. Higher  $R_{DS(ON)}$  results in higher conduction loss, thus lower efficiency and higher thermal dissipation; the  $C_{ISS}$  is related to MOSFET switch on/off time, and longer on/off time results in higher switching loss and lower efficiency. The proper MOSEFT should be selected based on tradeoff between the  $R_{DS(ON)}$  and  $C_{ISS}$ .

Normally, if the output power is around 20W ~ 30W, the MOSFET with around  $10m\Omega$  of  $R_{DS(ON)}$  and lower than 1000pF of  $C_{ISS}$  is recommended. If the output power is

increased, the MOSFET with lower  $R_{\rm DS(ON)}$  and under 2000pF  $C_{\rm ISS}$  is recommended. The highest  $C_{\rm ISS}$  is suggested not to exceed 3000pF.

If high  $C_{\rm ISS}$  MOSFET is selected, the switching on and off time become longer, then the dead time should be adjusted with DT pin to avoid simultaneous turn on for both high side and low side MOSFETs.

#### 10.5 Driver resistor and SW snubber circuit

For a convenient adjustment of MOSFET switching time and transient overshoot at EMI debugging, recommend to add 0603 series resistor between driver pins and MOSFET Gate pins, and add RC snubber (0603) circuit at SW (refer to Figure 5 Driver resistor and SW snubber circuit)

The driver resistor should be placed near to MOSFET Gate pin. At first, add  $0\Omega$  and adjust the resistor value appropriately within  $10\Omega$ . After increasing the driver resistor value, the on time of high side and low side MOSFET should be monitored. If the dead time is insufficient, adjust dead time accordingly.



Figure 5 Driver resistor and SW snubber circuit

The RC snubber circuit is required when the overshoot at SWx needs to suppressed. Leave RC snubber circuit as NC at the first time

## **Packaging Information**

QFN32L(0404x0.75-0.40)



## 单击下面可查看定价,库存,交付和生命周期等信息

>>SOUTHCHIP(南芯)