

## EMI filter and line termination for USB upstream ports

**Datasheet - production data** 



Figure 1. Functional diagram



#### **Features**

- Monolithic device with recommended line termination for USB upstream ports
- Integrated Rt series termination and Ct bypassing capacitors.
- · Integrated ESD protection
- · Small package size
- Benefits
  - EMI / RFI noise suppression
  - Required line termination for USB upstream ports
  - ESD protection exceeding IEC 61000-4-2 level 4
  - High flexibility in the design of high density boards
  - Tailored to meet USB 1.1 standard

This is information on a product in full production.

- Complies with the following standards IEC 61000-4-2, level 4
  - ± 15 kV (air discharge)
  - ± 8 kV (contact discharge)
  - MIL STD 883E, Method 3015-7
  - Class 3 C = 100 pF; R = 1500 Ω
  - 3 positive strikes and 3 negative strikes
     (F = 1 Hz)

#### **Application**

EMI Filter and line termination for USB upstream ports on:

- USB Hubs
- PC peripherals

### **Description**

The USB specification requires upstream ports to be terminated with pull-up resistors from the D+ and D- lines to Vbus. On the implementation of USB systems, the radiated and conducted EMI should be kept within the required levels as stated by the FCC regulations. In addition to the requirements of termination and EMC compatibility, the computing devices are required to be tested for ESD susceptibility.

The USBUF provides the recommended line termination while implementing a low pass filter to limit EMI levels and providing ESD protection which exceeds IEC 61000-4-2 level 4 standard. The device is packaged in a SOT323-6L which is the smallest available lead frame package (50% smaller than the standard SOT23).

**Table 1. Device summary** 

| Order codes | Marking |
|-------------|---------|
| USBUF01W6   | UU1     |
| USBUF02W6   | UU2     |

www.st.com

August 2015 DocID7041 Rev 8 1/13

Characteristics USBUF

# 1 Characteristics

2/13

Table 2. Absolute ratings ( $T_{amb} = 25^{\circ} C$ )

| Symbol           | Parameter                                                                                      | Value         | Unit |
|------------------|------------------------------------------------------------------------------------------------|---------------|------|
| .,               | ESD discharge IEC 61000-4-2, air discharge                                                     | ± 16          | 117  |
|                  | ESD discharge IEC 61000-4-2, contact discharge<br>ESD discharge - MIL STD 883E - Method 3015-7 | ± 9           | kV   |
|                  | ESD discharge - Mile STD 663E - Method 3015-7                                                  | ± 25          |      |
| T <sub>j</sub>   | Maximum junction temperature                                                                   | 150           | °C   |
| T <sub>stg</sub> | Storage temperature range                                                                      | - 55 to + 150 | °C   |
| T <sub>L</sub>   | Lead solder temperature (10 second duration)                                                   | 260           | °C   |
| T <sub>op</sub>  | Operating temperature range                                                                    | -40 to 125    | °C   |
| Р                | Power rating per resistor                                                                      | 100           | mW   |

Table 3. Functional diagram

|           | Rt    | Rp     | Ct    |
|-----------|-------|--------|-------|
| CODE 01   | 33 W  | 1.5 kΩ | 47 pF |
| CODE 02   | 22 W  | 1.5 kΩ | 47 pF |
| Tolerance | ± 10% | ± 10%  | ± 20% |

# 2 Technical information

3<u>.</u>3V 1.5k Full-speed or Full-speed USB Low-speed USB Twisted pair shielded Transceiver Transceiver Zo = 90ohms D-5m max Hub 0 or Host or Hub port Full-speed function FULL SPEED CONNECTION 3.3V │ 1.5k Full-speed or Low-speed USB Low-speed USB Untwisted unshielded Transceiver Transceiver 3m max D-Hub 0 or Host or Low-speed function Hub port **LOW SPEED CONNECTION** 

Figure 2. USB standard requirements



Technical information USBUF

### 2.1 Application example

USBUF01W6 USBDF01W5 Upstream port Downstream port D∗ Ct Gnd Host/Hub USB por Gnd D- out **FULL SPEED CONNECTION** USBUF01W6 Downstream port USBDF01W5 Upstream port D2 Gnd D1 Host/Hub USB por transceivert transceiver Ct Gnd Gno D-LOW SPEED CONNECTION

Figure 3. Implementation of ST solutions for USB ports

## 2.2 EMI filtering

Current FCC regulations requires that class B computing devices meet specified maximum levels for both radiated and conducted EMI.

- Radiated EMI covers the frequency range from 30 MHz to 1 GHz.
- Conducted EMI covers the 450 kHz to 30 MHz range.

For the types of devices utilizing the USB, the most difficult test to pass is usually the radiated EMI test. For this reason the USBUF device is aiming to minimize radiated EMI.

The differential signal (D+ and D-) of the USB does not contribute significantly to radiated or conducted EMI because the magnetic field of both conductors cancels each other.

The inside of the PC environment is very noisy and designers must minimize noise coupling from the different sources. D+ and D-must not be routed near high speed lines (clocks spikes).

Induced common mode noise can be minimized by running pairs of USB signals parallel to each other and running grounded guard trace on each side of the signal pair from the USB controller to the USBUF device. If possible, locate the USBUF device physically near the

577

4/13 DocID7041 Rev 8

USB connectors. Distance between the USB controller and the USB connector must be minimized.

The 47 pF (C<sub>t</sub>) capacitors are used to bypass high frequency energy to ground and for edge control, and are placed between the driver chip and the series termination resistors (Rt). Both Ct and Rt should be placed as close to the driver chip as is practicable.

The USBUF ensures a filtering protection against Electromagnetic and Radio-frequency Interferences thanks to its low-pass filter structure. This filter is characterized by the following parameters:

- cut-off frequency
- Insertion loss
- high frequency rejection.

Figure 4. USBUF typical attenuation

Figure 5. Measurement configuration



## 2.3 ESD protection

In addition to the requirements of termination and EMC compatibility, computing devices are required to be tested for ESD susceptibility. This test is described in the IEC 61000-4-2 and is already in place in Europe. This test requires that a device tolerates ESD events and remains operational without user intervention.

The USBUF is particularly optimized to perform ESD protection. ESD protection is based on the use of device which clamps at:

$$V_{cl} = V_{BR} + R_d \cdot I_{PP}$$

This protection function is spitted in 2 stages. As shown in *Figure 6*, the ESD strikes are clamped by the first stage S1 and then its remaining overvoltage is applied to the second stage through the resistor Rt. Such a configuration makes the output voltage very low at the output.



DocID7041 Rev 8 5/13

Technical information USBUF

Rg S1 Rt S2

Vinput Voutput Voutput Voutput Voutput Voutput VBR Rload

Very S2 Rd Vinput Voutput VbR Rload

Very S3 Rd Vinput VbR Rload

Very S4 Rd Vinput Voutput VbR Rload

Very S4 Rd Vinput VbR Rload

Very S4 Rd Vinput VbR Rload

Very S5 Rd Vinput VbR Rload

Very S6 Rd VbR Rload

Figure 6. USBUF ESD clamping behavior

Figure 7. Measurement board



To have a good approximation of the remaining voltages at both Vin and Vout stages, we give the typical dynamical resistance value Rd. By taking into account these following hypothesis:  $R_t > R_d$ ,  $R_g > R_d$  and  $R_{load} > R_d$ , it gives these formulas:

$$Vinput = \frac{R_g \cdot V_{BR} + R_d \cdot V_g}{R_g}$$

$$Vouput = \frac{R_t \cdot V_{BR} + R_d \cdot Vinput}{R_t}$$

The results of the calculation done for V<sub>g</sub> = 8 kV, R<sub>g</sub> = 330  $\Omega$  (IEC 61000-4-2 standard), V<sub>BR</sub> = 7 V (typ.) and R<sub>d</sub> = 1  $\Omega$  (typ.) give:

Vinput = 
$$31.2 \text{ V}$$

This confirms the very low remaining voltage across the device to be protected. It is also important to note that in this approximation the parasitic inductance effect was not taken into account. This could be few tenths of volts during few ns at the  $V_{input}$  side. This parasitic effect is not present at the  $V_{output}$  side due the low current involved after the resistance  $R_t$ .

The measurements done hereafter show very clearly (figure 8) the high efficiency of the ESD protection:

- no influence of the parasitic inductances on Voutput stage
- Voutput clamping voltage very close to V<sub>BR</sub> (breakdown voltage) in the positive way and - V<sub>F</sub> (forward voltage) in the negative way

57

6/13 DocID7041 Rev 8



Figure 8. Remaining voltage at both stages S1 (Vinput) and S2 (Voutput) during ESD surge

Please note that the USBUF is not only acting for positive ESD surges but also for negative ones. For these kinds of disturbances it clamps close to ground voltage as shown in *Figure* 8. (negative surge.

### 2.4 Latch-up phenomenon

The early aging and destruction of IC's is often due to latch-up phenomenon which is mainly induced by dV/dt. Thanks to its structure, the USBUF provides a high immunity to latch-up phenomenon by smoothing very fast edges.

#### 2.5 Crosstalk behavior



Figure 9. Crosstalk phenomenon

The crosstalk phenomenon is due to the coupling between 2 lines. The coupling factor ( $\beta_{12}$  or  $\beta_{21}$ ) increases when the gap across lines decreases, particularly in silicon dice. In the example above the expected signal on load  $R_{L2}$  is  $\alpha_2 V_{G2}$ , in fact the real voltage at this point has got an extra value  $~\beta_{21}V_{G1}$ . This part of the  $V_{G1}$  signal represents the effect of the crosstalk phenomenon of the line 1 on the line 2. This phenomenon has to be taken into account when the drivers impose fast digital data or high frequency analog signals in the disturbing line. The perturbed line will be more affected if it works with low voltage signal or high load impedance (few  $k\Omega$ ).



DocID7041 Rev 8 7/13

Technical information USBUF

Figure 10. Analog crosstalk measurements

Figure 11. Typical analog crosstalk results



Figure 10. gives the measurement circuit for the analog crosstalk application. In Figure 11., the curve shows the effect of the D+ cell on the D-cell. In usual frequency range of analog signals (up to 100 MHz) the effect on disturbed line is less than -37 db.

Figure 12. Digital crosstalk measurements configuration



*Figure 12* shows the measurement circuit used to quantify the crosstalk effect in a classical digital application.

Figure 13. Digital crosstalk results

VG1

Balance | Paragraphic | Parag

Figure 13 shows, with a signal from 0 to 5 V and rise time of few ns, the impact on the disturbed line is less than 250 mV peak to peak. No data disturbance was noted on the other line. The measurements performed with falling edges gives an impact within the same range.

#### 2.6 Transition times

This low pass filter has been designed in order to meet the USB 1.1 standard requirements that implies the signal edges are maintained within the 4 -20 ns stipulated USB specification limits. To verify this point, we have measured the rise time of VD+ voltage with and without the USBUF device.

Figure 14. Typical rise and fall times: measurement configuration

Figure 15. Typical rise times with and without protection device



*Figure 14.* shows the circuit used to perform measurements of the transition times. In *Figure 15.*, we see the results of such measurements:

 $t_{rise} = 3.8$  ns driver alone

 $t_{rise}$  = 7.8 ns with protection device

The adding of the protection device causes the rise time increase of roughly 4ns.

Note: Rise time has been measured between 10% and 90% of the signal (resp. 90% and 10%)

# 3 Packaging information

**DIMENSIONS** REF. **Millimeters** Inches Min. Max. Min. Max. 8.0 0.031 0.043 Α 1.1 0.004 Α1 0 0.1 0 b 🚺 ----D A2 8.0 1 0.031 0.039 b 0.15 0.3 0.006 0.012 0.18 0.004 0.007 С 0.1 D 1.8 2.2 0.071 0.086 **A2** Q1 ‡ Е 1.15 1.35 0.045 0.053 0.65 Typ. 0.025 Typ. е ΗE 1.8 2.4 0.071 0.094 L 0.004 0.016 0.1 0.4 Q1 0.1 0.4 0.004 0.016

Table 4. SOT323-6L Package mechanical data







10/13 DocID7041 Rev 8

Table 5. Mechanical specifications

| Lead                   | Description               |  |
|------------------------|---------------------------|--|
| Lead plating           | Tin-lead                  |  |
| Lead plating thickness | 5 m min<br>25 m max       |  |
| Lead material          | Sn / Pb<br>(70% to 90%Sn) |  |
| Lead coplanarity       | 10 m max                  |  |
| Body material          | Molded epoxy              |  |
| Flammability           | UL94V-0                   |  |



11/13

Ordering information USBUF

# 4 Ordering information

Table 6. Order code

| Order code | Marking | Package   | Weight | Base qty | Delivery mode |
|------------|---------|-----------|--------|----------|---------------|
| USBUF01W6  | UU1     | SOT323-6L | 5.4 mg | 3000     | Tape and reel |
| USBUF02W6  | UU2     | SOT323-6L | 5.4 mg | 3000     | Tape and reel |

# 5 Revision history

**Table 7. Document revision history** 

| Date        | Revision | Description of Changes                                                                   |
|-------------|----------|------------------------------------------------------------------------------------------|
| Mar-2002    | 3A       | Last update.                                                                             |
| Feb-2005    | 4        | Layout update. No content change.                                                        |
| 28-Feb-2006 | 5        | Operating temperature range updated to -40 to 70° C. Layout updated to current standard. |
| 27-May-2009 | 6        | Reformatted to the current standard.                                                     |
| 14-Jan-2014 | 7        | Updated Section 3: Packaging information                                                 |
| 24-Aug-2015 | 8        | Updated T <sub>op</sub> parameter in <i>Table 2</i> .<br>Minor text changes.             |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics - All rights reserved



DocID7041 Rev 8 13/13

# 单击下面可查看定价,库存,交付和生命周期等信息

# >>STMicro(意法半导体)