

# **ST1CC40**

## 3 A monolithic step-down current source with synchronous rectification

**Datasheet** - **production data**



## **Features**

- 3.0 V to 18 V operating input voltage range
- 850 kHz fixed switching frequency
- 100 mV typ. current sense voltage drop
- 6 µA standby current in inhibit mode
- $\div$  ± 7% output current accuracy
- Synchronous rectification
- 95 mΩ HS / 69 mΩ LS typical R<sub>DS(on)</sub>
- Peak current mode architecture
- Embedded compensation network
- Internal current limiting
- Ceramic output capacitor compliant
- <span id="page-0-0"></span>• Thermal shutdown

## **Applications**

- **Battery charger**
- **Signage**
- **Emergency lighting**
- High brightness LED driving
- General lighting

## **Description**

The ST1CC40 device is an 850 kHz fixed switching frequency monolithic step-down DC-DC converter designed to operate as precise constant current source with an adjustable current capability up to 3 A DC. The regulated output current is set connecting a sensing resistor to the feedback pin. The embedded synchronous rectification and the 100 mV typical  $R_{\text{SENSE}}$ voltage drop enhance the efficiency performance. The size of the overall application is minimized thanks to the high switching frequency and ceramic output capacitor compatibility. The device is fully protected against thermal overheating, overcurrent and output short-circuit. Inhibit mode minimizes the current consumption in standby. The ST1CC40 is available in VFQFPN8 4 mm x 4 mm 8-lead, and standard SO8 package.



#### **Figure 1. Typical application circuit**

August 2021 **DociD18279 Rev 7 COMBILE 2021** 1/38

[www.st.com](http://www.st.com)

This is information on a product in full production.

## **Contents**









# **List of tables**





# **List of figures**





# <span id="page-5-0"></span>**1 Pin settings**

### <span id="page-5-1"></span>**1.1 Pin connection**

<span id="page-5-4"></span>

## <span id="page-5-2"></span>**1.2 Pin description**



<span id="page-5-3"></span>



# <span id="page-6-0"></span>**2 Maximum ratings**

<span id="page-6-2"></span>

#### **Table 2. Absolute maximum ratings**

## <span id="page-6-1"></span>**3 Thermal data**

#### **Table 3. Thermal data**

<span id="page-6-3"></span>

1. Package mounted on demonstration board.



## <span id="page-7-0"></span>**4 Electrical characteristics**

 $T_J$ = 25 °C,  $V_{CC}$  = 12 V, unless otherwise specified.

<span id="page-7-1"></span>

#### **Table 4. Electrical characteristics**

1. Specifications referred to T<sub>J</sub> from -40 to +125 °C. Specifications in the -40 to +125 °C temperature range are assured by design, characterization and statistical correlation.

2. Guaranteed by design.



## <span id="page-8-0"></span>**5 Functional description**

The ST1CC40 device is based on a "peak current mode" architecture with fixed frequency control. As a consequence, the intersection between the error amplifier output and the sensed inductor current generates the control signal to drive the power switch.

The main internal blocks shown in the block diagram in [Figure 3](#page-8-1) are:

- High-side and low-side embedded power element for synchronous rectification
- A fully integrated sawtooth oscillator with a typical frequency of 850 kHz
- A transconductance error amplifier
- A high-side current sense amplifier to track the inductor current
- A pulse width modulator (PWM) comparator and the circuitry necessary to drive the internal power element
- The soft-start circuitry to decrease the inrush current at power-up
- The current limitation circuit based on the pulse-by-pulse current protection with frequency divider
- The inhibit circuitry
- The thermal protection function circuitry

<span id="page-8-1"></span>

#### **Figure 3. ST1CC40 block diagram**



DocID18279 Rev 7 9/38

## <span id="page-9-0"></span>**5.1 Power supply and voltage reference**

The internal regulator circuit consists of a startup circuit, an internal voltage pre-regulator, the BandGap voltage reference and the bias block that provides current to all the blocks. The starter supplies the startup current to the entire device when the input voltage goes high and the device is enabled (INHIBIT pin connected to  $V_{IN}$ ). The pre-regulator block supplies the bandgap cell with a pre-regulated voltage that has a very low supply voltage noise sensitivity.

## <span id="page-9-1"></span>**5.2 Voltage monitor**

An internal block continuously senses the  $V_{cc}$ ,  $V_{ref}$  and  $V_{ba}$ . If the monitored voltages are good, the regulator begins operating. There is also a hysteresis on the  $V_{CC}$  (UVLO).

<span id="page-9-4"></span>



## <span id="page-9-2"></span>**5.3 Soft-start**

The startup phase is implemented ramping the reference of the embedded error amplifier in 1 msec typ. time. It minimizes the inrush current and decreases the stress of the power components at power-up.

During normal operation a new soft-start cycle takes place in case of:

- Thermal shutdown event
- UVLO event.

## <span id="page-9-3"></span>**5.4 Error amplifier**

The voltage error amplifier is the core of the loop regulation. It is a transconductance operational amplifier whose non-inverting input is connected to the internal voltage reference (100 mV), while the inverting input (FB) is connected to the output current sensing resistor.

The error amplifier is internally compensated to minimize the size of the final application.



<span id="page-10-2"></span>

| <b>TWIC OF ORIGON PORTOGEOG CITOR GRIPHING ORIGINAL ROLL OF</b> |               |  |
|-----------------------------------------------------------------|---------------|--|
| <b>Description</b>                                              | <b>Value</b>  |  |
| Transconductance                                                | $250 \mu S$   |  |
| Low frequency gain                                              | 96 dB         |  |
| $C_C$                                                           | 195 pF        |  |
| $R_C$                                                           | 70 K $\Omega$ |  |

**Table 5. Uncompensated error amplifier characteristics**

The error amplifier output is compared with the inductor current sense information to perform PWM control.

### <span id="page-10-0"></span>**5.5 Inhibit**

The inhibit block disables most of the circuitry when the INH input signal is low. The current drawn from the input voltage is  $6 \mu A$  typical in inhibit mode.

## <span id="page-10-1"></span>**5.6 Thermal shutdown**

The shutdown block generates a signal that disables the power stage if the temperature of the chip goes higher than a fixed internal threshold (150  $\pm$  10 °C typical). The sensing element of the chip is close to the PDMOS area, ensuring fast and accurate temperature detection. A 15 °C typical hysteresis prevents the device from turning ON and OFF continuously during the protection operation.



DocID18279 Rev 7 11/38

## <span id="page-11-0"></span>**6 Application notes**

## <span id="page-11-1"></span>**6.1 Closing the loop**

<span id="page-11-3"></span>

## <span id="page-11-2"></span>**6.2 GCO(s) control to output transfer function**

The accurate control to output transfer function for a buck peak current mode converter can be written as:

#### **Equation 1**

$$
G_{CO}(s)=\frac{R_0}{R_i}\cdot \frac{1}{1+\frac{R_0\cdot T_{SW}}{L}\cdot [m_C\cdot (1-D)-0.5]}\cdot \frac{\left(1+\frac{s}{\omega_z}\right)}{\left(1+\frac{s}{\omega_p}\right)}\cdot F_H(s)
$$

where  $R_0$  represents the load resistance,  $R_i$  the equivalent sensing resistor of the current sense circuitry,  $\omega_{\rm p}$  the single pole introduced by the LC filter and  $\omega_{\rm z}$  the zero given by the ESR of the output capacitor.

 $F_H(s)$  accounts for the sampling effect performed by the PWM comparator on the output of the error amplifier that introduces a double pole at one half of the switching frequency.



#### **Equation 2**

$$
\omega_{Z} = \frac{1}{ESR \cdot C_{OUT}}
$$

#### **Equation 3**

$$
\omega_{P} = \frac{1}{R_{LOAD} \cdot C_{OUT}} + \frac{m_{C} \cdot (1 - D) - 0.5}{L \cdot C_{OUT} \cdot f_{SW}}
$$

where:

#### **Equation 4**

$$
\begin{cases}\nm_C = 1 + \frac{S_e}{S_n} \\
S_e = V_{pp} \cdot f_{SW} \\
S_n = \frac{V_{IN} - V_{OUT}}{L} \cdot R_i\n\end{cases}
$$

 $\mathsf{S}_\mathsf{n}$  represents the slope of the sensed inductor current,  $\mathsf{S}_\mathsf{e}$  the slope of the external ramp  $(V_{PP}$  peak-to-peak amplitude) that implements the slope compensation to avoid subharmonic oscillations at duty cycle over 50%.

The sampling effect contribution  $F_H(s)$  is:

#### **Equation 5**

$$
F_H(s) = \frac{1}{1 + \frac{s}{\omega_n \cdot Q_P} + \frac{s^2}{\omega_n^2}}
$$

where:

**Equation 6**

 $\omega_n = \pi \cdot f_{SW}$ 

and

**Equation 7**

$$
Q_p\,=\,\frac{1}{\pi\cdot [m_C\cdot (1-D)-0.5]}
$$

## <span id="page-12-0"></span>**6.3 Error amplifier compensation network**

The ST1CC40 device embeds the error amplifier (see Figure  $6$ ) and a pre-defined compensation network which is effective in stabilizing the system in most of the application conditions.



DocID18279 Rev 7 13/38

<span id="page-13-0"></span>

**Figure 6. Transconductance embedded error amplifier**

 $\mathsf{R}_{\mathsf{C}}$  and  $\mathsf{C}_{\mathsf{C}}$  introduce a pole and a zero in the open loop gain.  $\mathsf{C}_{\mathsf{P}}$  does not significantly affect system stability but it is useful to reduce the noise at the output of the error amplifier.

The transfer function of the error amplifier and its compensation network is:

#### **Equation 8**

$$
A_0(s) = \frac{A_{V0} \cdot (1 + s \cdot R_c \cdot C_c)}{s^2 \cdot R_0 \cdot (C_0 + C_p) \cdot R_c \cdot C_c + s \cdot (R_0 \cdot C_c + R_0 \cdot (C_0 + C_p) + R_c \cdot C_c) + 1}
$$

where  $A_{vo} = G_m \cdot R_o$ .

The poles of this transfer function are (if  $C_c \gg C_0 + C_P$ ):

**Equation 9**

$$
f_{P LF} = \frac{1}{2 \cdot \pi \cdot R_0 \cdot C_c}
$$

**Equation 10**

$$
f_{\text{P HF}} = \frac{1}{2 \cdot \pi \cdot R_c \cdot (C_0 + C_p)}
$$

whereas the zero is defined as:

**Equation 11**

$$
F_Z = \frac{1}{2 \cdot \pi \cdot R_c \cdot C_c}
$$



The embedded compensation network is  $R_C = 70$  K,  $C_C = 195$  pF while  $C_P$  and  $C_O$  can be considered as negligible. The error amplifier output resistance is 240 M $\Omega$  so the relevant singularities are:

**Equation 12**

 $f_Z = 11, 6$  kHz  $f_{P \, \text{LF}} = 3, 4$  Hz

### <span id="page-14-0"></span>**6.4 LED small signal model**

Once the system reaches the working condition the LEDs composing the row are biased and their equivalent circuit can be considered as a resistor for frequencies << 1 MHz.

The LED manufacturer typically provides the equivalent dynamic resistance of the LED biased at different DC current. This parameter is required to study the behavior of the system in the small signal analysis.

For instance, the equivalent dynamic resistance of Luxeon III Star from Lumiled measured with a different biasing current level is reported below:



In case the LED datasheet doesn't report the equivalent resistor value, it can be simply derived as the tangent to the diode I-V characteristic in the present working point (see [Figure 7](#page-14-1)).

<span id="page-14-1"></span>





DocID18279 Rev 7 15/38

[Figure 8](#page-15-2) shows the equivalent circuit of the LED constant current generator.

<span id="page-15-2"></span>

**Figure 8. Load equivalent circuit**

As a consequence, the LED equivalent circuit gives the  $\alpha_{LED}(s)$  term correlating the output voltage with the high impedance FB input:

#### **Equation 13**

$$
\alpha_{LED}(n_{LED}) = \frac{R_{SENSE}}{n_{LED} \cdot r_{LED} + R_{SENSE}}
$$

### <span id="page-15-0"></span>**6.5 Total loop gain**

In summary, the open loop gain can be expressed as:

#### **Equation 14**

$$
G(s) = G_{CO}(s) \cdot A_0(s) \cdot \alpha_{LED}(n_{LED})
$$

#### <span id="page-15-1"></span>**Example**

Design specifications:

 $V_{IN}$  = 12 V,  $V_{FW~LED}$  = 3.5 V,  $n_{LED}$  = 2,  $r_{LED}$  = 1.1  $\Omega$ ,  $I_{LED}$  = 700 mA,  $I_{LED~RIPPLE}$  = 2%

The inductor and capacitor value are dimensioned in order to meet the  $I_{LED\ RIPPLE}$ specifications (see [Section 7.1.2](#page-19-3) for output capacitor and inductor selection guidelines):

L = 10  $\mu$ H, C<sub>OUT</sub> = 2.2  $\mu$ F MLCC (negligible ESR)



Accordingly, with [Section 7.1.1](#page-19-2) the sensing resistor value is:

**Equation 15**

$$
R_S = \frac{100 \text{ mV}}{700 \text{ mA}} \cong 140 \text{ m}\Omega
$$

**Equation 16**

$$
\alpha_{LED}(n_{LED}) = \frac{R_{SENSE}}{n_{LED} \cdot r_{LED} + R_{SENSE}} = \frac{140 \text{ m}\Omega}{2 \cdot 1.1 \Omega + 140 \text{ m}\Omega} = 0.06
$$

The gain and phase margin Bode diagrams are plotted respectively in [Figure 9](#page-16-0) and [Figure 10](#page-17-1).

<span id="page-16-0"></span>



DocID18279 Rev 7 17/38

<span id="page-17-1"></span>

The cutoff frequency and the phase margin are:

#### **Equation 17**

 $f_C = 100 \text{ kHz}$  pm = 47°

## <span id="page-17-0"></span>**6.6 eDesignSuite software**

The ST1CC40 device is supported by the eDesign software which can be seen online on the STMicroelectronics<sup>®</sup> home page (www.st.com).



<span id="page-18-0"></span>

**Figure 11. eDesignSuite screenshot**

The software easily supports the component sizing according to the technical information given in this datasheet (see [Section 6](#page-11-0)).

The final user is requested to fill in the requested information such as the input voltage range, the selected LED parameters and the number of LEDs composing the row.

The software calculates external components according to the internal database. It is also possible to define new components and ask the software to have them used.

Bode plots, estimated efficiency and thermal performance are provided.

Finally, the user can save the design and print all the information including the bill of material of the board.



## <span id="page-19-0"></span>**7 Application information**

### <span id="page-19-1"></span>**7.1 Component selection**

#### <span id="page-19-2"></span>**7.1.1 Sensing resistor**

In closed loop operation the ST1CC40 feedback pin voltage is 100 mV so the sensing resistor calculation is expressed as:

#### **Equation 18**

 $R_{\rm S} = \frac{100 \text{ mV}}{L}$  $=\frac{100 \text{ mV}}{I_{LED}}$ 

Since the main loop (see *[Section 6.1](#page-11-1)*) regulates the sensing resistor voltage drop, the average current is regulated into the LEDs. The integration period is at minimum  $5 * T_{SW}$ since the system bandwidth can be dimensioned up to  $F_{SW}/5$  at maximum.

The system performs the output current regulation over a period which is at least five times longer than the switching frequency. The output current regulation neglects the ripple current contribution and its reliance on external parameters like input voltage and output voltage variations (line transient and LED forward voltage spread). This performance can not be achieved with simpler regulation loops like a hysteretic control.

For the same reason the switching frequency is constant over the application conditions, that helps to tune the EMI filtering and to guarantee the maximum LED current ripple specifications in the application range. This performance cannot be achieved using constant on/off-time architecture.

### <span id="page-19-3"></span>**7.1.2 Inductor and output capacitor selection**

The output capacitor filters the inductor current ripple that, given the application conditions, depends on the inductor value. As a consequence, the LED current ripple, that is the main specification for a switching current source, depends on the inductor and output capacitor selection.

<span id="page-19-4"></span>





The LED ripple current can be calculated as the inductor ripple current ratio flowing into the output impedance using the Laplace transform (see [Figure 11](#page-18-0)):

#### **Equation 19**

$$
\Delta I_{RIPPLE}(s) = \frac{\frac{8}{\pi^{2}} \cdot \Delta I_{L} \cdot (1 + s \cdot ESR \cdot C_{OUT})}{1 + s \cdot (R_{S} + ESR + n_{LED} \cdot R_{LED}) \cdot C_{OUT}}
$$

where the term 8/ $\pi^2$  represents the main harmonic of the inductor current ripple (which has a triangular shape) and  $\Delta \mathsf{l}_\mathsf{L}$  is the inductor current ripple.

#### **Equation 20**

$$
\Delta I_L = \frac{V_{OUT}}{L} \cdot T_{OFF} = \frac{n_{LED} \cdot V_{FW\_LED} + 100 \text{mV}}{L} \cdot T_{OFF}
$$

so L value can be calculated as:

#### **Equation 21**

$$
L~=~\frac{n_{LED}\cdot V_{FW\_LED}+100mV}{\Delta I_L}\cdot T_{OFF}~=~\frac{n_{LED}\cdot V_{FW\_LED}+100mV}{\Delta I_L}\cdot \Big(1-\frac{n_{LED}\cdot V_{FW\_LED}+100mV}{V_{IN}}\Big)
$$

where  $T_{\text{OFF}}$  is the off-time of the embedded high switch, given by 1-D.

As a consequence, the lower the inductor value (so the higher the current ripple), the higher the  $C_{\text{OUT}}$  value would be to meet the specifications.

A general rule to dimension L value is:

#### **Equation 22**

$$
\frac{\Delta I_L}{I_{LED}} \leq 0.5
$$

Finally the required output capacitor value can be calculated equalizing the LED current ripple specification with the module of the Fourier transformer (see *Equation 19*) calculated at F<sub>SW</sub> frequency.

#### **Equation 23**

$$
\left|\Delta I_{RIPPLE}(s=j \cdot \omega)\right| = \left|\Delta I_{RIPPLE\_SPEC}\right|
$$

Example (see [Section : Example](#page-15-1)):

 $V_{IN}$  = 12 V,  $I_{LED}$  = 700 mA,  $\Delta_{LED}/I_{LED}$  = 2%,  $V_{FW}$   $_{LED}$  = 3.5 V,  $n_{LED}$  = 2

The output capacitor value must be dimensioned according to Equation 23.

Finally, given the selected inductor value, a 2.2 µF ceramic capacitor value keeps the LED current ripple ratio lower than 2% of the nominal current. An output ceramic capacitor type (negligible ESR) is suggested to minimize the ripple contribution given a fixed capacitor value.



DocID18279 Rev 7 21/38

<span id="page-21-1"></span>

| <b>Manufacturer</b> | <b>Series</b>      | Inductor value $(\mu H)$ | Saturation current (A) |  |
|---------------------|--------------------|--------------------------|------------------------|--|
| Würth Elektronik    | <b>WE-HCI 7040</b> | 1 to 4.7                 | $20$ to $7$            |  |
|                     | <b>WE-HCI 7050</b> | 4.9 to 10                | 20 to 4.0              |  |
| Coilcraft           | <b>XPL 7030</b>    | 2.2 to $10$              | 29 to 7.2              |  |

**Table 6. Inductor selection**

#### <span id="page-21-0"></span>**7.1.3 Input capacitor**

The input capacitor must be able to support the maximum input operating voltage and the maximum RMS input current.

Since step-down converters draw current from the input in pulses, the input current is squared and the height of each pulse is equal to the output current. The input capacitor must absorb all this switching current, whose RMS value can be up to the load current divided by two (worst case, with duty cycle of 50%). For this reason, the quality of these capacitors must be very high to minimize the power dissipation generated by the internal ESR, thereby improving system reliability and efficiency. The critical parameter is usually the RMS current rating, which must be higher than the RMS current flowing through the capacitor. The maximum RMS input current (flowing through the input capacitor) is:

#### **Equation 24**

$$
I_{RMS} = I_O \cdot \sqrt{D - \frac{2 \cdot D^2}{\eta} + \frac{D^2}{\eta^2}}
$$

where  $\eta$  is the expected system efficiency, D is the duty cycle and  $I<sub>O</sub>$  is the output DC current. Considering  $\eta = 1$ , this function reaches its maximum value at  $D = 0.5$  and the equivalent RMS current is equal to  $I<sub>O</sub>$  divided by 2. The maximum and minimum duty cycles are:

#### **Equation 25**

$$
D_{MAX} = \frac{V_{OUT} + V_F}{V_{INMIN} - V_{SW}}
$$

and

**Equation 26**

$$
D_{MIN} = \frac{V_{OUT} + V_F}{V_{INMAX} - V_{SW}}
$$





where  $\mathsf{V}_{\mathsf{F}}$  is the freewheeling diode forward voltage and  $\mathsf{V}_{\mathsf{SW}}$  the voltage drop across the internal PDMOS. Considering the range  $D_{MIN}$  to  $D_{MAX}$ , it is possible to determine the max. I<sub>RMS</sub> going through the input capacitor. Capacitors that can be considered are:

#### **Electrolytic capacitors**:

These are widely used due to their low price and their availability in a wide range of RMS current ratings.

The only drawback is that, considering ripple current rating requirements, they are physically larger than other capacitors.

#### **Ceramic capacitors**:

If available for the required value and voltage rating, these capacitors usually have a higher RMS current rating for a given physical dimension (due to very low ESR).

The drawback is the considerably high cost.

Tantalum capacitors:

Small tantalum capacitors with very low ESR are becoming more available. However, they can occasionally burn if subjected to very high current during charge.

Therefore, it is recommended to avoid this type of capacitor for the input filter of the device as they may be stressed by a high surge current when connected to the power supply.

<span id="page-22-1"></span>

| <b>Manufacturer</b> | <b>Series</b>       | Capacitor value $(\mu F)$ | Rated voltage (V) |
|---------------------|---------------------|---------------------------|-------------------|
| TAIYO YUDEN         | UMK325BJ106MM-T     |                           | 50                |
| <b>MURATA</b>       | GRM42-2 X7R 475K 50 | -4.7                      | 50                |

**Table 7. List of ceramic capacitors for the ST1CC40**

In case the selected capacitor is ceramic (so neglecting the ESR contribution), the input voltage ripple can be calculated as:

#### **Equation 27**

$$
V_{IN\;PP} \;=\; \frac{I_O}{C_{IN}\cdot f_{SW}}\cdot \left[\left(1-\frac{D}{\eta}\right)\cdot D + \frac{D}{\eta}\cdot (1-D)\right]
$$

### <span id="page-22-0"></span>**7.2 Layout considerations**

The layout of switching DC-DC converters is very important to minimize noise and interference. Power-generating portions of the layout are the main cause of noise and so high switching current loop areas should be kept as small as possible and lead lengths as short as possible.

High impedance paths (in particular the feedback connections) are susceptible to interference, so they should be as far as possible from the high current paths. A layout example is provided in [Figure 13](#page-23-1).

The input and output loops are minimized to avoid radiation and high frequency resonance problems. The feedback pin to the sensing resistor path must be designed as short as possible to avoid pick-up noise. Another important issue is the ground plane of the board. Since the package has an exposed pad, it is very important to connect it to an extended ground plane in order to reduce the thermal resistance junction-to-ambient.



DocID18279 Rev 7 23/38

The input capacitor, connected to VINSW, must be placed as close as possible to the device, to avoid spikes on VINSW due to the stray inductance and the pulsed input current. In order to prevent dynamic unbalance between VINSW and VINA, the trace connecting the VINA pin to the input must be derived from VINSW and designs local ceramic bypass capacitor  $(1 \mu)$  as close as possible to the VINA pin.

To increase the design noise immunity, different signal and power ground should be implemented in the layout (see *[Section 7.5: Application circuit](#page-27-0)*). The signal ground serves the small signal components, the device analog ground pin, the exposed pad and a small filtering capacitor connected to the  $V_{\text{INA}}$  pin. The power ground serves the device ground pin and the input filter. The different grounds are connected underneath the output capacitor. Neglecting the current ripple contribution, the current flowing through this component is constant during the switching activity and so this is the cleanest ground point of the buck application circuit.

<span id="page-23-1"></span>

**Figure 13. Layout example**

## <span id="page-23-0"></span>**7.3 Thermal considerations**

The dissipated power of the device is tied to three different sources:

Conduction losses due to the  $R_{DS(on)}$ , which are equal to:

#### **Equation 28**

$$
P_{ON} = R_{RDSON_HS} \cdot (I_{OUT})^2 \cdot D
$$

$$
P_{OFF} = R_{RDSON_LS} \cdot (I_{OUT})^2 \cdot (1 - D)
$$

where D is the duty cycle of the application. Note that the duty cycle is theoretically given by the ratio between  $V_{OUT}$  (n<sub>LED</sub>  $*$  V<sub>LED</sub> + 100 mV) and V<sub>IN</sub>, but in practice it is substantially higher than this value to compensate for the losses in the overall application. For this reason, the conduction losses related to the  $R_{DS(on)}$  increase compared to an ideal case.

24/38 DocID18279 Rev 7



Switching losses due to turning ON and OFF. These are derived using *[Equation 29](#page-24-1)*:

#### <span id="page-24-1"></span>**Equation 29**

$$
\mathsf{P}_{\mathsf{SW}} = \mathsf{V}_{\mathsf{IN}} \cdot \mathsf{I}_{\mathsf{OUT}} \cdot \frac{(\mathsf{T}_{\mathsf{RISE}} + \mathsf{T}_{\mathsf{FALL}})}{2} \cdot \mathsf{F}_{\mathsf{SW}} = \mathsf{V}_{\mathsf{IN}} \cdot \mathsf{I}_{\mathsf{OUT}} \cdot \mathsf{T}_{\mathsf{SW\_EQ}} \cdot \mathsf{F}_{\mathsf{SW}}
$$

where  $T<sub>RISE</sub>$  and  $T<sub>FALL</sub>$  represent the switching times of the power element that causes the switching losses when driving an inductive load (see Figure  $14$ ).  $T_{SW}$  is the equivalent switching time.

<span id="page-24-0"></span>



Quiescent current losses.

#### **Equation 30**

$$
\mathsf{P}_{\mathsf{Q}} = \mathsf{V}_{\mathsf{IN}} \cdot \mathsf{I}_{\mathsf{Q}}
$$

Example (see [Section : Example](#page-15-1)):

 $V_{IN}$  = 12 V,  $V_{FW~LED}$  = 3.5 V,  $n_{LED}$  = 2,  $I_{LED}$  = 700 mA

The typical output voltage is:

#### **Equation 31**

$$
V_{OUT} = n_{LED} \cdot V_{FW\_LED} + V_{FB} = 7.1V
$$

R<sub>DSON</sub> H<sub>S</sub> has a typical value of 95 mΩ and R<sub>DS(on)</sub> L<sub>S</sub> is 69 mΩ at 25 °C.

For the calculation we can estimate  $R_{DS(on)-HS} = 140$  m $\Omega$  and  $R_{DS(on)-LS} = 100$  m $\Omega$  as a consequence of  ${\sf T}_{\sf J}$  increase during the operation.

 $T_{SWFO}$  is approximately 12 ns.

 $I_Q$  has a typical value of 1.5 mA at  $V_{IN}$  = 12 V.



DocID18279 Rev 7 25/38

The overall losses are:

#### **Equation 32**

$$
P_{TOT} = R_{DS(on)\_HS} \cdot (I_{OUT})^2 \cdot D + R_{DS(on)\_LS} \cdot (I_{OUT})^2 \cdot (1 - D) + V_{IN} \cdot I_{OUT} \cdot f_{SW} \cdot T_{SW} + V_{IN} \cdot I_{Q}
$$

#### **Equation 33**

 ${\sf P}_{\sf TOT} = 0.14\cdot 0.7^2\cdot 0.6 + 0.1\cdot 0.7^2\cdot 0.4 + 12\cdot 0.7\cdot 12\cdot 10^{-9}\cdot 850\cdot 10^3 + 12\cdot 1.5\cdot 10^{-3}$   $\cong$  205mW

The junction temperature of the device is:

#### **Equation 34**

 $T_J = T_A + Rth_{J-A} \cdot P_{TOT}$ 

where  $T_A$  is the ambient temperature and  $Rth_{J-A}$  is the thermal resistance junction-toambient. The junction-to-ambient  $(Rth_{J-A})$  thermal resistance of the device assembled in HSO8 package and mounted on the board is about 40 °C/W.

Assuming the ambient temperature is around 40 °C, the estimated junction temperature is:

#### **Equation 35**

$$
T_J = 60 + 0.205 \cdot 40 \approx 68
$$
 °C

### <span id="page-25-0"></span>**7.4 Short-circuit protection**

In overcurrent protection mode, when the peak current reaches the current limit threshold, the device disables the power element and it is able to reduce the conduction time down to the minimum value (approximately 100 nsec typ.) to keep the inductor current limited. This is the pulse-by-pulse current limitation to implement the constant current protection feature.

In overcurrent condition, the duty cycle is strongly reduced and, in most applications, this is enough to limit the switch current to the current threshold.

The inductor current ripple during ON and OFF phases can be written as:

• ON phase

#### **Equation 36**

$$
\Delta I_{L\;TON} = \frac{V_{IN} - V_{OUT} - (DCR_L + R_{DS(on) \; HS}) \cdot I}{L}(T_{ON})
$$

OFF phase

#### **Equation 37**

 $\Delta I_{\text{L TON}} = \frac{-(V_{\text{OUT}} + (\text{DCR}_{\text{L}} + R_{\text{DS(on)}} \text{LS}) \cdot 1)}{1}$  $=\frac{-(\bullet_{\text{OUT}}\ \cdot\ \cdot_{\text{DS(on)}}\text{LS}^{\prime\ \cdot\ \cdot})(}{L}(T_{\text{OFF}})$ 

where  $\mathsf{DCR}_{\mathsf{L}}$  is the series resistance of the inductor.



The pulse-by-pulse current limitation is effective in implementing constant current protection when:

#### **Equation 38**

$$
\left|\Delta I_{L\text{ TON}}\right| \;=\; \left|\Delta I_{L\text{ TOFF}}\right|
$$

From *Equation 36* and *Equation 37* we can gather that the implementation of the constant current protection becomes more critical the lower the  $V_{OUT}$  is and the higher  $V_{IN}$  is.

In fact, in short-circuit condition the voltage applied to the inductor during the off-time becomes equal to the voltage drop across parasitic components (typically the DCR of the inductor and the  $R_{DS(on)}$  of the low-side switch) since  $V_{OUT}$  is negligible, while during  $T_{ON}$ the voltage applied at the inductor is maximized and it is approximately equal to  $V_{IN}$ .

In general, the worst case scenario is heavy short-circuit at the output with maximum input voltage. *Equation 36* and *Equation 37* in overcurrent conditions can be simplified to:

#### **Equation 39**

$$
\Delta I_{L \text{ TON}} = \frac{V_{IN} - (DCR_L + R_{DS(0n) \text{ HS}}) \cdot I}{L} (T_{ON \text{ MIN}}) \cong \frac{V_{IN}}{L} (90 \text{ ns})
$$

considering  $\textsf{T}_\mathsf{ON}$  that has already been reduced to its minimum. –( ) DCR R+ ⋅ I V

#### **Equation 40**

$$
\Delta I_{L\;TOFF} \;=\; \frac{-(DCR_L+R_{DS(on)\;LS})\cdot I}{L}(T_{SW}-90ns) \cong \frac{-(DCR_L+R_{DS(on)\;LS})\cdot I}{L}(1.18 \mu s)
$$

where  $T_{SW}$  = 1 /F<sub>SW</sub> and considering the nominal F<sub>SW</sub>.

At higher input voltage,  $\Delta I_L$  <sub>TON</sub> may be higher than  $\Delta I_L$  <sub>TOFF</sub> and so the inductor current may escalate. As a consequence, the system typically meets  $Equation 38$  at a current level higher than the nominal value thanks to the increased voltage drop across stray components. In most of the application conditions the pulse-by-pulse current limitation is effective to limit the inductor current. Whenever the current escalates, a second level current protection called "Hiccup mode" is enabled. Hiccup protection offers an additional protection against heavy short-circuit condition at very high input voltage even considering the spread of the minimum conduction time of the power element. If the hiccup current level (6.2 A typ.) is triggered, the switching activity is prevented for 12 cycles.

[Figure 15](#page-27-1) shows the operation of the constant current protection when a short-circuit is applied at the output at the maximum input voltage.



<span id="page-27-1"></span>



## <span id="page-27-0"></span>**7.5 Application circuit**

<span id="page-27-2"></span>

**Figure 16. Demonstration board application circuit**



<span id="page-28-0"></span>

| Reference      | <b>Part number</b> | <b>Description</b>                                                                                                     | <b>Manufacturer</b> |
|----------------|--------------------|------------------------------------------------------------------------------------------------------------------------|---------------------|
| C <sub>1</sub> |                    | 1 µF 25 V<br>(size 0805)                                                                                               |                     |
| C <sub>2</sub> | GRM31CR61E106KA12L | 10 µF 25 V<br>(size 1206)                                                                                              | Murata              |
| C <sub>3</sub> | GRM21BR71E225KA73L | 2.2 $\mu$ F 25 V<br>(size 0805)                                                                                        | Murata              |
| R1             |                    | 4.7 K $\Omega$ 5%<br>(size 0603)                                                                                       |                     |
| R <sub>2</sub> |                    | Not mounted                                                                                                            |                     |
| <b>Rs</b>      | ERJ14BSFR15U       | $0.15 \Omega$ 1%<br>(size 1206)                                                                                        | Panasonic           |
| L1             | XAL6060-223ME      | $22 \mu H$<br>$I_{\text{SAT}}$ = 5.6 A (30% drop) $I_{\text{RMS}}$ = 6.9 A (40 °C rise)<br>(size 6.36 x 6.56 x 6.1 mm) | Coilcraft           |

**Table 8. Component list**

### <span id="page-28-1"></span>**Figure 17. PCB layout (component side) VFQFPN8 package**





DocID18279 Rev 7 29/38

<span id="page-29-0"></span>

**Figure 18. PCB layout (bottom side) VFQFPN8 package**

**Figure 19. PCB layout (component side) SO8 package**

<span id="page-29-1"></span>

It is strongly recommended that the input capacitors are to be put as close as possible to the relative pins, see C1 and C2.



<span id="page-30-0"></span>

**Figure 20. PCB layout (bottom side) SO8 package**



DocID18279 Rev 7 31/38

AM12819v1

pğ.

P4

AM12821v1

# <span id="page-31-0"></span>**8 Typical characteristics**

<span id="page-31-1"></span>

<span id="page-31-3"></span>**Figure 23. Thermal shutdown protection Figure 24. Hiccup current protection**

<span id="page-31-4"></span><span id="page-31-2"></span>

<span id="page-31-6"></span>P1:freq(C1)<br>740.910 kHz

P2:freq(C1)<br>740.910 kHz

P3 --





<span id="page-31-5"></span>



## <span id="page-32-0"></span>**9 Package information**

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

<span id="page-32-1"></span>

**Figure 27. VFQFPN8 (4 x 4 x 1.08 mm) package outline**



DocID18279 Rev 7 33/38

<span id="page-33-1"></span>

### **Figure 28. SO8-BW package outline**

#### **Table 9. VFQFPN8 (4 x 4 x 1.08 mm) package mechanical data**

<span id="page-33-0"></span>



<span id="page-34-0"></span>

| rabic To: 000-D if package incondition data |                                    |      |      |  |
|---------------------------------------------|------------------------------------|------|------|--|
| Symbol                                      | Dimensions (mm)                    |      |      |  |
|                                             | Min.                               | Typ. | Max. |  |
| A                                           | 135                                |      | 1.75 |  |
| A1                                          | 0.10                               |      | 0.25 |  |
| A2                                          | 1.10                               |      | 1.65 |  |
| $\sf B$                                     | 0.33                               |      | 0.51 |  |
| $\mathbf C$                                 | 0.19                               |      | 0.25 |  |
| $D^{(1)}$                                   | 4.80                               |      | 5.00 |  |
| $\mathsf E$                                 | 3.80                               |      | 4.00 |  |
| e                                           |                                    | 1.27 |      |  |
| H                                           | 5.80                               |      | 6.20 |  |
| $\sf h$                                     | 0.25                               |      | 0.50 |  |
| L                                           | 0.40                               |      | 1.27 |  |
| k                                           | $0^\circ$ (min.), $8^\circ$ (max.) |      |      |  |
| ddd                                         |                                    |      | 0.10 |  |

**Table 10. SO8-BW package mechanical data**

1. Dimension D does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shouldn't exceed 0.15 mm (.006 inch) in total (both sides).



# <span id="page-35-0"></span>**10 Ordering information**

<span id="page-35-1"></span>





# <span id="page-36-0"></span>**11 Revision history**

<span id="page-36-1"></span>[Figure 16: Demonstration board application circuitFigure 16: Demonstration board application circuit](#page-27-2)



#### **Table 12. Document revision history**



#### **IMPORTANT NOTICE – PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2021 STMicroelectronics – All rights reserved



单击下面可查看定价,库存,交付和生命周期等信息

[>>STMicro\(意法半导体\)](https://www.oneyac.com/brand/1123.html)