

### **STP16DP05**

# Low voltage 16-bit constant current LED sink driver with outputs error detection

Datasheet - production data



#### **Features**

- Low voltage power supply down to 3 V
- 16 constant current output channels
- Adjustable output current through external resistor
- Short and open output error detection
- Serial data IN/Parallel data OUT
- 3.3 V micro driver-able
- Output current: 5-100 mA
- 30 MHz clock frequency
- Available in high thermal efficiency TSSOP exposed pad
- ESD protection 2.5 kV HBM, 200 V MM

### Description

The STP16DP05 is a monolithic, low voltage, low current power 16-bit shift register designed for

LED panel displays. The device contains a 16-bit serial-in, parallel-out shift register that feeds a 16-bit D-type storage register. In the output stage, sixteen regulated current sources were designed to provide 5-100 mA constant current to drive the LEDs. The STP16DP05 features open and short LED detections on the outputs. The STP16DP05 is backward compatible with STP16C/L596. The detection circuit checks 3 different conditions that can occur on the output line: short to GND, short to Vo or open line. The data detection results are loaded in the shift register and shifted out via the serial line output. The detection functionality is implemented without increasing the pin count number, through a secondary function of the output enable and latch pin (DM1 and DM2 respectively), a dedicated logic sequence allows the device to enter or leave from detection mode. Through an external resistor, users can adjust the STP16DP05 output current, controlling in this way the light intensity of LEDs, in addition, user can adjust LED's brightness intensity from 0 % to

100 % via OE/DM2 pin. The STP16DP05 guarantees a 20 V output driving capability,

allowing users to connect more LEDs in series. The high clock frequency, 30 MHz, makes the device suitable for high data rate transmission. The 3.3 V voltage supply is well useful for applications that interface any 3.3 V micro. Compared with a standard TSSOP package, the TSSOP exposed pad increases heat dissipation capability by a 2.5 factor.

**Table 1: Device summary** 

| Order code    | Package                             | Packing             |
|---------------|-------------------------------------|---------------------|
| STP16DP05MTR  | SO-24 (tape and reel)               | 1000 parts per reel |
| STP16DP05TTR  | TSSOP24 (tape and reel)             | 2500 parts per reel |
| STP16DP05XTTR | TSSOP24 exposed pad (tape and reel) | 2500 parts per reel |
| STP16DP05PTR  | QSOP-24                             | 2500 parts per reel |

November 2017 DocID13093 Rev 8 1/34

This is information on a product in full production.

www.st.com

# Contents

| 1 | Summa     | ry description                                    | 3            |
|---|-----------|---------------------------------------------------|--------------|
|   | 1.1       | Pin connection and description                    | 3            |
| 2 | Electric  | al ratings                                        | 4            |
|   | 2.1       | Absolute maximum ratings                          | 4            |
|   | 2.2       | Thermal data                                      | 4            |
|   | 2.3       | Recommended operating conditions                  | 5            |
| 3 | Electric  | al characteristics                                | 6            |
| 4 | Equival   | ent circuit and outputs                           | 8            |
| 5 | Timing    | diagrams                                          | 11           |
| 6 | Typical   | characteristics                                   | 14           |
| 7 | Detection | on mode functionality                             | 17           |
|   | 7.1       | Phase one: "entering in detection mode"           |              |
|   | 7.2       | Phase two: "error detection"                      |              |
|   | 7.3       | Phase three: "resuming to normal mode"            | 20           |
|   | 7.4       | Error detection conditions                        | 20           |
| 8 | Packag    | e information                                     | 23           |
|   | 8.1       | QSOP-24 package information                       | 24           |
|   | 8.2       | SO-24 package information                         | 26           |
|   | 8.3       | TSSOP24 package information                       | 27           |
|   | 8.4       | TSSOP24 exposed pad package information           | 29           |
|   | 8.5       | TSSOP24, TSSOP24 exposed pad and SO-24 packing in | nformation31 |
| 9 | Revisio   | n history                                         | 33           |

### 1 Summary description

**Table 2: Typical current accuracy** 

| Output voltage | Current a    | accuracy    | Quitnut ourrent | V <sub>DD</sub> | Tomporeture |
|----------------|--------------|-------------|-----------------|-----------------|-------------|
| Output voltage | Between bits | Between ICs | Output current  | V DD            | Temperature |
| ≥ 1.3 V        | ±1.5 %       | ±5 %        | 20 to 100 mA    | 3.3 V to 5 V    | 25 °C       |

# 1.1 Pin connection and description

Figure 1: Pin connection





The exposed pad should be electrically connected to a metal land electrically isolated or connected to ground

**Table 3: Pin description** 

| Pin n° | Symbol   | Name and function                                                                      |
|--------|----------|----------------------------------------------------------------------------------------|
| 1      | GND      | Ground terminal                                                                        |
| 2      | SDI      | Serial data input terminal                                                             |
| 3      | CLK      | Clock input terminal                                                                   |
| 4      | LE-DM1   | Latch input terminal - detect mode 1 (see operation principle)                         |
| 5-20   | OUT 0-15 | Output terminal                                                                        |
| 21     | OE-DM2   | Input terminal of output enable (active low) - detect mode 1 (see operation principle) |
| 22     | SDO      | Serial data out terminal                                                               |
| 23     | R-EXT    | Input terminal of an external resistor for constant current programing                 |
| 24     | $V_{DD}$ | Supply voltage terminal                                                                |



DocID13093 Rev 8

Electrical ratings STP16DP05

### 2 Electrical ratings

### 2.1 Absolute maximum ratings

Stressing the device above the rating listed in the "absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 4: Absolute maximum ratings

| Symbol           | Parameter            | Value                   | Unit |
|------------------|----------------------|-------------------------|------|
| $V_{DD}$         | Supply voltage       | 0 to 7                  | V    |
| Vo               | Output voltage       | -0.5 to 20              | V    |
| lo               | Output current       | 100                     | mΑ   |
| Vı               | Input voltage        | -0.4 to V <sub>DD</sub> | ٧    |
| I <sub>GND</sub> | GND terminal current | 1600                    | mA   |
| f <sub>CLK</sub> | Clock frequency      | 50                      | MHz  |

### 2.2 Thermal data

Table 5: Thermal data

| Symbol           | Parame                       | Value                   | Unit        |      |
|------------------|------------------------------|-------------------------|-------------|------|
| T <sub>OPR</sub> | Operating temperature range  |                         | -40 to +125 | °C   |
| T <sub>STG</sub> | Storage temperature range    | -55 to +150             | ç           |      |
|                  |                              | SO-24                   | 42.7        | °C/W |
| В                | Thermal resistance junction- | TSSOP24                 | 55          | °C/W |
| $R_{thJA}$       | ambient                      | TSSOP24 exposed pad (1) | 37.5        | °C/W |
|                  |                              | QSOP-24                 | 55          | °C/W |

#### Notes:

<sup>(1)</sup>The exposed pad should be soldered directly to the PCB to realize the thermal benefits.

STP16DP05 Electrical ratings

# 2.4 Recommended operating conditions

Table 6: Recommended operating conditions

| Symbol            | Parameter            | Test condition                   | Min.         | Тур. | Max.                 | Unit |
|-------------------|----------------------|----------------------------------|--------------|------|----------------------|------|
| V <sub>DD</sub>   | Supply voltage       |                                  | 3.0          | -    | 5.5                  | V    |
| Vo                | Output voltage       |                                  |              | -    | 20                   | V    |
| lo                | Output current       | OUTn                             | 5            | -    | 100                  | mA   |
| Іон               | Output current       | SERIAL-OUT                       |              | -    | +1                   | mA   |
| loL               | Output current       | SERIAL-OUT                       |              | -    | -1                   | mA   |
| V <sub>IH</sub>   | Input voltage        |                                  | $0.7~V_{DD}$ | -    | V <sub>DD</sub> +0.3 | V    |
| VIL               | Input voltage        |                                  | -0.3         | -    | 0.3 V <sub>DD</sub>  | V    |
| t <sub>wLAT</sub> | LE\DM1 pulse width   |                                  | 6            | -    |                      | ns   |
| twclk             | CLK pulse width      |                                  | 8            | -    |                      | ns   |
| t <sub>wEN</sub>  | OE/DM2 pulse width   | V <sub>DD</sub> = 3.0 V to 5.0 V | 100          | -    |                      | ns   |
| tsetup(d)         | Setup time for DATA  |                                  | 10           | -    |                      | ns   |
| thold(d)          | Hold time for DATA   |                                  | 5            | -    |                      | ns   |
| tsetup(L)         | Setup time for LATCH |                                  | 10           | -    |                      | ns   |
| fclk              | Clock frequency      | Cascade operation (1)            |              | -    | 30                   | MHz  |

#### Notes:

<sup>&</sup>lt;sup>(1)</sup>If the device is connected in cascade, it may not be possible achieve the maximum data transfer. Please consider the timings carefully.

Electrical characteristics STP16DP05

### 3 Electrical characteristics

 $V_{DD} = 3.3 \text{ V}$  to 5 V, T = 25 °C, unless otherwise specified

**Table 7: Electrical characteristics** 

| Symbol                | Parameter                                        | Test conditions                                                 | Min.                               | Тур.  | Max.                | Unit |
|-----------------------|--------------------------------------------------|-----------------------------------------------------------------|------------------------------------|-------|---------------------|------|
| VIH                   | Input voltage high level                         |                                                                 | 0.7 V <sub>DD</sub>                |       | $V_{DD}$            | V    |
| VIL                   | Input voltage low level                          |                                                                 | GND                                |       | 0.3 V <sub>DD</sub> | V    |
| I <sub>OH</sub>       | Output leakage current                           | V <sub>OH</sub> = 20 V                                          |                                    |       | 1                   | μΑ   |
| Vol                   | Output voltage (serial-OUT)                      | I <sub>OL</sub> = 1 mA                                          |                                    |       | 0.4                 | V    |
| Vон                   | Output voltage (serial-OUT)                      | I <sub>OH</sub> = -1 mA                                         | $V_{OH} - V_{DD} = -0.4 \text{ V}$ |       |                     | V    |
| l <sub>OL1</sub>      |                                                  | $V_O = 0.3 \text{ V}$<br>$R_{EXT} = 3.9 \text{ k}\Omega$        | 4.25                               | 5     | 5.75                |      |
| I <sub>OL2</sub>      | Output current                                   | $V_O = 0.3 \text{ V}$<br>$R_{EXT} = 970 \Omega$                 | 19                                 | 20    | 21                  | mA   |
| I <sub>OL3</sub>      |                                                  | V <sub>O</sub> = 1.3 V<br>R <sub>EXT</sub> = 190 Ω              | 96                                 | 100   | 104                 |      |
| Δl <sub>OL1</sub>     |                                                  | $V_0 = 0.3 \text{ V}$<br>$R_{\text{EXT}} = 3.9 \text{ k}\Omega$ |                                    | ± 5   | ± 8                 |      |
| Δl <sub>OL2</sub>     | Output current error between bit (all output ON) | $V_O = 0.3 \text{ V}$<br>$R_{EXT} = 970 \Omega$                 |                                    | ± 1.5 | ± 3                 | %    |
| Δlol3                 |                                                  | $V_O = 1.3 \text{ V}$<br>$R_{EXT} = 190 \Omega$                 |                                    | ± 1.2 | ± 3                 |      |
| R <sub>SIN(up)</sub>  | Pull-up resistor                                 |                                                                 | 150                                | 300   | 600                 | ΚΩ   |
| Rsin(down)            | Pull-down resistor                               |                                                                 | 100                                | 200   | 400                 | ΚΩ   |
| I <sub>DD(OFF1)</sub> | Supply ourrant (OEE)                             | R <sub>EXT</sub> = 970 OUT 0 to 15 = OFF                        |                                    | 5     | 6                   |      |
| I <sub>DD(OFF2)</sub> | Supply current (OFF)                             | R <sub>EXT</sub> = 240 OUT 0 to 15 = OFF                        |                                    | 13    | 14                  | mA   |
| I <sub>DD(ON1)</sub>  | Supply current (ON)                              | R <sub>EXT</sub> = 970 OUT 0 to 15 = ON                         |                                    | 6     | 7                   | IIIA |
| I <sub>DD(ON2)</sub>  | Supply current (ON)                              | R <sub>EXT</sub> = 240 OUT 0 to 15 = ON                         |                                    | 13.5  | 14.5                |      |
| Thermal               | Thermal protection (1)                           |                                                                 |                                    | 170   |                     | °C   |

#### Notes:

 $<sup>^{(1)}</sup>$ Guaranteed by design (not tested). The thermal protection switches OFF only the outputs current.

 $V_{DD} = 5 \text{ V}, T = 25 ^{\circ}\text{C}, \text{ unless otherwise specified.}$ 

**Table 8: Switching characteristics** 

| Symbol            | Parameter                                    | Test condition                                                                                  |                                                 | Min. | Тур.       | Max.       | Unit |
|-------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------|------|------------|------------|------|
|                   | Propagation delay time,                      |                                                                                                 | V <sub>DD</sub> = 3.3 V                         | -    | 40         | 65         |      |
| t <sub>PLH1</sub> | CLK - OUTn , LE/DM1 = H, OE/DM2 = L          |                                                                                                 | V <sub>DD</sub> = 5 V                           | -    | 20         | 30         | ns   |
|                   | Propagation delay time,                      |                                                                                                 | V <sub>DD</sub> = 3.3 V                         | -    | 51         | 77         |      |
| t <sub>PLH2</sub> | LE/DM1 - OUTn , OE/DM2<br>= L                |                                                                                                 | V <sub>DD</sub> = 5 V                           | -    | 32         | 47         | ns   |
|                   | Propagation delay time,                      |                                                                                                 | V <sub>DD</sub> = 3.3 V                         | -    | 49         | 77         |      |
| t <sub>PLH3</sub> | OE/DM2 - OUTn ,<br>LE/DM1 = H                |                                                                                                 | V <sub>DD</sub> = 5 V                           | -    | 27         | 41         | ns   |
| 4                 | Propagation delay time,                      |                                                                                                 | V <sub>DD</sub> = 3.3 V                         | -    | 21.5       | 32         | no   |
| <b>t</b> PLH      | CLK-SDO                                      |                                                                                                 | $V_{DD} = 5 V$                                  | -    | 14.5       | 21.5       | ns   |
|                   | Propagation delay time,                      | $V_{IH} = V_{DD}$ $V_{IL} = GND$                                                                | V <sub>DD</sub> = 3.3 V                         | -    | 15         | 25         |      |
| t <sub>PHL1</sub> | CLK - OUTn, $LE/DM1 = H$ , $OE/DM2 = L$      | $C_L = 10 \text{ pF}$ $I_O = 20 \text{ mA}$ $V_L = 3.0 \text{ V}$ $R_{EXT} = 1 \text{ K}\Omega$ | V <sub>DD</sub> = 5 V                           | -    | 11         | 14.5       | ns   |
|                   | Propagation delay time,                      | R <sub>L</sub> = 60 Ω                                                                           | V <sub>DD</sub> = 3.3 V                         | -    | 13         | 20         |      |
| t <sub>PHL2</sub> | LE/DM1 - OUTn , OE/DM2 = L                   |                                                                                                 | V <sub>DD</sub> = 5 V                           | -    | 9          | 12.5       | ns   |
|                   | Propagation delay time,                      |                                                                                                 | V <sub>DD</sub> = 3.3 V                         | -    | 11.5       | 18         |      |
| t <sub>PHL3</sub> | OE/DM2 - OUTn ,<br>LE/DM1 = H                |                                                                                                 | V <sub>DD</sub> = 5 V                           | -    | 8.5        | 12         | ns   |
|                   | Propagation delay time,                      |                                                                                                 | V <sub>DD</sub> = 3.3 V                         | -    | 25.5       | 38         |      |
| t <sub>PHL</sub>  | CLK-SDO                                      |                                                                                                 | $V_{DD} = 5 V$                                  | 1    | 17.5       | 25         | ns   |
| ton               | Output fall time 10~90 % of                  |                                                                                                 | $V_{DD} = 3.3 \text{ V}$                        | -    | 34         | 53.5       | ns   |
| ton               | voltage waveform                             |                                                                                                 | $V_{DD} = 5 V$                                  | -    | 12.5       | 18.5       | 113  |
| toff              | Output rise time 90~10 % of voltage waveform |                                                                                                 | $V_{DD} = 3.3 \text{ V}$ $V_{DD} = 5 \text{ V}$ | -    | 5.5<br>4.5 | 8.5<br>6.5 | ns   |
| t <sub>r</sub>    | CLK rise time <sup>(1)</sup>                 |                                                                                                 |                                                 | -    |            | 5000       | ns   |
| t <sub>f</sub>    | CLK fall time <sup>(1)</sup>                 |                                                                                                 |                                                 | -    |            | 5000       | ns   |

#### Notes:



<sup>&</sup>lt;sup>(1)</sup>In order to achieve high cascade data transfer, please consider tr/tf timings carefully.

# 4 Equivalent circuit and outputs

Figure 2: OE\DM2 terminal



Figure 3: LE\DM1 terminal



Figure 4: CLK, SDI terminal



Figure 5: SDO terminal



577

DocID13093 Rev 8

Figure 6: Block diagram OUTO **OUT15 OUT14** V<sub>DD</sub> UVLO R-EXT I-REG ⊗ ↓ Thermal Shutdown Open/Short circuit detector OE/DM2 Output Enable Control Logic 16X Data Latch SDI 16X Shift Latch SD0 CLK AMG190420161000MT

 $\overline{\Delta}$ 

STP16DP05 Timing diagrams

### 5 Timing diagrams

Table 9: Truth table

| CLOCK | LE\DM1 | OE/DM2 | SERIAL-IN | OUT0OUT7OUT15        | SDO     |
|-------|--------|--------|-----------|----------------------|---------|
| _ -   | Н      | L      | Dn        | Dn Dn - 7 Dn -15     | Dn - 15 |
| _ -   | L      | L      | Dn + 1    | No change            | Dn - 14 |
| _ -   | Н      | L      | Dn + 2    | Dn + 2 Dn - 5 Dn -13 | Dn - 13 |
| - _   | Х      | L      | Dn + 3    | Dn + 2 Dn - 5 Dn -13 | Dn - 13 |
| - _   | Х      | Н      | Dn + 3    | OFF                  | Dn - 13 |



OUTn = ON when Dn = H OUTn = OFF when Dn = L

Figure 7: Timing diagram





- 1 Latch and output enable are level sensitive and ARE NOT synchronized with rising-or-falling edge of CLK signal.
- 2 When LE terminal is low level, the latch circuits hold previous set of data.
- 3 When LE terminal is at high level, the latch circuits refresh new set of data from SDI chain.
- 4 When OE terminal is at low level, the output terminals Out0 to Out15 respond to data in the latch circuits, either '1' for ON or '0' for OFF.
- 5 When OE terminal is at high level, all output terminals will be switched OFF.

577

DocID13093 Rev 8

Timing diagrams STP16DP05

Figure 8: Clock, serial-in, serial-out



57

Figure 9: Clock, serial-in, latch, enable, outputs



Figure 10: Outputs



# **6** Typical characteristics

4500 4000 3500

**Rext (Ohm)** 25000 25000 1500

1000 500 0

0

10

20

50

Iset (mA)

60

70

80

AMG190420161131MT

Figure 11: Output current-Rext resistor

Table 10: Output current-Rext resistor

40

30

| Rext (Ω) | Output current (mA) |
|----------|---------------------|
| 976      | 20                  |
| 780      | 25                  |
| 652      | 30                  |
| 560      | 35                  |
| 488      | 40                  |
| 433      | 45                  |
| 389      | 50                  |
| 354      | 55                  |
| 325      | 60                  |
| 300      | 65                  |
| 278      | 70                  |
| 259      | 75                  |
| 241      | 80                  |
| 229      | 85                  |
| 215      | 90                  |

#### Conditions:

Temperature = 25 °C,  $V_{DD}$  = 3.3 V; 5.0 V,  $I_{SET}$  = 3 mA; 5 mA; 10 mA; 20 mA; 50 mA; 80 mA.

14/34 DocID13093 Rev 8

Figure 12: ISET vs drop out voltage (Vdrop)



Table 11: I<sub>SET</sub> vs drop out voltage (V<sub>drop</sub>)

| lout (mA) | Avg @ 3.0 V | Avg @ 5.0 V |
|-----------|-------------|-------------|
| 3         | 19.33       | 22.66       |
| 5         | 36.67       | 40.33       |
| 10        | 77.33       | 80          |
| 20        | 158.67      | 157.33      |
| 50        | 406         | 406         |
| 80        | 692         | 668         |

Figure 13: IDD ON/OFF



CS17640  $P_D(W)$ 3.5 3.0 2.5 DIP TSSOP EXP-PAD 2.0 1.5 SOP 1.0 0.5 **TSSOP** 0 └ 25 50 75 T<sub>P</sub>(°C) 100 125 AMG220220170901MT

Figure 14: Power dissipation vs temperature package



The exposed pad should be soldered to the PBC to realize the thermal benefits.

### 7 Detection mode functionality

### 7.1 Phase one: "entering in detection mode"

From the "normal mode" condition the device can switch to the "error mode" by a logic sequence on the  $\overline{\text{OE}/\text{DM2}}$  and LE/DM1 pins as showed in the following table and diagram:

Table 12: Entering in detection truth table

| CLK    | 1° | 2° | 3° | 4° | 5° |
|--------|----|----|----|----|----|
| OE/DM2 | Н  | L  | Н  | Н  | Н  |
| LE/DM1 | L  | L  | L  | Н  | L  |

Figure 15: Entering in detection timing diagram



After these five CLK cycles the device goes into the "error detection mode" and at the 6<sup>th</sup> rise front of CLK the SDI data are ready for the sampling.

#### 7.2 Phase two: "error detection"

The 16 data bits must be set "1" in order to set ON all the outputs during the detection. The data are latched by LE/DM1 and after that the outputs are ready for the detection process.

When the micro controller switches the  $\overline{OE/DM2}$  to LOW, the device drives the LEDs in order to analyze if an OPEN or SHORT condition has occurred.



Figure 16: Detection diagram

The LEDs status will be detected at least in 1 microsecond and after this time the microcontroller sets  $\overline{\text{OE/DM2}}$  in HIGH state and the output data detection result will go to the microprocessor via SDO.

Detection mode and normal mode use both the same format data. As soon as all the detection data bits are available on the serial line, the device may go back to normal mode of operation. To re-detect the status the device must go back in normal mode and reentering in error detection mode.

577



Figure 17: Timing example for open and/or short detection



### 7.3 Phase three: "resuming to normal mode"

The sequence for re-entering in normal mode is showed in the following table and diagram:

Table 13: Resuming to normal mode timing diagram

| CLK    | 1° | 2° | 3° | 4° | 5° |
|--------|----|----|----|----|----|
| OE/DM2 | Н  | L  | Н  | Н  | Н  |
| LE/DM1 | L  | L  | L  | L  | L  |



For proper device operation the "Entering in detection" sequence must be follow by a "resume mode" sequence, it is not possible to insert consecutive equal sequence.

#### 7.4 Error detection conditions

 $V_{DD}$  = 3.3 to 5 V temperature range -40 to 125 °C

**Table 14: Detection conditions** 

| SW-1<br>or<br>SW-3b | Open line or output short to GND detected | ==> l <sub>ODEC</sub> ≤ 0.5 x l <sub>O</sub> | No error<br>detected | ==> I <sub>ODEC</sub> ≥ 0.5 x I <sub>O</sub> |
|---------------------|-------------------------------------------|----------------------------------------------|----------------------|----------------------------------------------|
| SW-2<br>or<br>SW-3a | Short on LED or short to V-LED detected   | ==> V <sub>0</sub> ≥ 2.4 V                   | No error detected    | ==> V <sub>0</sub> ≤ 2.2 V                   |



Where:  $I_0$  = the output current programmed by the R<sub>EXT</sub>,  $I_{ODEC}$  = the detected output current in detection mode.

Figure 18: Detection circuit



577

The OE/DM2 Pulse put the device from EDM to Normal

AMG190420161410MT

After OE/DM2 signal turn High the SDO pin show the results of Error Detection (Open or Short in this case)

During the error detection are necessary at least 2 CLK signal plus oneat the end 16 CLK pulse are required to load the data setting 1 into shift register Every CLK pulse shows the results of single Output results:Out15;14; 13 etc. etc

Figure 19: Error detection sequence

577

The LE/DM1 pulse latch the data

loaded during the previous state

LE/DM1 and OE/DM2 Key Sequence necessary to Enter in EDM

STP16DP05 Package information

### 8 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark.



DocID13093 Rev 8 23/34

### 8.1 QSOP-24 package information

Figure 20: QSOP-24 package outline



Table 15: QSOP-24 mechanical data

| Dim.   |      | mm    |       |
|--------|------|-------|-------|
| Dilli. | Min. | Тур.  | Max.  |
| А      | 1.54 | 1.62  | 1.73  |
| A1     | 0.10 | 0.15  | 0.25  |
| A2     |      | 1.47  |       |
| b      | 0.20 |       | 0.31  |
| С      | 0.17 |       | 0.254 |
| D      | 8.56 | 8.66  | 8.76  |
| Е      | 5.80 | 6.00  | 6.20  |
| E1     | 3.80 | 3.91  | 4.01  |
| е      |      | 0.635 |       |
| L      | 0.40 | 0.635 | 0.89  |
| h      | 0.25 | 0.33  | 0.41  |
| <      | 0°   |       | 8°    |

# 8.2 SO-24 package information

Figure 21: SO-24 package outline



Table 16: SO-24 mechanical data

| Di   |       | mm   |       |
|------|-------|------|-------|
| Dim. | Min.  | Тур. | Max.  |
| A    | 2.35  |      | 2.65  |
| A1   | 0.10  |      | 0.30  |
| В    | 0.33  |      | 0.51  |
| С    | 0.23  |      | 0.32  |
| D    | 15.20 |      | 15.60 |
| Е    | 7.40  |      | 7.60  |
| е    |       | 1.27 |       |
| Н    | 10.00 |      | 10.65 |
| h    | 0.25  |      | 0.75  |
| L    | 0.40  |      | 1.27  |
| k    | 0     |      | 8     |
| ddd  |       |      | 0.10  |

# 8.3 TSSOP24 package information

Figure 22: TSSOP24 package outline





Table 17: TSSOP24 mechanical data

| Dim. |      | mm       |      |
|------|------|----------|------|
| Dim. | Min. | Тур.     | Max. |
| А    |      |          | 1.1  |
| A1   | 0.05 |          | 0.15 |
| A2   |      | 0.9      |      |
| b    | 0.19 |          | 0.30 |
| С    | 0.09 |          | 0.20 |
| D    | 7.7  |          | 7.9  |
| Е    | 4.3  |          | 4.5  |
| е    |      | 0.65 BSC |      |
| Н    | 6.25 |          | 6.5  |
| K    | 0°   |          | 8°   |
| L    | 0.50 |          | 0.70 |

STP16DP05 Package information

# 8.4 TSSOP24 exposed pad package information

Figure 23: TSSOP24 exposed pad package outline





Table 18: TSSOP24 exposed pad mechanical data

|      |      | mm   |      |
|------|------|------|------|
| Dim. | Min. | Тур. | Max. |
| A    |      |      | 1.20 |
| A1   |      |      | 0.15 |
| A2   | 0.80 | 1.00 | 1.05 |
| b    | 0.19 |      | 0.30 |
| С    | 0.09 |      | 0.20 |
| D    | 7.70 | 7.80 | 7.90 |
| D1   | 4.80 | 5.00 | 5.2  |
| E    | 6.20 | 6.40 | 6.60 |
| E1   | 4.30 | 4.40 | 4.50 |
| E2   | 3.00 | 3.20 | 3.40 |
| е    |      | 0.65 |      |
| L    | 0.45 | 060  | 0.75 |
| L1   |      | 1.00 |      |
| k    | 0°   |      | 8°   |
| aaa  |      |      | 0.10 |

STP16DP05 Package information

# 8.5 TSSOP24, TSSOP24 exposed pad and SO-24 packing information

Figure 24: TSSOP24, TSSOP24 exposed pad and SO-24 reel outline



Table 19: TSSOP24 and TSSOP24 exposed pad tape and reel mechanical data

| Dim.   | ·    | mm   |      |
|--------|------|------|------|
| Dilli. | Min. | Тур. | Max. |
| А      |      | -    | 330  |
| С      | 12.8 | -    | 13.2 |
| D      | 20.2 | -    |      |
| N      | 60   | -    |      |
| Т      |      | -    | 22.4 |
| Ao     | 6.8  | -    | 7    |
| Во     | 8.2  | -    | 8.4  |
| Ko     | 1.7  | -    | 1.9  |
| Po     | 3.9  | -    | 4.1  |
| Р      | 11.9 | -    | 12.1 |

Table 20: SO-24 tape and reel mechanical data

| Dim. |      | mm   |      |
|------|------|------|------|
| Dim. | Min. | Тур. | Max. |
| Α    |      | -    | 330  |
| С    | 12.8 | -    | 13.2 |
| D    | 20.2 | -    |      |
| N    | 60   | -    |      |
| Т    |      | -    | 30.4 |
| Ao   | 10.8 | -    | 11.0 |
| Во   | 15.7 | -    | 15.9 |
| Ko   | 2.9  | -    | 3.1  |
| Po   | 3.9  | -    | 4.1  |
| Р    | 11.9 | -    | 12.1 |

STP16DP05 Revision history

# 9 Revision history

Table 21: Document revision history

| Date        | Revision | Changes                                                                                                                                                                                     |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9-Jan-2007  | 1        | First release                                                                                                                                                                               |
| 21-May-2007 | 2        | Updated Table 7 on page 7                                                                                                                                                                   |
| 10-Jul-2007 | 3        | Updated Table 9: Truth table on page 11                                                                                                                                                     |
| 28-Feb-2008 | 4        | Updated Table 15: TSSOP24 exposed-pad on page 23 Added QSOP-24 package information Table 14 and Figure 21 on page 24                                                                        |
| 23-Oct-2009 | 5        | Updated Figure 7 on page 11, Chapter 3 on page 7                                                                                                                                            |
| 20-Jan-2010 | 6        | Updated Table 5 on page 5                                                                                                                                                                   |
| 17-Jun-2014 | 7        | Updated Section 8: Package mechanical data. Added Section 9: Packaging mechanical data. Minor text changes.                                                                                 |
| 07-Nov-2017 | 8        | Updated Figure 5: "SDO terminal", Figure 8: "Clock, serial-in, serial-out", Figure 9: "Clock, serial-in, latch, enable, outputs" and Section 8: "Package information".  Minor text changes. |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics - All rights reserved



### 单击下面可查看定价,库存,交付和生命周期等信息

### >>STMicro(意法半导体)