

## Adaptive synchronous rectification controller for LLC resonant converter



#### SSOP10

Product status link

SRK2001

**Product summary** 

SRK2001

Order code

**Package** 

**Packing** 

#### **Features**

- Secondary side synchronous rectification controller optimized for LLC resonant converter
- Dual gate driver for N-channel MOSFET
- Adaptive turn-off logic
- · Turn-on logic with adaptive masking time
- Auto-compensation of parasitic inductance
- Low consumption mode: 50 μA quiescent current
- V<sub>CC</sub> operating voltage range 4.5 V to 32 V
   High voltage drain-to-source Kelvin sensing for each SR MOSFET
- 35 ns total delay at turn-off
- · Protection against current reversal
- · Safe management of load transient, light-load and startup conditions
- Intelligent automatic sleep mode at light-load with user programmable enter/exit load levels, with soft transitions and function disable
- · Programmable exit load levels from burst mode
- Compatible with standard level MOSFET
- SSOP10 package

#### **Applications**

- · AC-DC adapters
- All-in-one PC
- High-end flat panel TV
- 80+/85+ compliant ATX SMPS
- 90+/92+ compliant SERVER SMPS
- Industrial SMPS

#### Tube Tape & Reel

SRK2001TR



SSOP10

#### **Description**

The SRK2001 controller implements a control scheme specific for secondary side synchronous rectification in LLC resonant converters that use a transformer with center tap secondary winding for full wave rectification.

It provides two high current gate drive outputs, each capable of directly driving one or more N-channel power MOSFET. Each gate driver is controlled separately and an interlock logic circuit prevents the two synchronous rectifier MOSFET from conducting simultaneously.

The control scheme ensures that each synchronous rectifier is switched ON as the corresponding half-winding starts conducting and OFF as its current falls to zero.

The turn-on logic with adaptive masking time and adaptive turn-off logic allow maximizing the conduction time of the SR MOSFET, eliminating the need for a parasitic inductance compensation circuit.

The low consumption mode of the device allows meeting the most stringent requirements for converter power consumption in light-load and no-load conditions.

A very low external component count is required when using this device.



## 1 Block diagrams

Figure 1. Internal block diagram DVS1 **UVLO** ] vcc HV SVS1 CLAMP **POWER** MANAGEMENT and  $V_{BUS}$ SWITCH **GND** DVS2 SVS2 **TIMERS COMPARATORS** EN ON ZCD OFF ADC **ADAPTIVE ADAPTIVE** PROG [ ON-TIME OFF-TIME CK **CONTROL LOGIC** GD2 DRIVER GD1 🖵 DRIVER

Figure 2. Typical system block diagram





## 2 Pin connections and functions

Figure 3. Pin connections (top view)

**Table 1. Pin functions** 

| No.      | Name           | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | VCC            | Supply voltage of the device. A bypass capacitor to GND located as close to IC pins as possible helps to obtain a clean supply voltage for the internal control circuitry and acts as an effective energy buffer for the pulsed gate drive currents.                                                                                                                                                                                                                                                                                                                            |
| 2        | GND            | Return of the device bias current and return of the gate drive currents. Route this pin to the common point where the source terminals of both synchronous rectifier MOSFET are connected.                                                                                                                                                                                                                                                                                                                                                                                      |
| 3 (8)    | GD1<br>(GD2)   | Gate driver output for section 1 (2). Each totem pole output stage is able to drive power MOSFET with high peak current levels. To avoid excessive gate voltages when the device is supplied with a high V <sub>CC</sub> , the high-level voltage of these pins is clamped to about 11 V. The pin has to be connected directly to the SR MOSFET gate terminal.                                                                                                                                                                                                                  |
| 4 (7)    | SVS1<br>(SVS2) | Source voltage sensing for section 1 (2): it is the reference voltage of the corresponding drain sensing signal on the DVS1,2 pin. These pins have to be connected directly to the respective source terminals of the corresponding synchronous rectifier MOSFET.                                                                                                                                                                                                                                                                                                               |
| 5<br>(6) | DVS1<br>(DVS2) | Drain voltage sensing for section 1 (2). These pins have to be connected to the respective drain terminals of the corresponding synchronous rectifier MOSFET using a series resistor of 100 $\Omega$ .                                                                                                                                                                                                                                                                                                                                                                          |
| 9        | PROG           | Programming pin for conduction duty cycle on sleep mode entry/exit. A resistor connected from this pin to GND, supplied by an internal precise current source, sets a voltage V <sub>PROG</sub> ; depending on this voltage level, during the startup phase, the user can chose, according to the application requirements, the proper sleep mode or burst mode exiting the conduction duty cycle among the ones contained into two internal lookup tables (the values are predefined inside Table 5, Table 6 and Table 7). SeeTable 4 for the proper choice of resistor value. |
|          |                | Enable pin function with internal pull-up and current source capability:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          | EN             | <ul> <li>Automatic sleep mode function enable/disable: the sleep mode is disabled if the pin voltage is detected<br/>above an internal threshold (V<sub>SM_off</sub>) during the startup phase.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                      |
| 10       |                | $-$ Remote ON/OFF: during run the mode, when the pin voltage is sensed below the internal threshold $V_{\text{EN\_OFF}}$ , the controller stops operating and enters a low consumption state; it resumes operation if the pin voltage exceeds the threshold $V_{\text{EN\_ON}}$ .                                                                                                                                                                                                                                                                                               |
|          |                | <ul> <li>During the startup phase, the pin voltage level allows selection of the predefined conduction duty cycle for sleep mode entering. A resistor connected from this pin to GND, supplied by an internal precise current source allows the user for this choice (two predefined values). See Table 4 to find the appropriate resistor value.</li> </ul>                                                                                                                                                                                                                    |



# 3 Absolute maximum ratings

Table 2. Absolute maximum ratings

| Symbol            | Pin  | Parameter                                                            | Value                    | Unit |
|-------------------|------|----------------------------------------------------------------------|--------------------------|------|
| V <sub>CC</sub>   | 1    | DC supply voltage                                                    | -0.3 to V <sub>CCZ</sub> | V    |
| I <sub>CCZ</sub>  | 1    | Internal Zener maximum current (V <sub>CC</sub> = V <sub>CCZ</sub> ) | 25                       | mA   |
| V <sub>PROG</sub> | 10   | PROG pin voltage rating                                              | -0.3 to 3.3              | V    |
| V <sub>EN</sub>   | 9    | EN pin voltage rating                                                | -0.3 to 3.3              | V    |
| DVS1,2            | 5, 6 | Drain sense voltage referred to source SVS1,2                        | -3 to 90                 | V    |
| SVS1,2            | 4, 7 | Source sense voltage referred to GND                                 | -3 to 3                  | V    |

Stressing the device above the rating listed in Table 2 may cause permanent damage to the device. Exposure to absolute maximum rated conditions may affect device reliability.



## 4 Thermal data

Table 3. Thermal data

| Symbol                                                         | Parameter                                                    | Value      | Unit |
|----------------------------------------------------------------|--------------------------------------------------------------|------------|------|
| R <sub>th j-amb</sub>                                          | Max. thermal resistance, junction to ambient <sup>(1)</sup>  | 130        | °C/W |
| R <sub>th j-case</sub>                                         | Max. thermal resistance, junction to case top <sup>(1)</sup> | 10         | °C/W |
| P <sub>tot</sub> Power dissipation at T <sub>amb</sub> = 50 °C |                                                              | 0.75       | W    |
| T <sub>j</sub>                                                 | Junction temperature operating range                         | -40 to 150 | °C   |
| T <sub>stg</sub>                                               | Storage temperature                                          | -55 to 150 | °C   |

<sup>1.</sup> With the pin 2 soldered to a dissipating copper area of 25 mm2, 35  $\mu m$  thickness (PCB material FR4 1.6 mm thickness).



# 5 Typical application schematic

Vin L6599A L6699 SR1 SR2 村 100 Ω 100 Ω SRK2001 VCC ΕN Cf GND PROG GD1 GD2 SVS1 SVS2 DVS1 DVS2

Figure 4. Typical application schematic



## 6 Electrical characteristics

**Table 4. Electrical characteristics** 

 $(T_j = -25 \text{ to } 125 \text{ °C}, \text{ V}_{CC} = 12 \text{ V}, \text{ C}_{GD1} = \text{C}_{GD2} = 4.7 \text{ nF}, \text{ R}_{PG} = 0 \text{ } \Omega; \text{ unless otherwise specified, typical values refer to } T_j = 25 \text{ °C}).$ 

| Symbol                 | Parameter                                                 | Test condition                                                                                          | Min. | Тур. | Max. | Unit |
|------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------|------|------|------|
|                        | Supply                                                    | section                                                                                                 |      |      |      |      |
| $V_{CC}$               | Operating range                                           | After turn-on                                                                                           | 4.5  | -    | 32   | V    |
| V <sub>CC_On</sub>     | Turn-on supply voltage                                    | (1)                                                                                                     | 4.25 | 4.5  | 4.75 | ٧    |
| V <sub>CC_Off</sub>    | Turn-off supply voltage                                   | (1)                                                                                                     | 4    | 4.25 | 4.5  | ٧    |
| Hys                    | Hysteresis                                                | -                                                                                                       | -    | 0.25 | -    | V    |
| V <sub>CCZ</sub>       | Clamp voltage                                             | I <sub>CCZ</sub> = 20 mA                                                                                | 33   | 36   | 39   | V    |
| I <sub>q_run</sub>     | Current consumption in run mode                           | After turn-on (excluding SR MOS gate capacitance charging/ discharging) at 100 kHz                      | -    | 700  | -    | μA   |
| I <sub>CC</sub>        | Operating supply current                                  | At 300 kHz                                                                                              | -    | 35   | -    | mA   |
| Iq                     | Quiescent current                                         | Low-consumption mode operation, with DVS1,2 pins not switching <sup>(2)</sup> , $T_j$ = -25 °C to 85 °C | -    | 50   | 65   | μА   |
|                        | Drain-source sensing inp                                  | outs and synch functions                                                                                |      |      |      |      |
| V <sub>DS1,2</sub> H   | Drain-to-source sensing operating voltage                 | -                                                                                                       | -    | -    | 90   | V    |
| V <sub>TH_A</sub>      | Arming voltage                                            | Positive-going edge                                                                                     | -    | 1.4  | -    | ٧    |
| V <sub>TH_PT</sub>     | Pre-triggering voltage                                    | Negative-going edge                                                                                     | -    | 0.7  | -    | ٧    |
| V <sub>TH_ON</sub>     | Turn-on threshold                                         | Negative-going edge                                                                                     | -130 | -100 | -70  | mV   |
| T <sub>diode_off</sub> | Body diode residual conduction time after turn-off        | -                                                                                                       | -    | 75   | _    | ns   |
| $T_{D\_On\_min}$       | Minimum turn-on delay                                     | -                                                                                                       | -    | 100  | -    | ns   |
| T <sub>D_On_max</sub>  | Maximum turn-on delay                                     | At 100 kHz                                                                                              | -    | 2    | -    | μs   |
|                        | Enable pin remo                                           | te on/off function                                                                                      |      |      |      |      |
| V <sub>EN_OFF</sub>    | Disable threshold                                         | (1)Negative-going edge during run mode                                                                  | 0.25 | 0.3  | 0.35 | V    |
| V <sub>EN_ON</sub>     | Enable threshold                                          | (1)Positive-going edge during run mode                                                                  | 0.45 | 0.62 | 0.82 | V    |
| I <sub>EN_run</sub>    | Sourced current                                           | During run mode                                                                                         | 4    | 6    | 8    | μA   |
|                        | Automatic sleep n                                         | node programming                                                                                        |      |      |      |      |
| D <sub>OFF</sub>       | Min. operating duty cycle to enter sleep mode             | R <sub>EN</sub> = 100 k Ω 1%                                                                            | -    | 40   | -    | %    |
| DOFF                   | with operating duty cycle to effect sleep mode            | R <sub>EN</sub> = 180 k Ω 1%                                                                            | -    | 25   | -    | 70   |
|                        |                                                           | $R_{PG} = 0 \Omega$                                                                                     | -    | 80   | -    |      |
| D <sub>ON</sub>        | Restart duty cycle from sleep mode with R <sub>EN</sub> = | R <sub>PG</sub> = 100 kΩ 1%                                                                             | -    | 75   | -    | 0/   |
| DON                    | 100 kΩ 1%                                                 | R <sub>PG</sub> = 180 kΩ 1%                                                                             | -    | 65   | -    | %    |
|                        |                                                           | R <sub>PG</sub> open                                                                                    | -    | 60   | -    |      |
|                        | Restart duty cycle from sleep mode with R <sub>EN</sub> = | R <sub>PG</sub> = 0 Ω                                                                                   | -    | 75   | -    | 0.1  |
| D <sub>ON</sub>        | 180 kΩ 1%                                                 | R <sub>PG</sub> = 100 kΩ 1%                                                                             | -    | 70   | -    | %    |



| Symbol                   | Parameter                                                                          | Test condition                                                       | Min. | Тур.  | Max. | Unit |  |
|--------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------|------|-------|------|------|--|
| D <sub>ON</sub>          | Restart duty cycle from sleep mode with R <sub>EN</sub> =                          | R <sub>PG</sub> = 180 kΩ 1%                                          | -    | 60    | -    | %    |  |
| DON                      | 180 kΩ 1%                                                                          | R <sub>PG</sub> open                                                 | -    | 55    | -    | /0   |  |
|                          | Burst-mode exiti                                                                   | ng programming                                                       |      |       |      |      |  |
|                          | Restart duty cycle with EN pin open at startup during primary burst mode operation | $R_{PG} = 0 \Omega$                                                  | -    | 80    | -    |      |  |
| Day                      |                                                                                    | R <sub>PG</sub> = 100 kΩ 1%                                          | -    | 75    | -    | %    |  |
| D <sub>ON_BM</sub>       |                                                                                    | R <sub>PG</sub> = 180 kΩ 1%                                          | -    | 65    | -    | 70   |  |
|                          |                                                                                    | R <sub>PG</sub> open                                                 | -    | 0     | -    |      |  |
| I <sub>PROG</sub>        | Sourced current                                                                    | (1)At V <sub>CC</sub> startup                                        | 9    | 10    | 11   | μA   |  |
|                          | Gate (                                                                             | drivers                                                              |      |       |      |      |  |
| I <sub>source_pk</sub>   | Output source peak current                                                         | (3)                                                                  | -    | -0.35 | -    | Α    |  |
| I <sub>sink_pk_ZCD</sub> | Max. output sink peak current                                                      | ZCD comparator triggered turn-off <sup>(3)</sup>                     | -    | 4     | -    | Α    |  |
| t <sub>r</sub>           | Rise time                                                                          | -                                                                    | -    | 140   | -    | ns   |  |
| t <sub>f</sub>           | Fall time (OFF comparator)                                                         | OFF comparator triggered turn-off                                    | -    | 80    | -    | ns   |  |
| t <sub>f_ZCD</sub>       | Fall time (ZCD comparator)                                                         | ZCD comparator triggered turn-off                                    | -    | 30    | -    | ns   |  |
| V <sub>GDclamp</sub>     | Output clamp voltage                                                               | $I_{GD}$ = -5 mA; $V_{CC}$ = 20 V; SRK2001/TR                        | 9    | 11    | 13   | V    |  |
| V <sub>GDL_UVLO</sub>    | UVLO saturation                                                                    | V <sub>CC</sub> = 0 to V <sub>CC_On</sub> , I <sub>sink</sub> = 5 mA | -    | 1     | 1.3  | V    |  |

- 1. Parameters tracking each other.
- 2. Low consumption mode is one of the following: automatic sleep mode, converter burst mode detect or EN pin pulled low.
- 3. Parameter guaranteed by design.



### 7 Operation description

The device block diagram is shown in Figure 1. The SRK2001 can be supplied through the VCC pin by the same converter output voltage, within a wide voltage range (from 4.5 V to 32 V), internally clamped to  $V_{CCZ}$  (36 V typical). An internal UVLO (undervoltage lockout) circuit with hysteresis keeps the device switched off at supply voltage lower than the turn-on level  $V_{CC}$  On, with reduced consumption.

After the startup, the operation with  $V_{CC}$  floating (or disconnected by supply voltage) while pins DVS1,2 are switching is not allowed: this in order to avoid that a dV/dt on the DVS pin causing a high flowing current with possible damage to the IC.

The core of the device is the control logic block, implemented by asynchronous logic: this digital circuit generates the logic signals to the output drivers, so that the two external power MOSFET are switched on and off, depending on the evolution of their drain-source voltages, sensed on the DVS-SVS pin pairs through the comparators block.

The logic that controls the driving of the two SR MOSFET is based on two gate-driver state machines working in parallel in an interlocked way to avoid switching on both gate drivers at the same time. A third state machine manages the transitions from the normal operation to sleep mode and vice versa.

#### 7.1 Drain voltage sensing

The SRK2001 basic operation is such that each synchronous rectifier MOSFET is switched on whenever the corresponding transformer half-winding starts conducting (i.e., when the MOSFET body diode, or an external diode in parallel, starts conducting) and it is then switched off when the flowing current approaches zero. To understand the polarity and the level of this current, the IC is provided with two pairs of pins (DVS1-SVS1 and DVS2-SVS2) that sense the drain-source voltage of either MOSFET (Kelvin sensing). In order to limit dynamic current injection in any condition, at least 100  $\Omega$  resistors in series to DVS1,2 pins must be used.

Referring to the typical waveforms in Figure 5, there are three significant voltage thresholds: the first one,  $V_{TH\_A}$  (= 1.4 V), sensitive to positive-going edges, arms the opposite gate driver (interlock function). The second one,  $V_{TH\_PT}$  (= 0.7 V), sensitive to negative-going edges provides a pre-trigger of the gate driver; the third one  $V_{TH-ON}$  is the (negative) threshold that triggers the gate driver as the body diode of the SR MOSFET starts conducting. Depending on the configuration of pins PROG and EN, it has to be verified that the condition  $V_{DVS1} > V_{TH\_A}$  and  $V_{DVS2} > V_{TH\_A}$ , at the same time, does not fall in a critical range, otherwise the SRK2001 could behave unexpectedly. When the PROG and EN pins are open / open, the critical range is 11.5 to 25  $\mu$ s, while for configurations other than open / open, it is 6.5 to 15  $\mu$ s. From an application viewpoint, the operating points/ events to be guaranteed are

- During burst mode operation by primary controller (light load operation): V<sub>DVS1</sub> > V<sub>TH\_A</sub> and V<sub>DVS2</sub> > V<sub>TH\_A</sub> for more than the upper limit of the range
- During well below resonance operation (worst case is minimum input voltage and maximum output load):
   V<sub>DVS1</sub> > V<sub>TH A</sub> and V<sub>DVS2</sub> > V<sub>TH A</sub> for less than the lower limit of the range
- During protection events by the primary controller that stop switching for a short time: V<sub>DVS1</sub> > V<sub>TH\_A</sub> and V<sub>DVS2</sub> > V<sub>TH\_A</sub> not within the critical range

#### 7.2 Turn-on

The turn-on logic is such that each SR MOSFET is switched on when the sensed drain- source voltage goes below the  $V_{TH\_ON}$  threshold: to avoid false triggering of the gate driver, an adaptive masking delay  $T_{D\_On}$  is introduced. This delay assumes a minimum value at the high load and increases with decreasing load levels. The aim of  $T_{D\_On}$  is to avoid a premature turn-on at lower load conditions, triggered by capacitive currents (due to secondary side parasitic capacitance and not really related to the current flowing through the MOSFET body diode.





Figure 6 shows the effect of this parasitic: in case at the reduced load a capacitive current spike should trigger the turn-on, there would be a current inversion (flowing from the output capacitor toward the SR MOSFET). This current inversion would cause a discharge of the output capacitor and consequently an increase of the rectified current rms value, in order to balance that discharge; this in turn would affect the converter efficiency. Therefore, the adaptive turn-on delay is aimed to maximize the efficiency in each load operating condition. Figure 7 shows the turn-on at the full load with minimum delay (TD\_On\_min) and at the reduced load with increased delay (up to TD\_On.max equal to 40% of the clock cycle).

Capacitive
current
spike

T<sub>D\_On</sub>

T<sub>D\_On</sub>

T<sub>D\_On</sub>

Gate drive

Premature
turn-on

Correct
turn-on

Figure 6. Capacitive current spike effect at turn-on



Figure 7. Full load and light load turn-on

At the startup and on sleep mode exit, the control circuit starts with a turn-on delay set to 30% of the clock cycle and progressively adapts it to the proper value. This allows reducing system perturbation both during the startup and while exiting the sleep mode during a fast zero to full load transition. After the turn-on, a blanking time (equal to 50% of the clock period) masks an undesired turn-off due to the drain-source voltage drop, consequent to MOSFET switch on (flowing current passes from the body diode to MOSFET channel resistance).

#### 7.3 Adaptive turn-off

The SR MOSFET turn-off may be triggered by an adaptive turn-off mechanism (two slope turn-off) or by the ZCD OFF comparator (fast turn-off, see Section 7.4 ).

Due to the stray inductance in series with the SR MOSFET  $R_{DS(on)}$  (mainly the package stray inductance), the sensed drain-source signal is not really equal to the voltage drop across the MOSFET  $R_{DS(on)}$ , but it anticipates the time instant where the current reaches zero, causing a premature MOSFET turn-off.

To overcome this problem (without adding any stray inductance compensation circuit), the device uses a turn-off mechanism based on an adaptive algorithm that turns off the SR MOSFET when the sensed drain voltage reaches zero adapting progressively the turn-off to the maximum conduction period.





Figure 8 shows this adaptive algorithm: cycle-by-cycle the conduction time is maximized, allowing in a steady-state the maximum converter efficiency.

During the startup and on sleep mode exit, the control circuit turns off the SR MOSFET at 50% of the clock cycle and progressively adapts this delay in order to maximize the SR MOSFET conduction time to help reduce system perturbations.

#### 7.4 ZCD comparator

The IC is equipped with a ZCD comparator that is always ready to quickly turn-off the SR MOSFET to avoid current inversion that would cause SR MOSFET failure and even half bridge destruction, if the primary controller not equipped with proper protections.

The ZCD (zero current detection) comparator acts during fast load transitions or the short-circuit operation and when the above resonance operation occurs. It senses that the current has reached the zero level and triggers the gate drive circuit for a very fast MOSFET turn-off (with a total delay time  $T_{D\ Off}$ ).

The ZCD comparator threshold is not fixed but self-adaptive.

In the steady-state load operation and in case of slow load transitions, the turn-off is prevalently managed by the adaptive mechanism (characterized by the two slope turn-off driving). Instead, during fast transitions or during above resonance operation, the ZCD\_OFF comparator will take over, causing a fast MOSFET switch-off that prevents undesired current inversions.

The ZCD OFF comparator is blanked for 450 ns after the turn-on.

Depending on SR MOSFET choice, some premature turn-off triggered by the ZCD\_OFF comparator may be found due to the noise present on the drain-source sensed signal: this is worse with lower  $R_{DS\_ON}$  (due to worse signal to noise ratio) and lower stray inductance of the MOSFET package. Normally the load level where this may happen is such that the circuit has already entered a low consumption state (for example in burst mode from primary controller); if this is not the case, some noise reduction may be helpful, for example by using RC snubbers across the SR MOSFET drain-source.

#### 7.5 Gate drive

The IC is provided with two high current gate-drive outputs, each capable of driving one or more N-channel power MOSFET in parallel.

The high-level voltage provided by the driver is clamped at  $V_{GDclamp}$  in order to avoid excessive voltage levels on the gate in case the device is supplied with a high  $V_{CC}$ , thus minimizing the gate charge provided in each switching cycle.

The two gate drivers have a pull-down capability that ensures the SR MOSFET cannot be spuriously turned on even at low  $V_{CC}$ : in fact, the drivers have a 1 V (typ.) saturation level at  $V_{CC}$  below the turn-on threshold.

As described in the previous paragraphs, either the SR MOSFET is switched on after the current starts flowing through the body diode, when the drain-source voltage is already low (equal to V<sub>F</sub>); therefore there is no Miller effect nor switching losses at the MOSFET turn-on, in which case the drive doesn't need to provide a fast turn-on.

Also at the turn-off, during steady-state load conditions, when the decision depends on the adaptive control circuitry, there is no need to have a very fast drive with hard pull-down because the current has not yet reached zero and the operation is far from the current inversion occurrence. Moreover, slow transitions also help reduce the perturbation introduced into the system that arise due to the MOSFET turn-on and turn-off, contributing to improve the overall behavior of the LLC resonant converter.

On the other side, during very fast load transitions or the short-circuit operation, when the turn-off decision is taken by ZCD logic, the MOSFET turn-off needs to be very fast to avoid current inversion: therefore the two gate drivers are designed to guarantee for a very short turn-off total delay  $T_{D\_Off}$ .

In order to avoid current inversions, the SRK2001 stops driving SR MOSFET during any operating condition where the converter enters deeply into the below resonance region (i.e., switching frequency falls lower than 60% of resonance frequency).



#### 7.6 Intelligent automatic sleep mode

A unique feature of this IC is its intelligent automatic sleep mode. The logic circuitry is able to detect a light-load condition for the converter and stop gate driving, reducing also the IC quiescent consumption. This improves converter efficiency at the light-load, where the power losses on the rectification body diodes (or external diodes in parallel to the MOSFET) become lower than the power losses in the MOSFET and those related to their driving. The IC is also able to detect an increase of the converter's load and automatically restarts gate driving.

The algorithm used by the intelligent automatic sleep mode is based on a dual time measurement system: the duration of the half-switching period (i.e., the clock cycle in Figure 5) and the duration of the conduction time of the synchronous rectifier.

The duration of a clock cycle is measured from the falling edge of a clock pulse to the rising edge of the subsequent clock pulse; the duration of the SR MOSFET conduction is measured from the moment its body diode starts conducting (drain-source voltage falling below  $V_{TH-ON}$ ) to the moment the gate drive is turned off, in case the device is operating, or to the moment the body diode ceases to conduct (drain-to-source voltage going above  $V_{TH-ON}$ ) during the sleep mode operation. While at the full load the SR MOSFET conduction time occupies almost 100% of the half-switching cycle, as the load is reduced, the conduction duty cycle is reduced and, as it falls below DOFF (see data in Table 4), the device enters the sleep mode. To prevent wrong decisions, the sleep mode condition must be confirmed for 512 consecutive clock cycles.

Once in the sleep mode, SR MOSFET gate driving is re-enabled when the conduction duty cycle of the body diode (or the external diodes in parallel to the MOSFET) exceeds DON: the number of clock cycles needed to exit the sleep mode is proportional to the difference between the body diode conduction duty cycle and the programmed DON threshold. This allows a faster sleep-out in case of the heavy load transient low-to-high. Furthermore, in order to reduce the perturbation introduced by a sudden sleep mode state entering, a soft-sleep transition procedure is adopted, that progressively decreases the conduction time before entering the sleep mode

After entering the sleep mode, timing is ignored for 8 switching cycles respectively to let the resulting transient in the output current fade-out, then the timing check is enabled.

The automatic sleep mode function can be disabled by keeping the EN pin open at startup (see Section 5.8). This may be beneficial to the overall system behavior in case of conflict with the burst mode operation of the half-bridge converter driven by the primary controller. When automatic sleep mode is disabled, the SRK2001 can enter low consumption state (during which SR MOSFETs cannot be turned on) when it recognizes an interruption in the switching activity by the primary controller.

#### 7.7 Burst-mode operation

Normally, at reduced loads, resonant converters enter burst mode operation in order to increase converter efficiency. The SRK2001 detects that the primary controller has stopped switching and enters its low consumption state. The condition to detect burst mode operation is that both DVS1,2 pins are above the arming voltage  $V_{TH\_A}$  for at least 20  $\mu$ s (typ).

After the primary controller restarts switching, the SRK2001 resumes operation when it detects that the conduction duty cycle has increased above the value  $D_{ON\_BM}$  programmed by the user through a proper choice of the RPG resistor (see Table 7). The number of clock cycles needed to exit burst mode is proportional to the difference between the body diode conduction duty cycle and the programmed  $D_{ON}$  threshold: this allows a faster sleep-out in case of the heavy load transient low-to-high. After recognizing that the conduction duty cycle is longer than the programmed  $D_{ON}$ , 12 switching cycles (i.e., 24 clock cycles) are still needed before the SRK2001 restarts driving the SR MOSFET (in order to allow the settlement of the internal timers, lost during the low consumption state, where most of the internal circuitry was not supplied or turned off).

### 7.8 EN and PROG pins: function and usage

The EN pin and PROG pin allow the user to configure two different operating modes:

- Automatic sleep mode function enabled (described in Section 7.6 )
- Automatic sleep mode function disabled

The configuration is set when the  $V_{CC}$  supply voltage rises above the turn-on threshold  $V_{CC\_ON}$  and the EN pin voltage is higher than the enable threshold ( $V_{EN\_ON}$ ): during this pin-strap phase, the voltages on EN and PROG pins are detected and the corresponding values of  $D_{ON}$  and  $D_{OFF}$  (see Table 5 and Table 6) are internally stored as long as  $V_{CC}$  is within the supply range and EN pin voltage is above the disable threshold ( $V_{EN\_OFF}$ ).



During normal operation the EN pin can be used as remote on-off input, using a small signal transistor connected to the pin, as shown in Figure 9: when the switch is closed, the pin voltage goes below the  $V_{EN\_OFF}$  threshold, the controller stops operating and enters a low consumption state; it resumes the operation when the switch is opened and the pin voltage surpasses the  $V_{EN\_ON}$  threshold. With  $V_{CC}$  supply in the operating range, the pinstrap phase is repeated each time that the EN pin is driven low to high (above the  $V_{EN\_ON}$  threshold) during user remote ON-OFF.

AUTOMATIC SLEEP MODE CONFIG.

NO AUTOMATIC SLEEP MODE CONFIG.

SRK2001

RPG

PROG

RPG

PROG

Figure 9. EN - PROG pin configurations

#### 7.8.1 Automatic sleep mode function enabled

Automatic sleep mode is enabled when a resistor equal or below 180  $k\Omega$  is connected from the EN pin to GND during the startup phase (see Figure 9).

During the startup phase (when the external NPN switch has to be kept open), an internal current generator  $I_{EN}$  is enabled: its current is sourced to the EN pin and sets the voltage across the external resistor  $R_{EN}$ . By using a resistance value equal or below 180 k $\Omega$ , the voltage stays below the internal threshold and the automatic sleep mode function is enabled. The voltage level (i.e. the resistance value) also sets the conduction time (in terms of duty cycle) below which the SRK2001 enters sleep mode (see Table 5 and Table 6,  $D_{OFF}$  column). The configuration is internally stored and then the internal current generator  $I_{EN}$  is decreased to  $I_{EN}$  run.

At the same time, during the startup phase, another internal current generator  $I_{PROG}$  is enabled: its current is sourced to the PROG pin and sets the voltage across the external resistor  $R_{PG}$ . Depending on this voltage level, the conduction time (in terms of duty cycle) above which the SRK2001 exits from sleep mode is set (see Table 5 and Table 6,  $D_{ON}$  column). This configuration is internally stored and then the internal current generator  $I_{PROG}$  is disabled.

The lookup tables show the allowed conduction time combinations, depending on  $R_{EN}$  and  $R_{PG}$  values (1% tolerance resistors are recommended).



Table 5. Lookup table I:  $R_{EN}$  = 100 kΩ

| D <sub>OFF</sub> | D <sub>ON</sub> | R <sub>PG</sub>          |
|------------------|-----------------|--------------------------|
|                  | 80%             | $R_{PG} = 0 \Omega$      |
| 40%              | 75%             | R <sub>PG</sub> = 100 kΩ |
| 40 %             | 65%             | R <sub>PG</sub> = 180 kΩ |
|                  | 60%             | R <sub>PG</sub> open     |

Table 6. Lookup table II:  $R_{EN} = 180 \text{ k}\Omega$ 

| D <sub>OFF</sub> | D <sub>ON</sub> | R <sub>PG</sub>          |
|------------------|-----------------|--------------------------|
|                  | 75%             | $R_{PG} = 0 \Omega$      |
| 25%              | 70%             | R <sub>PG</sub> = 100 kΩ |
| 25%              | 60%             | R <sub>PG</sub> = 180 kΩ |
|                  | 55%             | R <sub>PG</sub> open     |

#### 7.8.2 Automatic sleep mode function disabled

Automatic sleep mode is disabled when the EN pin is open during startup phase (see Figure 9).

During the startup phase (when the external NPN switch is open), an internal pull-up brings the EN pin to a voltage above the internal threshold so that the automatic sleep mode function is disabled. The configuration is internally stored.

At the same time, during the startup phase, another internal current generator  $I_{PROG}$  is enabled: its current is sourced to the PROG pin and sets the voltage across the external resistor  $R_{PG}$ . Depending on this voltage level, the conduction time (in terms of duty cycle) above which the SRK2001 exits from low consumption state, resuming normal operation, is set (see Table 7). This configuration is internally stored and then the internal current generator  $I_{PROG}$  is disabled.

When automatic sleep mode is disabled, the SRK2001 can no longer enter the low consumption state if the conduction duty cycle reduces, because of reduced load. However, the SRK2001 recognizes burst mode operation by the primary controller (or an external turn-off command on the EN pin). When half-bridge switching is stopped, the SRK2001 detects burst mode operation and enters the low consumption state, during which SR MOSFET cannot be turned on (see Section 7.7 ). As the primary controller restarts switching (or the EN pin goes back high), the SRK2001 resumes the operation when it detects that the conduction duty cycle has increased above the value DON\_BM programmed by the user through a proper choice of the RPG resistor as summarized in Table 7.

Table 7. Lookup table I:  $R_{EN} = 100 \text{ k}\Omega$ 

| D <sub>ON_BM</sub> | R <sub>PG</sub>          |
|--------------------|--------------------------|
| 80%                | R <sub>PG</sub> = 0 Ω    |
| 75%                | R <sub>PG</sub> = 100 kΩ |
| 65%                | R <sub>PG</sub> = 180 kΩ |
| 0%                 | R <sub>PG</sub> open     |



#### 7.9 Layout guidelines

The GND pin is the return of the bias current of the device and return for gate drive currents: it should be routed to the common point where the source terminals of both synchronous rectifier MOSFET are connected. When laying out the PCB, care must be taken in keeping the source terminals of both SR MOSFET as close to one another as possible and routing the trace that goes to the GND separately from the load current return path. This trace should be as short as possible and be as close to the physical source terminals as possible. Keeping the layout as geometrically symmetrical as possible will help render circuit operation electrically symmetrical.

Also drain-source voltage sensing should be performed as physically close to the drain and source terminals as possible in order to minimize the stray inductance involved by the load current path that is in the drain-to-source voltage sensing circuit.

The use of bypass capacitors between the  $V_{CC}$  and GND is recommended. They should be low-ESR, low-ESL type and located as close to the IC pins as possible. Sometimes, a series resistor (in the tens of ohms) between the converter output voltage and the  $V_{CC}$  pin, forming an RC filter along with the by-pass capacitor, can help obtain a cleaner  $V_{CC}$  voltage.



## 8 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

### 8.1 SSOP10 package information

Κ GAUGE PLANE A1 ○ 0.10 C SIDE VIEW COPLANAR LEADS 0.25 - C Б1-SEATING PLANE c1 c BASE METAL SECTION B-B 10 E1 PIN1 IDENTIFICATION (TSHT VERSION) hx45° SID OP VIEW

Downloaded From Oneyac.com

Figure 10. SSOP10 package outline



Table 8. SSOP10 package mechanical data

| Symbol | Dimensions (mm) |        |       |  |
|--------|-----------------|--------|-------|--|
| Зушьої | Min.            | Тур.   | Max.  |  |
| Α      | -               | -      | 1.75  |  |
| A1     | 0.10            | -      | 0.225 |  |
| A2     | 1.30            | 1.40   | 1.50  |  |
| А3     | 0.60            | 0.65   | 0.70  |  |
| b      | 0.39            | -      | 0.47  |  |
| b1     | 0.38            | 0.41   | 0.44  |  |
| С      | 0.20            | -      | 0.24  |  |
| c1     | 0.19            | 0.20   | 0.21  |  |
| D      | 4.80            | 4.90   | 5     |  |
| E      | 5.80            | 6.00   | 6.20  |  |
| E1     | 3.80            | 3.90   | 4.00  |  |
| е      | 1.00 BSC        |        |       |  |
| h      | 0.25            | 0.25 - |       |  |
| L      | 0.50            | -      | 0.80  |  |
| К      | 0°              | -      | 8°    |  |



## **Revision history**

Table 9. Document revision history

| Date        | Version | Changes                                                                                                                                                                                                                                                             |
|-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16-Jan-2015 | 1       | Initial release.                                                                                                                                                                                                                                                    |
| 09-Feb-2015 | 2       | Updated Table 5 on page 7 (updated "V $_{GDclamp}$ " - SRK2001L/LTR -removed "R $_{GATE}$ = 5.6 $\Omega$ ", removed min. and max. values).                                                                                                                          |
| 12 May 2015 | 3       | Updated Section 5.5 on page 13.                                                                                                                                                                                                                                     |
| 12-May-2015 | 3       | Minor modifications throughout document.                                                                                                                                                                                                                            |
| 14-Feb-2017 | 4       | Removed "SRK2001L/LTR" and "logic level MOSFETS" from Features, Table 1, Table 2, Table 5, and Section 5.5.                                                                                                                                                         |
|             |         | Minor modifications throughout document.                                                                                                                                                                                                                            |
|             |         | Updated Section 5.6                                                                                                                                                                                                                                                 |
| 6-Sept-2018 | 5       | Added Section 5.7: Burst mode operation                                                                                                                                                                                                                             |
|             |         | Updated Section 5.8: EN and PROG pins: function and usage                                                                                                                                                                                                           |
|             |         | Throughout document:  updated document template  Section, figure and table indexes moved to bottom of document  minor text edits  Old Section 1 "Block diagrams and pin connections" split into:  Section 1 Block diagrams  Section 2 Pin connections and functions |
|             |         | Old Section 2 Maximum ratings" split into:  Section 3 Absolute maximum ratings  Section 4 Thermal data                                                                                                                                                              |
| 02-Sep-2021 | 6       | In Section 7.1 Drain voltage sensing:  • Added new paragraphs, starting with "Depending on the configuration of pins PROG and EN"                                                                                                                                   |
|             |         | <ul> <li>In Section 7.7 Burst-mode operation:</li> <li>Removed sentence from "For the correct operation of the SRK2001" to "it is recommended to keep the PROG pin open"</li> </ul>                                                                                 |
|             |         | <ul> <li>In Section 7.8 EN and PROG pins: function and usage:</li> <li>Updated paragraph "The configuration is set"</li> <li>Replaced sentence "The small signal transistor has to be" with "With V<sub>CC</sub> supply in the operating range"</li> </ul>          |
|             |         | In Section 8.1 SSOP10 package information:  updated Figure 10. SSOP10 package outline  updated Table 8. SSOP10 package mechanical data                                                                                                                              |



## **Contents**

| 1   | Bloc  | ck diagrams                                  | 2  |
|-----|-------|----------------------------------------------|----|
| 2   | Pin c | connections and functions                    | 3  |
| 3   | Abso  | olute maximum ratings                        | 4  |
| 4   | Ther  | rmal data                                    | 5  |
| 5   | Typic | ical application schematic                   | 6  |
| 6   | Elect | ctrical characteristics                      | 7  |
| 7   | Oper  | ration description                           | 9  |
|     | 7.1   | Drain voltage sensing                        | 9  |
|     | 7.2   | Turn-on                                      | 9  |
|     | 7.3   | Adaptive turn-off                            | 11 |
|     | 7.4   | ZCD comparator                               | 12 |
|     | 7.5   | Gate drive                                   | 12 |
|     | 7.6   | Intelligent automatic sleep mode             | 13 |
|     | 7.7   | Burst-mode operation                         | 13 |
|     | 7.8   | EN and PROG pins: function and usage         | 13 |
|     |       | 7.8.1 Automatic sleep mode function enabled  | 14 |
|     |       | 7.8.2 Automatic sleep mode function disabled |    |
|     | 7.9   | Layout guidelines                            | 16 |
| 8   | Pack  | kage information                             | 17 |
|     | 8.1   | SSOP10 package information                   | 17 |
| Rev | ision | history                                      | 19 |



# **List of figures**

| Figure 1.  | Internal block diagram                     | . 2 |
|------------|--------------------------------------------|-----|
| Figure 2.  | Typical system block diagram               | . 2 |
| Figure 3.  | Pin connections (top view)                 | . 3 |
| Figure 4.  | Typical application schematic              | . 6 |
| Figure 5.  | Typical waveforms                          | 10  |
| Figure 6.  | Capacitive current spike effect at turn-on | 10  |
| Figure 7.  | Full load and light load turn-on           | 11  |
| Figure 8.  | Adaptive turn-off                          | 11  |
| Figure 9.  | EN - PROG pin configurations               | 14  |
| Figure 10. | SSOP10 package outline                     | 17  |



## **List of tables**

| Table 1. | Pin functions                              |
|----------|--------------------------------------------|
| Table 2. | Absolute maximum ratings                   |
|          | Thermal data                               |
| Table 4. | Electrical characteristics                 |
| Table 5. | Lookup table I: $R_{EN}$ = 100 k $\Omega$  |
| Table 6. | Lookup table II: $R_{EN}$ = 180 k $\Omega$ |
| Table 7. | Lookup table I: $R_{EN}$ = 100 k $\Omega$  |
| Table 8. | SSOP10 package mechanical data             |
| Table 9. | Document revision history                  |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2021 STMicroelectronics - All rights reserved

# 单击下面可查看定价,库存,交付和生命周期等信息

>>STMicro(意法半导体)