

# STN3NF06L

## N-channel 60 V, 0.07 Ω typ., 4 A STripFET™ II Power MOSFET in a SOT-223 package

Datasheet - production data



Figure 1: Internal schematic diagram



### **Features**

| Order code | VDS  | RDS(on) max. | ID  |
|------------|------|--------------|-----|
| STN3NF06L  | 60 V | 0.1 Ω        | 4 A |

- Exceptional dv/dt capability
- 100% avalanche tested
- Low threshold drive

### **Applications**

• Switching applications

### Description

This Power MOSFET series realized with STMicroelectronics unique STripFET<sup>™</sup> process is specifically designed to minimize input capacitance and gate charge. It is therefore ideal as a primary switch in advanced high-efficiency isolated DC-DC converters for Telecom and Computer applications. It is also suitable for any application with low gate charge drive requirements.

#### Table 1: Device summary

| Order code | Marking | Package | Packing       |  |  |
|------------|---------|---------|---------------|--|--|
| STN3NF06L  | 3NF06L  | SOT-223 | Tape and reel |  |  |

DocID7798 Rev 9

www.st.com

This is information on a product in full production.

#### Contents

## Contents

| 1 | Electric | al ratings                          | 3  |
|---|----------|-------------------------------------|----|
| 2 | Electric | al characteristics                  | 4  |
|   | 2.1      | Electrical characteristics (curves) | 6  |
| 3 | Test cir | cuits                               | 8  |
| 4 | Packag   | e information                       | 9  |
|   | 4.1      | SOT-223 package information         | 9  |
| 5 | Revisio  | n history                           | 11 |

DocID7798 Rev 9



## 1 Electrical ratings

Table 2: Absolute maximum ratings

| Symbol                         | Parameter                                             | Value          | Unit |  |
|--------------------------------|-------------------------------------------------------|----------------|------|--|
| Vds                            | Drain-source voltage                                  | 60             | V    |  |
| V <sub>GS</sub>                | Gate-source voltage                                   | ±16            | V    |  |
| I <sub>D</sub> <sup>(1)</sup>  | Drain current (continuous) at Tc = 25 °C              | 4              | А    |  |
| ID                             | Drain current (continuous) at T <sub>c</sub> = 100 °C | 2.9            | А    |  |
| I <sub>DM</sub> <sup>(2)</sup> | Drain current (pulsed)                                | 16             | А    |  |
| Ртот                           | Total dissipation at $T_{pcb}$ = 25 °C                | 3.3            | W    |  |
| dv/dt <sup>(3)</sup>           | Peak diode recovery voltage slope                     | 10             | V/ns |  |
| E <sub>AS</sub> <sup>(4)</sup> | Single pulse avalanche energy                         | 200            | mJ   |  |
| Tj                             | Operating junction temperature range                  | 55 to 150      | •0   |  |
| Tstg                           | Storage temperature range                             | - 55 to 150 °C |      |  |

#### Notes:

 $\ensuremath{^{(1)}}\ensuremath{\mathsf{Current}}$  limited by the package.

 $^{(2)}\mbox{Pulse}$  width limited by safe operating area.

 $^{(3)}$ I<sub>SD</sub>  $\leq$  3 A, di/dt  $\leq$  150 A/µs, V<sub>DD</sub>  $\leq$  V<sub>(BR)DSS</sub>

 $^{(4)}Starting T_{j}$  = 25 °C,  $I_{D}$  = 4 A,  $V_{DD}$  = 30 V

#### Table 3: Thermal data

| Symbol               | Parameter                                      | Value | Unit |
|----------------------|------------------------------------------------|-------|------|
| R <sub>thj-pcb</sub> | Thermal resistance junction-pcb <sup>(1)</sup> | 38    | °C/W |
| R <sub>thj-pcb</sub> | Thermal resistance junction-pcb <sup>(2)</sup> | 100   | °C/W |

#### Notes:

<sup>(1)</sup>When Mounted on FR-4 board 1 inch<sup>2</sup> pad, 2 oz. of Cu and t <10 s. <sup>(2)</sup>When mounted on minimum recommended footprint.



## 2 Electrical characteristics

 $T_C = 25$  °C unless otherwise specified

| Table 4: On/off-state |                                                          |                                                         |      |       |      |      |
|-----------------------|----------------------------------------------------------|---------------------------------------------------------|------|-------|------|------|
| Symbol                | Parameter                                                | Test conditions                                         | Min. | Тур.  | Max. | Unit |
| V <sub>(BR)DSS</sub>  | Drain-source breakdown voltage                           | $V_{GS}$ = 0 V, I <sub>D</sub> = 250 µA                 | 60   |       |      | V    |
|                       | I <sub>DSS</sub> Zero gate voltage drain<br>current      | $V_{GS} = 0 V, V_{DS} = 60 V$                           |      |       | 1    | μΑ   |
| I <sub>DSS</sub>      |                                                          | $V_{GS} = 0 V, V_{DS} = 60 V$<br>$T_{C} = 125 °C^{(1)}$ |      |       | 10   | μA   |
| Igss                  | Gate body leakage current                                | $V_{DS} = 0 V$ , $V_{GS} = \pm 16 V$                    |      |       | ±100 | nA   |
| V <sub>GS(th)</sub>   | Gate threshold voltage                                   | $V_{DS} = V_{GS}, I_D = 250 \ \mu A$                    | 1    |       | 2.8  | V    |
| P                     | R <sub>DS(on)</sub> Static drain-source<br>on-resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 1.5 A          |      | 0.07  | 0.10 | Ω    |
| ►DS(on)               |                                                          | V <sub>GS</sub> = 5 V, I <sub>D</sub> = 1.5 A           |      | 0.085 | 0.12 | Ω    |

#### Notes:

<sup>(1)</sup>Defined by design, not subject to production test.

| Symbol          | Parameter                    | Test conditions                                          | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------|----------------------------------------------------------|------|------|------|------|
| Ciss            | Input capacitance            |                                                          | -    | 340  |      | pF   |
| Coss            | Output capacitance           | V <sub>DS</sub> =25 V, f=1 MHz, V <sub>GS</sub> =0 V     | -    | 63   |      | pF   |
| Crss            | Reverse transfer capacitance | · · · · · · · · · · · · · · · · · · ·                    | -    | 30   |      | pF   |
| Qg              | Total gate charge            | V <sub>DD</sub> = 48 V, I <sub>D</sub> = 3 A             | -    | 7    | 9    | nC   |
| Q <sub>gs</sub> | Gate-source charge           | $V_{GS}$ = 0 to 5 V                                      | -    | 1.5  |      | nC   |
| Q <sub>gd</sub> | Gate-drain charge            | (see Figure 14: "Test circuit for gate charge behavior") | -    | 2.8  |      | nC   |

#### Table 5: Dynamic

#### Table 6: Switching times

| Symbol              | Parameter           | Test conditions                                                                                                      | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|----------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | $V_{DD}$ = 30 V, $I_D$ = 1.5 A,                                                                                      | -    | 9    | -    | ns   |
| tr                  | Rise time           | $R_G = 4.7 \Omega$                                                                                                   | -    | 25   | -    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time | V <sub>GS</sub> = 5 V<br>(see Figure 13: "Test circuit for                                                           | -    | 20   | -    | ns   |
| tf                  | Fall time           | (see Figure 13: "Test circuit for<br>resistive load switching times"<br>and Figure 18: "Switching time<br>waveform") | -    | 10   | -    | ns   |

4/12



#### Electrical characteristics

|                    | Table 7: Source-drain diode |                                                                                           |      |      |      |      |
|--------------------|-----------------------------|-------------------------------------------------------------------------------------------|------|------|------|------|
| Symbol             | Parameter Test conditions   |                                                                                           | Min. | Тур. | Max. | Unit |
| Vsd <sup>(1)</sup> | Forward on voltage          | I <sub>SD</sub> = 4 A, V <sub>GS</sub> =0 V                                               | -    |      | 1.5  | V    |
| trr                | Reverse recovery time       | I <sub>SD</sub> = 4 A, di/dt = 100 A/µs,                                                  | -    | 50   |      | ns   |
| Qrr                | Reverse recovery charge     | V <sub>DD</sub> =25 V, T <sub>j</sub> =150 °C<br>(see <i>Figure 15: "Test circuit for</i> | -    | 88   |      | nC   |
| Irrm               | Reverse recovery<br>current | inductive load switching and diode recovery times")                                       | -    | 3.5  |      | A    |

#### Notes:

 $^{(1)}\text{Pulsed:}$  pulse duration = 300  $\mu\text{s},$  duty cycle 1.5%



**Electrical characteristics** 







DocID7798 Rev 9



6/12

#### STN3NF06L

#### **Electrical characteristics**







57

DocID7798 Rev 9

7/12

### 3 Test circuits







8/12

DocID7798 Rev 9



## 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

### 4.1 SOT-223 package information





#### Package information

Table 8: SOT-223 package mechanical data

|       |      | kage mechanical data |      |  |  |
|-------|------|----------------------|------|--|--|
| Dim.  | mm   |                      |      |  |  |
| Dini. | Min. | Тур.                 | Max. |  |  |
| А     |      |                      | 1.8  |  |  |
| A1    | 0.02 |                      | 0.1  |  |  |
| В     | 0.6  | 0.7                  | 0.85 |  |  |
| B1    | 2.9  | 3                    | 3.15 |  |  |
| С     | 0.24 | 0.26                 | 0.35 |  |  |
| D     | 6.3  | 6.5                  | 6.7  |  |  |
| е     |      | 2.3                  |      |  |  |
| e1    |      | 4.6                  |      |  |  |
| E     | 3.3  | 3.5                  | 3.7  |  |  |
| Н     | 6.7  | 7.0                  | 7.3  |  |  |
| V     |      |                      | 10º  |  |  |



10/12

DocID7798 Rev 9



## 5 Revision history

Table 9: Document revision history

| Date        | Revision | Changes                                                                                                                |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------|
| 21-Jun-2004 | 5        | Complete version.                                                                                                      |
| 04-Oct-2006 | 6        | New template, no content change.                                                                                       |
| 01-Feb-2007 | 7        | Typo mistake on Table 2.                                                                                               |
| 12-Jun-2008 | 8        | Corrected marking on Table 1                                                                                           |
| 03-Jul-2017 | 9        | Modified internal schematic diagram on cover page.<br>Updated Section 4: "Package information".<br>Minor text changes. |



#### IMPORTANT NOTICE – PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics - All rights reserved





单击下面可查看定价,库存,交付和生命周期等信息

>>STMicroelectronics(意法半导体)