Data sheet acquired from Harris Semiconductor SCHS065C – Revised November 2004

# CD4098B Types

# CMOS Dual Monostable Multivibrator

High-Voltage Types (20-Volt Rating)

■ CD4098B dual monostable multivibrator provides stable retriggerable/resettable one-shot operation for any fixed-voltage timing application.

An external resistor (Rx) and an external capacitor (CX) control the timing for the circuit. Adjustment of RX and CX provides a wide range of output pulse widths from the Q and Q terminals. The time delay from trigger input to output transition (trigger propagation delay) and the time delay from reset input to output transition (reset propagation delay) are independent of Rx and CX.

Leading-edge-triggering (+TR) and trailingedge-triggering (-TR) inputs are provided for triggering from either edge of an input pulse. An unused +TR input should be tied to VSS. An unused -TR input should be tied to VDD. A RESET (on low level) is provided for immediate termination of the output pulse or to prevent output pulses when power is turned on. An unused RESET input should be tied to VDD. However, if an entire section of the CD4098B is not used, its RESET should be tied to VSS. See Table I.

In normal operation the circuit triggers (extends the output pulse one period) on the application of each new trigger pulse. For operation in the non-retriggerable mode, Q is connected to -TR when leading-edge triggering (+TR) is used or Q is connected to +TR when trailing-edge triggering (-TR) is used.

The time period (T) for this multivibrator can be approximated by:  $T_X=\frac{1}{2}R_XC_X$  for  $C_X \ge$ 0.01 µF. Time periods as a function of Rx for values of CX and VDD are given in Fig. 8. Values of T vary from unit to unit and as a function of voltage, temperature, and RXCX.

The minimum value of external resistance,  $R_X$ , is 5 k $\Omega$ . The maximum value of external capacitance,  $C_X$ , is 100  $\mu F$ . Fig. 9 shows time periods as a function of CX for values of RX and V<sub>DD</sub>

The output pulse width has variations of ±2.5% typically, over the temperature range of -55°C to 125°C for Cx=1000 pF and  $R_X=100 k\Omega$ .

For power supply variations of ±5%, the output pulse width has variations of ±0.5% typically, for VDD=10 V and 15 V and ±1% typically, for VDD=5 V at Cx=1000 pF and  $R_X=5 k\Omega$ .

These types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix). 16-lead small-outline packages (M, M96, and MT suffixes), and 16-lead thin shrink smalloutline packages (PW and PWR suffixes).

The CD4098B is similar to type MC14528.

#### Features:

- Retriggerable/resettable capability
- Trigger and reset propagation delays independent of R<sub>X</sub>, C<sub>X</sub>
- Triggering from leading or trailing edge
- Q and Q buffered outputs available
- Separate resets
- Wide range of output-pulse widths
- 100% tested for maximum quiescent current at 20 V
- Maximum input current of 1 µA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C
- Noise margin (full package-temperature range): 1 V at V<sub>DD</sub>= 5 V 2 V at V<sub>DD</sub>=10 V 2.5 V at V<sub>DD</sub>=15 V 5-V, 10-V, and 15-V parametric ratings
- Standardized, symmetrical output characteristics
- Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices."

#### Applications:

- Pulse delay and timing
- Pulse shaping
- Astable multivibrator





TERMINALS 1,8,15 ARE ELECTRICALLY CONNECTED INTERNALLY

92CS-24848RI

**TERMINAL ASSIGNMENT** 

#### MAXIMUM RATINGS, Absolute-Maximum Values:

| IGE HANGE, (VDD)                                           |
|------------------------------------------------------------|
| d to V <sub>SS</sub> Terminal)0.5V to +20V                 |
| .NGE, ALL INPUTS0.5V to V <sub>DD</sub> +0.5V              |
| T, ANY ONE INPUT ±10mA                                     |
| ON PER PACKAGE (PD):                                       |
| +100°C500mW                                                |
| to +125°C Derate Linearity at 12mW/°C to 200mW             |
| N PER OUTPUT TRANSISTOR                                    |
| ACKAGE-TEMPERATURE RANGE (All Package Types)               |
| ERATURE RANGE (T <sub>A</sub> )55°C to +125°C              |
| ATURE RANGE (T <sub>stg</sub> )65°C to +150°C              |
| RE (DURING SOLDERING):                                     |
| 1/32 inch (1.59 $\pm$ 0.79mm) from case for 10s max +265°C |

#### **RECOMMENDED OPERATING CONDITIONS**

For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

| CHARACTERISTIC                                                             | V <sub>DD</sub> | LIN                           | IITS        |       |
|----------------------------------------------------------------------------|-----------------|-------------------------------|-------------|-------|
| CHARACTERISTIC                                                             | V               | MIN                           | MAX.        | UNITS |
| Supply-Voltage Range (For T <sub>A</sub> = Full Package-Temperature Range) | -               | 3                             | 18          | V     |
| Trigger Pulse Width t <sub>W</sub> (TR)                                    | 5<br>10<br>15   | 140<br>60<br>40               | -<br>-<br>- | ns    |
| Reset Pulse Width tw(R) (This is a function of C <sub>X</sub> )            |                 | Si<br>Dynami<br>Chart<br>Fig. | t and       | _     |
| Trigger Rise or Fall Time t <sub>r</sub> (TR), t <sub>f</sub> (TR)         | 5 - 15          | _                             | 100         | μs    |

### CD4098B Types

TABLE I
CD4098B FUNCTIONAL TERMINAL CONNECTIONS

| FUNCTION                                       |                   | TO<br>1. NO.      |                   | TO<br>M. NO.      | l -               | PULSE<br>RM. NO.  | OTHER CONNECTIONS |                   |  |
|------------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|--|
|                                                | MONO <sub>1</sub> | MONO <sub>2</sub> |  |
| Leading-Edge<br>Trigger/<br>Retriggerable      | 3, 5              | 11, 13            |                   |                   | 4                 | 12                |                   |                   |  |
| Leading-Edge<br>Trigger/<br>Non-retriggerable  | 3                 | 13                |                   |                   | 4                 | 12                | 5-7               | 11-9              |  |
| Trailing-Edge<br>Trigger/<br>Retriggerable     | 3.                | 13                | 4                 | 12                | 5                 | 11                |                   |                   |  |
| Trailing-Edge<br>Trigger/<br>Non-retriggerable | 3                 | 13                | :                 |                   | 5                 | 11                | 4-6               | 12-10             |  |
| Unused Section                                 | 5                 | 11                | 3, 4              | 12, 13            |                   |                   |                   |                   |  |

#### NOTES:

- 1. A RETRIGGERABLE ONE SHOT MULTI-VIBRATOR HAS AN OUTPUT PULSE WIDTH WHICH IS EXTENDED ONE FULL TIME PERIOD (T<sub>X</sub>) AFTER APPLICATION OF THE LAST TRIGGER PULSE.
- The minimum time between retriggering edges (or trigger and retrigger edges) is 40 per cent of (T<sub>X</sub>).
- 2. A NON-RETRIGGERABLE ONE-SHOT MULTIVIBRATOR HAS A TIME PERIOD TX REFERENCED FROM THE APPLICATION OF THE FIRST TRIGGER PULSE.

INPUT PULSE TRAIN

RETRIGGERABLE MODE PULSE WIDTH

(+TR MODE)

NON-RETRIGGERABLE MODE PULSE

WIDTH

(+TR MODE)



Fig. 4 — CD4098B logic diagram.



Fig. 1 — Typical output low (sink) current characteristics.



Fig. 2 — Minimum output low (sink) current characteristics.



Fig. 3 — Typical output high (source) current characteristics.



Fig. 5 - Minimum output high (source) current characteristics.

Copyright © 2004, Texas Instruments Incorporated

## CD4098B Types

#### STATIC ELECTRICAL CHARACTERISTICS

| CHARAC-                                   |                |       |                 |      |                                       |          |       |       |                   |                                                  |       |
|-------------------------------------------|----------------|-------|-----------------|------|---------------------------------------|----------|-------|-------|-------------------|--------------------------------------------------|-------|
| TERISTIC                                  |                | DITIO |                 | LIMI | LIMITS AT INDICATED TEMPERATURES (°C) |          |       |       |                   | PC)                                              | UNITS |
| 1                                         | v <sub>o</sub> | VIN   | V <sub>DD</sub> |      |                                       |          | l     |       | +25               | en e         | 300   |
| <u> </u>                                  | (V)            | (V)   | (V)             | -55  | <del>-40</del>                        | +85      | +125  | Min.  | Тур.              | Max.                                             |       |
| Quiescent                                 |                | 0,5   | 5               | - 1  | 1                                     | 30       | 30    | _     | 0.02              | 1                                                |       |
| Device                                    |                | 0,10  | 10              | 2    | 2                                     | 60       | 60    | _     | 0.02              | 2                                                | 1.    |
| Current                                   |                | 0,15  | 15              | 4    | 4                                     | 120      | 120   | _     | 0.02              | 4                                                | μА    |
| I <sub>DD</sub> Max.                      | _              | 0,20  | 20              | 20   | 20                                    | 600      | 600   | _     | 0.04              | 20                                               |       |
| Output Low                                |                |       |                 |      |                                       | :        |       |       |                   | <del>                                     </del> |       |
| (Sink)                                    | 0.4            | 0,5   | 5               | 0.64 | 0.61                                  | 0.42     | 0.36  | 0.51  | 1                 | l _                                              |       |
| Current,                                  | 0.5            | 0,10  | 10              | 1.6  | 1.5                                   | 1.1      | 0.9   | 1.3   | 2.6               | _                                                |       |
| IOL Min.                                  | 1.5            | 0,15  | 15              | 4.2  | 4                                     | 2.8      | 2.4   | 3.4   | 6.8               |                                                  |       |
| Output High                               | 4.6            | 0,5   | 5               | 0.64 | -0.61                                 | -0.42    | -0.36 | -0.51 | -1                |                                                  | mA    |
| (Source)                                  | 2.5            | 0,5   | 5               | -2   | -1.8                                  | -1.3     | -1.15 | -1.6  | -3.2              | _                                                |       |
| Current,                                  | 9.5            | 0,10  | 10              | -1.6 | -1.5                                  | -1.1     | -0.9  | -1.3  | -2.6              |                                                  |       |
| I <sub>OH</sub> Min.                      | 13.5           | 0,15  | 15              | -4.2 | -4                                    | -2.8     | -2.4  | -3.4  | -6.8              | -                                                |       |
| Output Volt-                              |                |       |                 | :    |                                       |          |       | -     | -                 | 1                                                |       |
| age:                                      |                | 0,5   | 5               |      | 0.0                                   | )5       |       | _     | 0                 | 0.05                                             |       |
| Low Level,                                | _              | 0,10  | 10              |      | 0.0                                   | )5       |       | _     | 0                 | 0.05                                             | •     |
| VOL Max.                                  | _              | 0,15  | 15              |      | 0.0                                   | )5       |       | _     | 0                 | 0.05                                             |       |
| Output Volt-                              |                |       | ,               |      |                                       | ·        |       |       | <del> </del>      | <del>  </del>                                    | V     |
| age:                                      |                | 0,5   | 5               |      | 4.9                                   | 15       |       | 4.95  | 5                 | <u> </u>                                         | ٠     |
| High-Level,                               | _              | 0,10  | 10              |      | 9.9                                   | 5        |       | 9.95  | 10                |                                                  |       |
| V <sub>OH</sub> Min.                      | _              | 0,15  | 15              |      | 14.                                   | 95       |       | 14.95 | . 15              | _                                                |       |
| Input Low                                 | 0.5,4.5        | -     | 5               |      | 1.                                    | <u>-</u> |       |       |                   | 1.5                                              | -     |
| Voltage,                                  | 1,9            | _     | 10              |      | 3                                     |          | _     |       | _                 | 3                                                |       |
| V <sub>IL</sub> Max.                      | 1.5,13.5       | _     | .15             |      | 4                                     |          |       | _     | _                 | 4                                                |       |
| Input High                                | 0.5,4.5        |       | 5               |      | 3.5                                   | <br>5    |       | 3.5   |                   |                                                  | V     |
| Voltage,                                  | 1,9            | _     | 10              |      | 7                                     |          |       | 7     | <del></del>       |                                                  |       |
| V <sub>IH</sub> Min.                      | 1.5,13.5       | —     | 15              |      | 11                                    |          |       | 11    | _                 | _                                                |       |
| Input<br>Current,<br>I <sub>IN</sub> Max. | ; <b>-</b> -   | 0,18  | 18              | ±0.1 | ±0.1                                  | ±1       | ±1    | _     | ±10 <sup>-5</sup> | ±0.1                                             | μΑ    |



Fig. 6 - Typical propagation delay time vs.
load capacitance, trigger into Q
out. (All values of C<sub>X</sub> and R<sub>X</sub>.)



Fig. 7 – Transition time vs. load capacitance for  $R_X$  = 5 k $\Omega$ -10000 k $\Omega$  and  $C_X$  = 15 pF-10000 pF.



Fig. 8 — Typical external resistance vs. pulse width.



Fig. 9 – Typical external capacitance vs. pulse width.



Fig. 10 — Typical minimum reset pulse width vs. external capacitance.

#### **DYNAMIC ELECTRICAL CHARACTERISTICS**

At  $T_A = 25^{\circ}C$ ; Input  $t_r, t_f = 20$  ns,  $C_L = 50$  pF,  $R_L = 200$  k $\Omega$ 

|                                                                                              | TEST                | CONDITI                 | ONS                 | LIM               | IITS               |       |
|----------------------------------------------------------------------------------------------|---------------------|-------------------------|---------------------|-------------------|--------------------|-------|
| CHARACTERISTIC                                                                               | R <sub>X</sub> (kΩ) | C <sub>X</sub> (pF)     | V <sub>DD</sub> (V) | Тур.              | Max.               | UNITS |
| Trigger Propagation Delay Time +TR, $-$ TR to Q, $\overline{Q}$ tphL, tpLH                   | 5 to<br>10,000      | ≥15                     | 5<br>10<br>15       | 250<br>125<br>100 | 500<br>250<br>200  | ns    |
| Minimum Trigger Pulse Width,                                                                 | 5 to<br>10,000      | ≥15                     | 5<br>10<br>15       | 70<br>30<br>20    | 140<br>60<br>40    | ns    |
| Transition Time,  tTLH                                                                       | 5 to<br>10,000      | ≥15                     | - 5<br>10<br>15     | 100<br>50<br>40   | 200<br>100<br>80   | ·     |
|                                                                                              | 5 to<br>10,000      | 15 to<br>10,000         | 5<br>10<br>15       | 100<br>50<br>40   | 200<br>100<br>80   |       |
| <sup>t</sup> THL                                                                             | 5 to<br>10,000      | 0.01 μF<br>to<br>0.1 μF | 5<br>10<br>15       | 150<br>75<br>65   | 300<br>150<br>130  | ns    |
|                                                                                              | 5 to<br>10,000      | 0.1 μF<br>to<br>1 μF    | 5<br>10<br>15       | 250<br>150<br>80  | 500<br>300<br>160  |       |
| Reset Propagation Delay Time, TPHL, TPLH                                                     | 5 to<br>10,000      | ≥15                     | 5<br>10<br>15       | 225<br>125<br>75  | 450<br>250<br>150  | ns    |
|                                                                                              |                     | 15                      | 5<br>10<br>15       | 100<br>40<br>30   | 200<br>80<br>60    |       |
| $\begin{array}{c} \text{Minimum Reset Pulse Width,} \\ \textbf{t}_{W}\textbf{R} \end{array}$ | 100                 | 1000                    | 5<br>10<br>15       | 600<br>300<br>250 | 1200<br>600<br>500 | ns    |
|                                                                                              |                     | 0.1 μF                  | 5<br>10<br>15       | 25<br>15<br>10    | 50<br>30<br>20     | μs    |
| Trigger Rise or Fall Time $t_f(TR)$ , $t_f(TR)$                                              | -                   | - Company               | 5 to<br>1 <b>5</b>  |                   | 100                | μs    |
| Pulse Width Match<br>Between Circuits in<br>Same Package                                     | 10                  | 10,000                  | 5<br>10<br>15       | 5<br>7.5<br>7.5   | 10<br>15<br>15     | %     |
| Input Capacitance, CIN                                                                       |                     | Any Input               |                     | 5                 | 7.5                | ρF    |



Fig. 12 — Quiescent-device-current test circuits.



Fig. 13 - Input-voltage test circuit.



Fig. 14 — Input leakage current test circuit.



CD4098B Types

Fig. 11 - Average power dissipation vs. one-shot pulse width.

## CD4098B Types



Fig. 15 - Pulse delay.



Fig. 17 - K-Factor for  $V_{DD} = 12V$ .



Fig. 16 - Astable multivibrator with restart after reset capability.



Dimensions and Pad Layout for CD4098BH

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils (10<sup>-3</sup> inch).

www.ti.com 18-Nov-2023

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| CD4098BE         | ACTIVE     | PDIP         | N                  | 16   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD4098BE                | Samples |
| CD4098BEE4       | ACTIVE     | PDIP         | N                  | 16   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD4098BE                | Samples |
| CD4098BF         | ACTIVE     | CDIP         | J                  | 16   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | CD4098BF                | Samples |
| CD4098BF3A       | ACTIVE     | CDIP         | J                  | 16   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | CD4098BF3A              | Samples |
| CD4098BM96       | ACTIVE     | SOIC         | D                  | 16   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4098BM                | Samples |
| CD4098BM96G4     | ACTIVE     | SOIC         | D                  | 16   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4098BM                | Samples |
| CD4098BPW        | LIFEBUY    | TSSOP        | PW                 | 16   | 90             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CM098B                  |         |
| CD4098BPWR       | ACTIVE     | TSSOP        | PW                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CM098B                  | Samples |
| JM38510/17504BEA | ACTIVE     | CDIP         | J                  | 16   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510/<br>17504BEA    | Samples |
| M38510/17504BEA  | ACTIVE     | CDIP         | J                  | 16   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510/<br>17504BEA    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

#### PACKAGE OPTION ADDENDUM



www.ti.com 18-Nov-2023

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD4098B, CD4098B-MIL:

Catalog : CD4098B

Military: CD4098B-MIL

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

Military - QML certified for Military and Defense Applications

www.ti.com 1-Jul-2023

#### TAPE AND REEL INFORMATION

# REEL DIMENSIONS Reel Diameter Reel Width (W1)



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD4098BM96 | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| CD4098BPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 1-Jul-2023



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD4098BM96 | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| CD4098BPWR | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

www.ti.com 1-Jul-2023

#### **TUBE**



\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD4098BE   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4098BE   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4098BEE4 | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4098BEE4 | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4098BPW  | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |

# D (R-PDSO-G16)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated

# 单击下面可查看定价,库存,交付和生命周期等信息

# >>TI (德州仪器)