

**[www.ti.com](http://www.ti.com)** SNOSB09B –APRIL 2010–REVISED MARCH 2013

# **LMP8358 Zero-Drift, Programmable Instrumentation Amplifier with Diagnostics**

**Check for Samples: [LMP8358](http://www.ti.com/product/lmp8358#samples)**

**<sup>1</sup>FEATURES DESCRIPTION**

**25<sup>°</sup>C Zimmus Zimmus Unless Otherwise Noted, T<sub>A</sub>** = The LMP8358 is a precision programmable-gain instrumentation amplifier in TI's LMP<sup>TM</sup> precision

- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- 

- 
- **• Thermopile Amplifier**
- **• Portable Instrumentation**
- **• Medical Instrumentation**
- **• Precision Low-side Current Sensing**

**instrumentation amplifier in TI's LMP™ precision** amplifier family. Its gain can be programmed to 10, **• Supply Voltage 2.7V to 5.5V** 20, 50, 100, 200, 500, or 1000 through an SPI- **• Supply Current 1.8 mA** compatible serial interface or through a parallel interface. Alternatively, its gain can be set to an **• Max Gain Error 0.15%** arbitrary value using two external resistors. The **Figure 16 Max Gain Drift 16 ppm/°C**<br> **•** LMP8358 uses patented techniques to measure and<br> **•** continuously correct its input offset voltage *continuously correct its input offset voltage,* **Max Offset Voltage 10 µV** eliminating offset drift over time and temperature and the effect of 1/f noise. Its ground-sensing CMOS input **Figure 11 Max Offset Voltage Drift 50 nV/°C** features a high CMRR and low input bias currents. It<br> **GBW (Gain = 10) 8 MHz**<br> **•** is canable of sensing differential input voltages in a  $\overline{a}$  **is capable of sensing differential input voltages in a • Max Non-Linearity 100 ppm** common-mode range that extends from 100mV below the negative supply to 1.4V below the positive supply, **• Operating Temperature Range <sup>−</sup>40°C to 125°C** making it an ideal solution for interfacing with ground referenced sensors, supply-referenced sensor **•• SPI or Pin Configurable Modes bridges**, and any other application requiring precision and long-term stability. Additionally, the LMP8358 **• EMIRR at 1.8GHz <sup>92</sup> dB** includes fault detection circuitry to detect open and  $\frac{1}{2}$  **h** shorted inputs and deteriorating connections to the signal source. Other features that make the LMP8358 **APPLICATIONS a** versatile solution for many applications are its railto-rail output, low input voltage noise and high gain- **• Bridge Sensor Amplifier** bandwidth product.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Æ Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. LMP is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



# **Typical Application**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **Absolute Maximum Ratings (1)(2)**



(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but for which specific performance is not ensured. For ensured specifications and the test conditions, see Electrical Characteristics.

(2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/ Distributors for availability and specifications.

(3) Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22–A115–A (ESD MM std. of JEDEC). Field-Induced Charge-Device Model, applicable std. JESD22–C101–C (ESD FICDM std. of JEDEC).

(4) The short circuit test is a momentary test which applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can exceed the maximum allowable junction temperature of 150°C.

(5) The maximum power dissipation is a function of T<sub>J(MAX)</sub>, θ<sub>JA</sub>. The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.



**[www.ti.com](http://www.ti.com)** SNOSB09B –APRIL 2010–REVISED MARCH 2013

### **Operating Ratings (1)**



(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but for which specific performance is not ensured. For ensured specifications and the test conditions, see Electrical Characteristics.

(2) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.

# **3.3V Electrical Characteristics**

Unless otherwise specified, all limits are ensured for T<sub>A</sub> = 25°C. V<sup>+</sup> = 3.3V, V<sup>-</sup> = 0V, V<sub>REF</sub> = V<sup>+</sup>/2, V<sub>CM</sub> = V<sup>+</sup>/2, R<sub>L</sub> = 10 kΩ to  $\rm{V_{REF},~C_L}$  = 10 pF; Serial Control Register: G[2:0] = 110b (Gain = 1000x), COMP[2:0] = 000b, MUX[1:0] = 00b, POL, SHDN, FILT, PIN = 0b, CUR[2:0] = 000b. **Boldface** limits apply at the temperature extremes.



(1) All limits are specified by testing or statistical analysis.

Typical Values indicate the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

(3) The offset voltage average drift is determined by dividing the value of  $V_{OS}$  at the temperature extremes by the total temperature change.

Copyright © 2010–2013, Texas Instruments Incorporated and Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSB09B&partnum=LMP8358) Feedback 3

# **3.3V Electrical Characteristics (continued)**

Unless otherwise specified, all limits are ensured for T<sub>A</sub> = 25°C. V<sup>+</sup> = 3.3V, V<sup>-</sup> = 0V, V<sub>REF</sub> = V<sup>+</sup>/2, V<sub>CM</sub> = V<sup>+</sup>/2, R<sub>L</sub> = 10 kΩ to  $\rm{V_{REF},~C_L}$  = 10 pF; Serial Control Register: G[2:0] = 110b (Gain = 1000x), COMP[2:0] = 000b, MUX[1:0] = 00b, POL, SHDN, FILT, PIN = 0b, CUR[2:0] = 000b. **Boldface** limits apply at the temperature extremes.



(4) Slew rate is the average of the rising and falling slew rates.



**[LMP8358](http://www.ti.com/product/lmp8358?qgpn=lmp8358)**

# **3.3V Electrical Characteristics (continued)**

Unless otherwise specified, all limits are ensured for T<sub>A</sub> = 25°C. V<sup>+</sup> = 3.3V, V<sup>-</sup> = 0V, V<sub>REF</sub> = V<sup>+</sup>/2, V<sub>CM</sub> = V<sup>+</sup>/2, R<sub>L</sub> = 10 kΩ to  $V_{REF}$ ,  $C_L$  = 10 pF; Serial Control Register: G[2:0] = 110b (Gain = 1000x), COMP[2:0] = 000b, MUX[1:0] = 00b, POL, SHDN, FILT, PIN = 0b, CUR[2:0] = 000b. **Boldface** limits apply at the temperature extremes.



# **5.0V Electrical Characteristics**

Unless otherwise specified, all limits are ensured for T<sub>A</sub> = 25°C. V<sup>+</sup> = 5.0V, V<sup>-</sup> = 0V, V<sub>REF</sub> = V<sup>+</sup>/2, V<sub>CM</sub> = V<sup>+</sup>/2, R<sub>L</sub> = 10 kΩ to  $V_{REF}$ ,  $C_L$  = 10 pF; Serial Control Register: G[2:0] = 110b (Gain = 1000x), COMP[2:0] = 000b, MUX[1:0] = 00b, POL, SHDN, FILT, PIN = 0b, CUR[2:0] = 000b. **Boldface** limits apply at the temperature extremes.



(1) All limits are specified by testing or statistical analysis.<br>(2) Typical Values indicate the most likely parametric norn Typical Values indicate the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

(3) The offset voltage average drift is determined by dividing the value of  $V_{OS}$  at the temperature extremes by the total temperature change.

Downloaded From [Oneyac.com](https://www.oneyac.com)

Copyright © 2010–2013, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSB09B&partnum=LMP8358) Feedback 5

# **5.0V Electrical Characteristics (continued)**

Unless otherwise specified, all limits are ensured for T<sub>A</sub> = 25°C. V<sup>+</sup> = 5.0V, V<sup>-</sup> = 0V, V<sub>REF</sub> = V<sup>+</sup>/2, V<sub>CM</sub> = V<sup>+</sup>/2, R<sub>L</sub> = 10 kΩ to  $\rm{V_{REF},~C_L}$  = 10 pF; Serial Control Register: G[2:0] = 110b (Gain = 1000x), COMP[2:0] = 000b, MUX[1:0] = 00b, POL, SHDN, FILT, PIN = 0b, CUR[2:0] = 000b. **Boldface** limits apply at the temperature extremes.





**[LMP8358](http://www.ti.com/product/lmp8358?qgpn=lmp8358)**

## **5.0V Electrical Characteristics (continued)**

Unless otherwise specified, all limits are ensured for T<sub>A</sub> = 25°C. V<sup>+</sup> = 5.0V, V<sup>-</sup> = 0V, V<sub>REF</sub> = V<sup>+</sup>/2, V<sub>CM</sub> = V<sup>+</sup>/2, R<sub>L</sub> = 10 kΩ to  $\rm{V_{REF},~C_L}$  = 10 pF; Serial Control Register: G[2:0] = 110b (Gain = 1000x), COMP[2:0] = 000b, MUX[1:0] = 00b, POL, SHDN, FILT, PIN = 0b, CUR[2:0] = 000b. **Boldface** limits apply at the temperature extremes.



(4) Slew rate is the average of the rising and falling slew rates.

Copyright © 2010–2013, Texas Instruments Incorporated Texas and Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSB09B&partnum=LMP8358) Feedback 7

Downloaded From [Oneyac.com](https://www.oneyac.com)



# **5.0V Electrical Characteristics (continued)**

Unless otherwise specified, all limits are ensured for T<sub>A</sub> = 25°C. V<sup>+</sup> = 5.0V, V<sup>-</sup> = 0V, V<sub>REF</sub> = V<sup>+</sup>/2, V<sub>CM</sub> = V<sup>+</sup>/2, R<sub>L</sub> = 10 kΩ to  $\rm{V_{REF},~C_L}$  = 10 pF; Serial Control Register: G[2:0] = 110b (Gain = 1000x), COMP[2:0] = 000b, MUX[1:0] = 00b, POL, SHDN, FILT, PIN = 0b, CUR[2:0] = 000b. **Boldface** limits apply at the temperature extremes.



# **Electrical Characteristics (Serial Interface)**

Unless otherwise specified, all limits ensured for T<sub>A</sub> = 25°C, V<sup>+</sup> - V<sup>−</sup> ≥ 2.7V, V<sup>+</sup> ≥ VHSER/VLPAR, V<sup>−</sup> ≤ VLSER/VHPAR, V<sub>D</sub> = (VHSER/VLPAR) − (VLSER/VHPAR) ≥ 2.5V.



(1) All limits are specified by testing or statistical analysis.

(2) Typical Values indicate the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

(3) Load for these tests is shown in the Timing Diagram Test Circuit.



# **Connection Diagram**



**Figure 1. 14-Pin SOIC/ 14-Pin TSSOP Top View**

# **Pin Descriptions**





# **Block Diagram**







# **Timing Diagrams**



**Figure 3. SPI Timing Diagram**



**Figure 4. Timing Diagram Test Circuit**

GAIN (dB)

**NSTRUMENTS** 

Texas



GAIN (dB)





**Typical Performance Characteristics (continued)**



















Texas **ISTRUMENTS** 



 $V^+$  = 3.3V and  $T_A$  = 25°C unless otherwise noted. **TCV**<sub>OS</sub> **Distribution,**  $V_s = 3.3V$  **TCV**<sub>OS</sub> **Distribution,**  $V_s = 5V$ 

















**Figure 19. Figure 20.**















140











**FXAS STRUMENTS** 



- $V^+$  = 3.3V and  $T_A$  = 25°C unless otherwise noted.
- **Small Signal Step Response for Various COMP Settings Small Signal Step Response for Various COMP Settings**















**Figure 31. Figure 32.**





**Figure 33. Figure 34.**



ا<br>ا  $= +2.5V$ 

 $-40^{\circ}$ C 25°C

I



THD+N (%)

IB (nA)

 $-0.5$ -1.0 -1.5 -2.0

1.0 0.5  $\overline{0}$ 

1

V +

 $V_{\text{OUT}} = 2V_{\text{PE}}$ 

125°C

 $0.1$ 

0.01

 $0.001$ <br> $10$ 





 $\overline{G}$ 



Texas **NSTRUMENTS** 

SNOSB09B –APRIL 2010–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

**Typical Performance Characteristics (continued)**  $V^+$  = 3.3V and  $T_A$  = 25°C unless otherwise noted. **ITEST3 ITEST4 vs. vs. VCM VCM** 10.40  $CUR[2:0] = 011b$  $CUR[2:0] = 100b$  $V^+ = +2.5V$  $V^+ = +2.5V$ 10.38  $V = -2.5V$  $V = -2.5V$  $25<sup>7</sup>$ 10.36  $I$ TEST  $(\mu A)$  $40<sup>°</sup>$  $-40<sup>c</sup>$ 10.34 10.32 25°C 25<sup>°</sup> 10.30 125 125 1.0 -0.5 0.0 0.5 1.0 1.5<br>1.5 -1.0 -0.5 0.0 0.5 1.0 1.5 -3.0 -2.5 -2.0 -1.5 -1.0 -0.5 0.0 0.5 1.0 1.5  $V_{CM} (V)$ V<sub>CM</sub>(V) **Figure 41. Figure 42. I**<sub>TEST5</sub><br>
VS. UCM VS.<br> **I** V<sub>CM</sub> Supply Voltage **vs. vs. VCM Supply Voltage** 125°C 15  $25C$ VOUT FROM RAIL (mV) 13  $25C$ VOUT FROM RAIL (mV) 11 9  $40<sup>c</sup>$  $-40<sub>C</sub>$ 7  $CUR[2:0] = 101b$  $125C$ 5  $V^+$  = +2.5V  $R_L = 10 k\Omega$  $V = -2.5V$ -3.0 -2.5 -2.0 -1.5 -1.0 -0.5 0.0 0.5 1.0 1.5 101.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 SUPPLY VOLTAGE (V)  $V_{CM} (V)$ **Figure 43. Figure 44. Output Swing Low EMIRR IN+ vs. vs. Supply Voltage Frequency** 140 **TTHULL**  $GAIN = 10$ 125°C + 120 V  $= +2.5V$ -  $-2.5V$ V 100  $5^{\circ}$ EMIRR (dB) 80 60  $40$  $-40<sup>o</sup>$ 20  $R_L = 10 k\Omega$  $0.1$ 2.5 3.0 3.5 4.0 4.5 5.0 5.5 10 100 1000 10000 SUPPLY VOLTAGE (V) FREQUENCY (MHz) **Figure 45. Figure 46.**

VOUT FROM RAIL (mV)

ITEST (IA)

103.0

 $\frac{2}{15}$  1.06<br> $\frac{1}{10}$  1.04

1.04

1.02

1.00

1.10

1.08

102.5

102.0

101.5

OUT FROM RAIL (mV)



# **APPLICATION INFORMATION**

# **INTRODUCTION**

The LMP8358 is a precision programmable gain instrumentation amplifier. Its gain can be programmed to 10, 20, 50, 100, 200, 500 or 1000 through an SPI-compatible serial interface or through a parallel interface. Alternatively, its gain can be set to an arbitrary value using external resistors. Note that at low gains the dynamic range is limited by the maximum input differential voltage of ±100mV. The LMP8358 uses patented techniques to measure and continuously correct its input offset voltage, eliminating offset drift over time and temperature, and the effect of 1/f noise. Its ground sensing CMOS input features a high CMRR and low input bias currents. It is capable of sensing differential input voltages in a common-mode range that extends from 100 mV below the negative supply to 1.4V below the positive supply, making it an ideal solution for interfacing with groundreferenced sensors, supply-referenced sensor bridges, and any other application requiring precision and long term stability. Additionally, the LMP8358 includes fault detection circuitry, so open and shorted inputs can be detected, as well a deteriorating connection to the signal source. Other features that make the LMP8358 a versatile solution for many applications are: its rail-to-rail output, low input voltage noise and high gain-bandwidth product.

# **TRANSIENT RESPONSE TO FAST INPUTS**

The LMP8358 is a current-feedback instrumentation amplifier that consists of two auto-zeroed input stages. These two input stages are operated in a ping-pong fashion: as one stage is auto-zeroed the other stage provides the path between the input pins and the output. The auto-zeroing decreases offset, offset drift, and 1/f noise while the ping-pong architecture provides a continuous path between the input and the output. As with all devices that use auto-zeroing, care must be taken with the signal frequency used with the device. On-chip continuous auto-zero correction circuitry eliminates the 1/f noise and significantly reduces the offset voltage and offset voltage drift; all of which are very low-frequency events. For slow-changing sensor signals, below 2kHz, this correction is transparent. Higher-frequency signals as well as fast changing edges will show a settling and ramping time lasting about 1μs. Like all auto-zeroing devices, if the input frequency is above the auto-zero frequency, aliasing will occur. This can occur both at the auto-zeroing frequency of about 12kHz and the pingpong frequency of about 50kHz. If needed, a low-pass filter should be placed on the output of the LMP8358 to filter out this disturbance.

# **COMMUNICATION WITH THE PART AND REGISTER DESCRIPTION**

The LMP8358 supports a serial and a parallel digital interface mode as shown in [Figure](#page-19-0) 47 and [Figure](#page-19-1) 48.

**Parallel user mode**Gain is set using G0, G1 and G2 pins. The shutdown mode can be activated by asserting SHDN. Fault detection features are unavailable.

**Serial user mode**The part is SPI-programmable through SDI, SCK, SDO and CSB. All features are available.





**Figure 47. (A) Communication with LMP8358 in Parallel Mode**

<span id="page-19-0"></span>

**Figure 48. (B) Communication with LMP8358 in Serial Mode**

# <span id="page-19-1"></span>**Communication Mode Selection**

The interface mode is determined by the two interface level pins VLSER/VHPAR and VHSER/VLPAR.

**VLSER/VHPAR < VHSER/VLPAR**Serial Interface. VLSER= Logic low level, VHSER = Logic high level.

**VLSER/VHPAR > VHSER/VLPAR**Parallel interface. VLPAR = Logic low level, VHPAR = Logic high level.

The levels applied to the VLSER/VHPAR and VHSER/VLPAR pins should be between the V<sup>+</sup> and V<sup>-</sup> levels as shown in [Figure](#page-20-0) 49.







**Figure 49. Communication Mode Selection.**

### <span id="page-20-0"></span>**PARALLEL CONTROL INTERFACE MODE**

The LMP8358 is put into Parallel Mode by setting VLSER/VHPAR > VHSER/VLPAR. The register in the LMP8358 does not control the settings of the LMP8358 in this mode. Gain and shutdown are set by placing a high or low logic level on pins 11 (SHDN), 12 (G2), 13 (G1), and 14 (G0), as shown in [Table](#page-20-2) 1 and Table 2. The logic high and low levels are defined by the voltages on the VLSER/VHPAR and VHSER/VLPAR pins. See the START UP AND [POWER](#page-30-0) ON RESET section for power on requirements when using the parallel mode.

<span id="page-20-1"></span>

#### **Table 1. Function of Digital IO Pins, Parallel Mode**



<span id="page-20-2"></span>

### **SERIAL CONTROL INTERFACE MODE**

The LMP8358 is put into Serial Mode by setting VLSER/VHPAR < VHSER/VLPAR. In the Serial Mode the LMP8358 can be programmed by using pins 11 – 14 as shown in [Table](#page-21-0) 3 and the SPI Timing Diagram. The LMP8358 contains a 16 bit register which controls the performance of the part. These bits can be changed using the Serial Mode of communication. The register of the LMP8358 is shown in [Table](#page-21-1) 4. Immediately after power on the register should be written with the value needed for the application. See the START UP AND [POWER](#page-30-0) ON [RESET](#page-30-0) section.



### **Table 3. Function of Digital IO Pins, Serial Mode**

<span id="page-21-0"></span>

## **Table 4. LMP8358 Register Description, Serial Mode**

<span id="page-21-1"></span>

# **Serial Control Interface Operation**

The LMP8358 gain, bandwidth compensation, shutdown, input options, and fault detection are controlled by an on board programmable register. Data to be written into the control register is first loaded into the LMP8358 via the serial interface. The serial interface employs an 16-bit double-buffered register for glitch-free transitions between settings. Data is loaded through the serial data input, SDI. Data passing through the shift register is output through the serial data output, SDO. The serial clock, SCK controls the serial loading process. All sixteen data bits are required to correctly program the amplifier. The falling edge of CSB enables the shift register to receive data. The SCK signal must be high during the falling and rising edge of CSB. Each data bit is clocked into the shift register on the rising edge of SCK. Data is transferred from the shift register to the holding register on the rising edge of CSB. Operation is shown in the SPI Timing Diagram.

The serial control pins can be connected in one of two ways when two or more LMP8358s are used in an application.

# **Star Configuration**

The configuration shown in [Figure](#page-22-0) 50 can be used if each LMP8358 will always have the same value in each register. After the microcontroller writes, all registers will have the same value. Using multiple CSB lines as shown in [Figure](#page-22-1) 51 allows different values to be written into each register.



**[www.ti.com](http://www.ti.com)** SNOSB09B –APRIL 2010–REVISED MARCH 2013



<span id="page-22-0"></span>



**Figure 51. Star Configuration for Writing Different Values Into Each Register**

# <span id="page-22-1"></span>**Daisy Chain Configuration**

This configuration can be used to program the same or different values in the register of each LMP8358. The connections are shown in [Figure](#page-22-2) 52. In this configuration the SDO pin of each LMP8358 is connected to the SDI pin of the following LMP8358.



**Figure 52. Daisy Chain Configuration**

<span id="page-22-2"></span>The following two examples show how the registers are written in the Daisy Chain Configuration.

# Table 5. If all three LMP8358s need a gain of 100 with a compensation level of 010. (0000 0000 0001 0011)



Copyright © 2010–2013, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSB09B&partnum=LMP8358) Feedback 23



# Table 5. If all three LMP8358s need a gain of 100 with a compensation level of 010. (0000 0000 0001 **0011) (continued)**



#### Table 6. If LMP8358 #1 needs a gain of 20 (0000 0000 0000 0001), LMP8358 #2 needs a gain of 1000 with a compensation level of 011 (0000 0000 0001 1110), and LMP8358 #3 needs a gain of 100 with a **compenstation level of 010 (0000 0000 0001 0011).**



# **LMP8358 SETTINGS**

# **Gain (Serial, Parallel)**

When the LMP8358 is in Parallel Mode the gain can be set by applying a high or low level to pins 12 (G2), 13 (G1), and 14 (G0), as shown in [Table](#page-20-2) 2. The Frequency Compensation bits are automatically set as shown in [Table](#page-20-2) 2 to optimize the bandwidth. In Serial Mode the gain is determined by setting G[2:0] as shown in [Table](#page-23-0) 7 and the bandwidth can be changed using the Frequency Compensation bits in the register.



<span id="page-23-0"></span>

When G[2:0] = 000b to 110b switch S1 is closed and switch S2 is open as shown in the Block Diagram.

When G[2:0] = 111b in either serial or parallel mode switch S1 is open and S2 is closed and the LMP8358 gain is set by external resistors as shown in [Figure](#page-24-0) 53. The gain is:

$$
GAIN = 1 + (Z1/Z2)
$$
 (1)

When the gain is set by external resistors and COMP[2:0] = 1xxb, a capacitor can be used to implement a noise reduction low pass filter. See the Filter and External Filter [Capacitor](#page-26-0) (Serial) section. R1and C<sub>FILTER</sub> are placed between the OUT and FB pins. R2 is placed between the FB and REFS pins.





REFF

REFS R<sub>2</sub> VREF 72

Vout

Z1

**Figure 53. External Gain Set Resistors and Filter Capacitor**

### <span id="page-24-0"></span>**Frequency Compensation (Serial)**

The gain-bandwidth compensation is set to one of five levels under program control. The amount of compensation can be decreased to maximize the available bandwidth as the gain of the amplifier is increased. The compensation level is selected by setting bits COMP[2:0] of the control register with 000b, 001b, 010b, 011b, or 1xxb. [Table](#page-24-1) 8 shows the bandwidths achieved at the selectable gain and compensation settings. Note that for gains 10X and 20X, the recommended compensation setting is 000b. For the gain setting 50X, compensation settings may be 000b and 001b. Gain settings 100X and 200X may use the three bandwidth compensation settings 000b, 001b, and 010b. At gains of 500X and 1000X, all bandwidth compensation ranges may be used. Note that for lower gains, it is possible to under compensate the amplifier into instability.

<span id="page-24-1"></span>



### **Input Multiplexer and Polarity Switch (Serial)**

The Input Multiplexer Selection bits MUX[1:0] and Polarity bit POL can be used to set the inputs of the LMP8358 to the states shown in [Table](#page-24-2) 9.

<span id="page-24-2"></span>

**Table 9. Input Multiplexer and Polarity (Register bits 8:6)**

**EXAS NSTRUMENTS** 

SNOSB09B –APRIL 2010–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**



# **Table 9. Input Multiplexer and Polarity (Register bits 8:6) (continued)**

### **Polarity Reversal**

When  $MUX[1:0] = 00b$  and  $POL = 0b$  the LMP8358 has the input of a normal instrumentation amplifier. The input for the LMP8358 is defined as Gain  $\times$  (V<sub>+IN</sub> – V<sub>−IN</sub>). When POL = 1b, the input for the LMP8358 is defined as Gain  $\times$  (V<sub>-IN</sub> – V<sub>+IN</sub>). Polarity reversal can be used to do system level calibration, for example, to compensate for thermocouple voltages, residual offset of the LMP8358, or offsets of the sensor or ADC.

### **Short Inputs**

When MUX $[1:0] = 01b$  and POL = 0b both inputs are connected to the +IN pin of the LMP8358. The –IN pin is left floating. When  $MUX[1:0] = 01b$  and POL = 1b both inputs are connected to the -IN pin of the LMP8358. The +IN pin is left floating.

### **Compare Input to V-**

When MUX[1:0] = 10b or 11b one external input of the LMP8358 is floating. The other external input is divided by 50 as shown in [Table](#page-24-2) 9. The internal instrumentation amplifier input that is not connected to the external pin is connected to V<sup>-</sup>. With a scale factor of 1/50 this gives an overall gain of 0.2x, 0.4x, 1x, 2x, 4x, 10x, or 20x depending on what the gain is set to with G[2:0] bits as shown in [Table](#page-25-0) 10.

<span id="page-25-0"></span>

**Table 10. Overall Gain using G[2:0], MUX[1:0] and POL**



#### **Shutdown Enable (Serial, Parallel)**

When the SHDN bit of the LMP8358 register is set to 1b the part is put into shutdown mode. It will use less than 1μA in this state.





#### <span id="page-26-0"></span>**Filter and External Filter Capacitor (Serial)**

The FILT bit controls the state of switch S2 shown in the Block Diagram. When G[2:0] = 000b to 110b, switch S2 will be open if  $FILT = 0b$  and S2 will be closed if  $FILT = 1b$ . When  $G[2:0] = 111b$  switch S2 is always closed and does not depend on the value in the FILT bit.

When FILT = 1b and COMP[2:0] = 1xxb the LMP8358 is unity-gain stable and an external filter cap can be applied as shown in [Figure](#page-24-0) 53. The corner filter of the filter is:

 $F_{-3dB} = 1/(2\pi R_{\text{FILTER}})$  (2)

 $R_{\text{FII TFR}}$  depends on the gain of the part and is shown in[Table](#page-26-1) 13.

#### **Table 12. Filter (Register bit 10)**



#### **Table 13. RFILTER Value**

<span id="page-26-1"></span>

The tolerance of the  $R_{FILTER}$  value for the pre-defined gains is about  $±3\%$ . If an external filter cap is not used FILT should be set to 0b to prevent errors related to leakage currents on the FB pin.

### **Fault Detection Pin and Current Setting (Serial)**

The LMP8358 has an internal current source that can be used to detect faults in the overall system. See the FAULT [DETECTION](#page-27-0) METHODS Section. When PIN = 0b this current source is connected to the +IN pin. When PIN = 1b the current source is connected to the −IN pin.

#### **Table 14. Pin Current Source (Register bit 11)**



# **[LMP8358](http://www.ti.com/product/lmp8358?qgpn=lmp8358)**

SNOSB09B –APRIL 2010–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

**NSTRUMENTS** 

**FXAS** 

The Fault Detection Current bit, CUR[2:0] controls the amount of current that sent to the input pin as shown in [Table](#page-27-1) 15.

<span id="page-27-1"></span>



\* Leaving the fault detection current source powered allows it to switch between current levels faster, particularly when supplying currents less than 1  $\mu$ A.

# <span id="page-27-0"></span>**FAULT DETECTION METHODS**

Using the Multiplexer, Polarity, and Current features the end user can detect faults in the system between the sensor and the LMP8358. These examples will use the set up shown in [Figure](#page-27-2) 54 which shows a bridge sensor connected through some cabling to a supply and the LMP8358. The fault detection methods are described below.



**Figure 54. Bridge Connected to the LMP8358 With No Problems**

# <span id="page-27-2"></span>**Common Mode Out of Range**

[Figure](#page-27-3) 55 shows an example of a degraded connection between the bottom of the bridge and ground. This fault is shown by the 1.5 kΩ resistor placed between the bridge and ground. This will raise the common mode at the inputs of the LMP8358 to 4V, which is out of the CMVR. To determine the common mode voltage at the input pins, use the 1/50 feature by setting MUX[1:0] to 10b to test the +IN pin or to 11b to test the −IN pin, POL to 0b, and G[2:0] to 010b for a gain of 50 (0082x or 00C2x). This will give an overall gain of 1 and the output will read 4V for either MUX setting.



<span id="page-27-3"></span>**Figure 55. Degraded Connection Between the Bottom of the Bridge and Ground**



# **Open Input**

[Figure](#page-28-0) 56 shows an example of an open input fault. To sense this type of fault use the 1/50 feature by setting MUX[1:0] to 10b to test the +IN pin or to 11b to test the −IN pin, POL to 0b, PIN to 1b to test the −IN pin, and G[2:0] to 010b for a gain of 50, and inject 100 $\mu$ A current by setting CUR[2:0] = 101b (5082x or 58C2x). Since the input is open the input pin will be pulled to V+. With an overall gain of 1 the output will read 5V for open input.



**Figure 56. Open Input**

#### <span id="page-28-0"></span>**Input Shorted to V+ or V−**

[Figure](#page-28-1) 57 shows an example of an input pin shorted to V+ or V−. To sense this fault, use the 1/50 feature by setting MUX[1:0] to 10b to test the +IN pin or to 11b to test the −IN pin, POL to 0b, and G[2:0] to 010b for a gain of 50 (0082x or 00C2x). This will give an overall gain of 1 and the output will read either V+ or V− depending on whether the input pin is shorted to V+ or V−.



**Figure 57. Input Shorted to V+ or V−**

#### <span id="page-28-1"></span>**Shorted Inputs**

<span id="page-28-2"></span>[Figure](#page-28-2) 58 shows the inputs of the LMP8358 shorted. To detect this fault set CUR[2:0] = 101b to inject a 100µA current and set the gain to 10× (5000x). The LMP8358 is set up with normal differential inputs. The output will read about 0.07V because of the voltage drop across the internal ESD resistor, which has a value between 60Ω to 90Ω. If the gain is set to 100× with an injected current of 100μA the output will be about 0.7V.







### **Degraded Input Line**

[Figure](#page-29-0) 59 shows an example of a degraded connection between the bridge and the +IN pin of the LMP8358. This fault is shown by the 1 kΩ resistor placed between the bridge and the LMP8358. To detect this fault use the 1/50 feature by setting MUX[1:0] to 10b to test the +IN pin, POL to 0b, and G[2:0] to 010b for a gain of 50. This will give an overall gain of 1. Set CUR[2:0] = 101b to inject a 100µA current and read the output voltage (5082x). Next set MUX[1:0] to 11b and PIN to 1b to test the −IN pin as shown in [Figure](#page-29-1) 60 and read the output (58C2x). If the voltages of these two measurements are different a degraded input fault exists.



**Figure 59. Degraded Input Line, Step 1**



**Figure 60. Degraded Input Line, Step 2**

# <span id="page-29-1"></span><span id="page-29-0"></span>**Fault Detection Example**

Using the fault detection features of the LMP8358 an end product, such as a scale, can periodically test that no damage has occurred to the system. A routine can be written that could, for example, run on start up, that will step through the fault detection features shown above and compare the output voltage to a table like that shown in [Table](#page-29-2) 16. If the circuit shown in [Figure](#page-27-2) 54 is used the values shown in column 2 of [Table](#page-29-2) 16 would show that the system is working correctly, the values in the columns under the Possible Faults heading would show that there is a potential problem and that operator attention is needed.

<span id="page-29-2"></span>

|                     | <b>No Faults</b> | <b>Possible Faults</b>                                |                                |             |                         |                  |                              |
|---------------------|------------------|-------------------------------------------------------|--------------------------------|-------------|-------------------------|------------------|------------------------------|
| LMP8358<br>Register | <b>VOUT</b>      | V <sub>OUT</sub>                                      | Possible Cause                 | <b>VOUT</b> | Possible Cause          | V <sub>OUT</sub> | Possible Cause               |
| 00 82x              | 2.5V             | $V_{\text{OUT}}$ < CMVR or<br>$V_{\text{OUT}}$ > CMVR | Input is out of<br><b>CMVR</b> | $V^+$       | $+$ IN shorted to $V^+$ | 0V               | +IN shorted to<br><b>GND</b> |
| 00 C <sub>2</sub> x | 2.5V             | $V_{\text{OUT}}$ < CMVR or<br>$V_{OUT}$ > CMVR        | Input is out of<br><b>CMVR</b> | $V^+$       | $-IN$ shorted to $V+$   | 0V               | -IN shorted to<br><b>GND</b> |
| 50 00x              | 0.61V            | $V^+$                                                 | +IN Open                       | 0.07V       | Inputs shorted          |                  |                              |
| 50 03x              | 4.97V            | $V^+$                                                 | $-IN$                          | 0.7V        | Inputs shorted          |                  |                              |
| 50 82x              | 2.55V            | $2.65V*$                                              | Degraded +IN line              |             |                         |                  |                              |
| 58 C <sub>2x</sub>  | 2.55V            | $2.55V*$                                              | Degraded +IN line              |             |                         |                  |                              |
| 50 82x              | 2.55V            | $2.55V*$                                              | Degraded -IN line              |             |                         |                  |                              |

**Table 16. Fault Detection Matrix**



**[www.ti.com](http://www.ti.com)** SNOSB09B –APRIL 2010–REVISED MARCH 2013

## **Table 16. Fault Detection Matrix (continued)**



\* The values shown for a degraded input line will vary depending on the resistance in the line. This table uses the value in [Figure](#page-29-1) 59 and Figure 60, 1kΩ.

# <span id="page-30-0"></span>**START UP AND POWER ON RESET**

During power on, 50µs after V<sup>+</sup> - V<sup>-</sup> > 1V the LMP8358 resets the internal register to 0000x. If the digital supplies and inputs are undefined after the Power On Reset transients could occur which can cause erroneous data to be written over the default values in the register. The following should be done to prevent this from happening:

• Bring all supplies up at the same time. All power supplies, analog and digital, should be brought up together within 40us so that the supplies are not undefined after the Power On Reset at 50us. This is easiest done by tying the VHSER/VLPAR and VLSER/VHPAR pins to the analog supplies. — Parallel Mode

• Immediately after power on, write to the register the value needed for the application. (This is always recommended.) — Serial Mode

# **LAYOUT**

The LMP8358 is a precision device that contains both analog and digital sections as shown in the Block Diagram. The PCB should be carefully designed to minimize the interaction between the analog and digital sections and to maximize the performance of the part. This should include the following:

0.1µF ceramic capacitors should be placed as close as possible to each supply pin. If a digital supply pin is tied to an analog pin only one 0.1µF capacitor is needed for both pins. A larger 1µF or 10µF capacitor should be located near the part for each supply.

Digital and analog traces should be kept away from each other. Analog and digital traces should not run next to each other, if they do the digital signal can couple onto the analog line. The LMP8358 pinout is set up to simplify layout by not having analog, power, and digital pins mixed together. Pins  $1 - 6$  are the analog signals, pins  $7 -$ 10 are the power pins, and pins 11 — 14 are the digital signals.

Be aware of the signal and power return paths. The return paths of the analog, digital, and power sections should not cross each other and the return path should be underneath the respective signal or power path. The best PCB layout is if the bottom plane of the PCB is a solid plane.

The REFF and REFS pins are connected to the bottom side of the gain resistors of the LMP8358 as shown in the Block Diagram. Any impedance on these pins will change the specified gain. If the REFF and REFS pins are to be connected to ground they should be tied directly to the ground plane and not through thin traces that can add impedance. If the REFF and REFS pins are to be connected to a voltage, the voltage source must be low impedance. This can be done by adding an op amp, such as the LMP7701, set up in a buffer configuration with the LMP7701 output connected to REFF, the negative input of the op amp connected to REFS, and the desired reference voltage connected to the positive input of the op amp as shown in [Figure](#page-31-0) 61.

# **DIFFERENTIAL BRIDGE SENSOR**

Non-amplified differential bridge sensors, which are used in a variety of applications, typically have a very small differential output signal. This small signal needs to be accurately amplified before it can be used by an ADC.

The high DC performance of the LMP8358 makes it a good choice for use with a differential bridge sensor. This performance includes low input offset voltage, low input offset voltage drift, and high CMRR. The on chip EMI rejection filters available on the LMP8358 help remove the EMI interference introduced to the signal as shown in [Figure](#page-31-0) 61 and improves the overall system performance.

The circuit in [Figure](#page-31-0) 61 shows a signal path solution for a typical bridge sensor using the LMP8358. The typical output voltage of a resistive load cell is 2mV/V. If the bridge sensor is using a 5V supply the maximum output voltage will be  $2mV/V \times 5V = 10mV$ . The bridge voltage in this example is the same as the LMP8358 and ADC161S626 supply voltage of +5V. This 10mV signal must be accurately amplified by the LMP8358 to best match the dynamic range of the ADC. This is done by setting the gain of the LMP8358 to 200 which will give an output from the LMP8358 of 2V. To use the complete range of the ADC161S626 the V<sub>REF</sub> of the ADC should be set to half of the input or 1V. This is done by the resistor divider on the  $V_{REF}$  pin of the ADC161S626. The



negative input of the ADC and the REFF and REFS pins of the LMP8358 can be set to +2.5V to set the signal at the center of the supply. A resistor divider supplies +2.5V to the positive input of an LMP7701 set up in a buffer configuration. The LMP7701 acts as a low impedance source for the REFF pin. The V<sub>IO</sub>and VHSER/VLPAR pins should all be set to the same voltage as the microcontroller, +3.3V in this example. The VLSER/VHPAR pin should be connected to ground. The resistor and capacitor between the LMP8358 and the ADC161S626 serve a dual purpose. The capacitor is a charge reservoir for the sampling capacitor of the ADC. The resistor provides isolation for the LMP8358 from the capacitive load. The values listed in the ADC161S626 datasheet are 180Ω for the resistor and the 470pF for the capacitor. These two components also form a low pass filter of about 1.9MHz. If a filter is needed to attenuate disturbance from the internal auto−zeroing at 12kHz and the ping−pong frequency at 50kHz of the LMP8358 these values could be changed to 7870Ω and 0.01µF which will make a filter with a corner of about 2kHz.

<span id="page-31-1"></span>

<span id="page-31-0"></span>**Figure 61. Differential Bridge Sensor**



**[www.ti.com](http://www.ti.com)** SNOSB09B –APRIL 2010–REVISED MARCH 2013







# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

Texas **NSTRUMENTS** 

www.ti.com 9-Apr-2022

# **TAPE AND REEL INFORMATION**





# **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





Pack Materials-Page 1



www.ti.com 9-Apr-2022

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal



Pack Materials-Page 2



www.ti.com 9-Apr-2022

# **TUBE**



#### \*All dimensions are nominal



 $D (R-PDSO-G14)$ 

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- 6 Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.





**NOTES:** A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



**B.** This drawing is subject to change without notice.

 $\hat{\mathbb{C}}$  Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

 $\hat{\mathbb{D}}$  Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153





NOTES: A. All linear dimensions are in millimeters.

- **B.** This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated

单击下面可查看定价,库存,交付和生命周期等信息

[>>TI\(德州仪器\)](https://www.oneyac.com/brand/1776.html)