

Technical documentation



Support & training

**[OPA227](https://www.ti.com/product/OPA227), [OPA2227](https://www.ti.com/product/OPA2227), [OPA4227](https://www.ti.com/product/OPA4227) [OPA228](https://www.ti.com/product/OPA228), [OPA2228](https://www.ti.com/product/OPA2228), [OPA4228](https://www.ti.com/product/OPA4228)** [SBOS110C](https://www.ti.com/lit/pdf/SBOS110) – MAY 1998 – REVISED MARCH 2023

# **OPAx227, OPAx228 High-Precision, Low-Noise Operational Amplifiers**

# **1 Features**

<span id="page-0-0"></span>**TEXAS** 

Low noise:  $3 \text{ nV}/\sqrt{\text{Hz}}$ 

**INSTRUMENTS** 

- Wide bandwidth:
	- OPA227: 8 MHz, 2.3 V/μs
	- OPA228: 33 MHz, 10 V/μs
- Settling time: 5 μs
- High CMRR: 138 dB
- High open-loop gain: 160 dB
- Low input bias current: 10 nA maximum
- Low offset voltage: 75 µV maximum
- Wide supply range: ±2.5 V to ±18 V
- Single, dual, and quad versions

# **2 Applications**

- [Data acquisition \(DAQ\)](https://www.ti.com/solution/data-acquisition-daq)
- [Condition monitoring sensor](https://www.ti.com/solution/condition-monitoring-sensor)
- [Spectrum analyzer](https://www.ti.com/solution/spectrum-analyzer)
- [Professional audio amplifier \(rack mount\)](https://www.ti.com/solution/professional-audio-amplifier-rack-mount)
- [Industrial AC-DC](https://www.ti.com/solution/industrial-ac-dc)



**Input Voltage and Current Noise Spectral Density vs Frequency**

# **3 Description**

The OPAx227 and OPAx228 series operational amplifiers combine low noise and wide bandwidth with high precision to make them an excellent choice for applications requiring both ac and precision dc performance.

The OPAx227 are unity-gain stable and features high slew rate  $(2.3 V/\mu s)$  and wide bandwidth  $(8 MHz)$ . The OPAx228 are optimized for closed-loop gains of 5 or greater, and offers higher speed with a slew rate of 10 V/µs and a bandwidth of 33 MHz.

The OPAx227 and OPAx228 series operational amplifiers are an excellent choice for professional audio equipment. In addition, low quiescent current and low cost make these op amps an excellent choice for portable applications requiring high precision.

The OPAx227 and OPAx228 series operational amplifiers are pin-for-pin replacements for the industry-standard OP27 and OP37 with substantial improvements across the board. The dual and quad versions are available for space savings and perchannel cost reduction.

The OPAx227 and OPAx228, are available in DIP-8 and SO-8 packages. The OPA4227 and OPA4228 are available in DIP-14 and SO-14 packages with standard pin configurations. Operation is specified from  $-40^{\circ}$ C to  $+85^{\circ}$ C.





(1) For all available packages, see the orderable addendum at the end of the data sheet.

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,  $\overline{\textbf{44}}$  intellectual property matters and other important disclaimers. PRODUCTION DATA.



# **Table of Contents**





# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.





<span id="page-2-0"></span>

# **5 Pin Configuration and Functions**



# **Figure 5-1. OPA227, OPA228: D (8-Pin SOIC) or P (8-Pin PDIP) Package (Top View)**







# **Figure 5-2. OPA2227, OPA2228: D (8-Pin SOIC) or P (8-Pin PDIP) Package (Top View)**

#### **Table 5-2. Pin Functions: OPA2227 and OPA2228**



Copyright © 2023 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBOS110C&partnum=OPA227)* 3





**Figure 5-3. OPA4227, OPA4228: D (14-Pin SOIC) or N (14-Pin PDIP) Package (Top View)** 



#### **Table 5-3. Pin Functions: OPA4227 and OPA4228**

<span id="page-4-0"></span>

# **6 Specifications**

#### **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) $(1)$ 



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Short-circuit to ground, one amplifier per package.

# **6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)





### <span id="page-5-0"></span>**6.4 Thermal Information: OPA227, OPA228**



(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](https://www.ti.com/lit/pdf/SPRA953) application report.

## **6.5 Thermal Information: OPA2227, OPA2228**



(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](https://www.ti.com/lit/pdf/SPRA953) application report.

# **6.6 Thermal Information: OPA4227, OPA4228**



(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](https://www.ti.com/lit/pdf/SPRA953) application report.

<span id="page-6-0"></span>

# **6.7 Electrical Characteristics: OPAx227**

at T<sub>A</sub> = +25°C, V<sub>S</sub> = ±5 V to ±15 V, V<sub>CM</sub> = V<sub>OUT</sub> = V<sub>S</sub> / 2, and R<sub>L</sub> = 10 kΩ connected to V<sub>S</sub> / 2 (unless otherwise noted)





# **6.7 Electrical Characteristics: OPAx227 (continued)**



<span id="page-8-0"></span>

# **6.8 Electrical Characteristics: OPAx228**

at T<sub>A</sub> = +25°C,  $V_S$  = ±5 V to ±15 V, V<sub>CM</sub> = V<sub>OUT</sub> = V<sub>S</sub> / 2, and R<sub>L</sub> = 10 kΩ connected to V<sub>S</sub> / 2 (unless otherwise noted)

|                        | <b>PARAMETER</b><br><b>TEST CONDITIONS</b> |                                                 | <b>MIN</b>                     | <b>TYP</b> | <b>MAX</b>      | <b>UNIT</b>            |                        |  |
|------------------------|--------------------------------------------|-------------------------------------------------|--------------------------------|------------|-----------------|------------------------|------------------------|--|
| <b>OFFSET VOLTAGE</b>  |                                            |                                                 |                                |            |                 |                        |                        |  |
| $V_{OS}$               | Input offset voltage                       | U, P grades                                     |                                |            | ±5              | ±75                    | μV                     |  |
|                        |                                            |                                                 | $T_A = -40$ °C to +85°C        |            |                 | ±100                   |                        |  |
|                        |                                            | UA, PA grades                                   |                                |            | ±10             | ±200                   |                        |  |
|                        |                                            |                                                 | $T_A = -40^{\circ}C$ to +85°C  |            |                 | ±200                   |                        |  |
| $dV_{OS}/dT$           | Input offset voltage drift                 | U, P grades                                     | $T_A = -40^{\circ}$ C to +85°C |            | ±0.1            | ±0.6                   | µV/°C                  |  |
|                        |                                            | UA, PA grades                                   | $T_A = -40^{\circ}C$ to +85°C  |            | ±0.3            | ±2                     |                        |  |
| <b>PSRR</b>            | Power-supply rejection<br>ratio            | $V_S = \pm 2.5$ V to $\pm 18$ V                 |                                |            | ±0.5            | ±2                     | µV/V                   |  |
|                        |                                            |                                                 | $T_A = -40^{\circ}$ C to +85°C |            |                 | ±2                     |                        |  |
|                        | Long-term drift                            |                                                 |                                | 0.2        |                 | µV/mo                  |                        |  |
|                        | Channel separation (dual,<br>quad)         | DC                                              |                                |            | 0.2             |                        | µV/V                   |  |
|                        |                                            | f = 1 kHz, $R_L$ = 5 k $\Omega$                 |                                |            | 110             |                        | dB                     |  |
|                        | <b>INPUT BIAS CURRENT</b>                  |                                                 |                                |            |                 |                        |                        |  |
| Iв                     | Input bias current                         |                                                 |                                |            | ±2.5            | ±10                    |                        |  |
|                        |                                            | $T_A = -40$ °C to +85°C                         |                                |            |                 | ±10                    | nA                     |  |
|                        |                                            | Input offset current<br>$T_A = -40$ °C to +85°C |                                |            | ±2.5            | ±10                    |                        |  |
| $I_{OS}$               |                                            |                                                 |                                |            |                 | ±10                    | nA                     |  |
| <b>NOISE</b>           |                                            |                                                 |                                |            |                 |                        |                        |  |
|                        |                                            | $f = 0.1$ Hz to 10 Hz                           |                                |            | 90              |                        | $nV_{PP}$              |  |
|                        | Input voltage noise                        |                                                 |                                |            | 15              |                        | nV <sub>RMS</sub>      |  |
| $e_n$                  | Input voltage noise<br>density             | $f = 10$ Hz                                     |                                |            | 3.5             |                        | nV/ $\sqrt{Hz}$        |  |
|                        |                                            | $f = 100$ Hz                                    |                                |            | 3               |                        |                        |  |
|                        |                                            | $f = 1$ kHz                                     |                                |            | 3               |                        |                        |  |
| $I_{n}$                | Input current noise<br>density             | $f = 1$ kHz                                     |                                |            | 0.4             |                        | pA/ $\sqrt{Hz}$        |  |
| <b>INPUT VOLTAGE</b>   |                                            |                                                 |                                |            |                 |                        |                        |  |
| $V_{CM}$               | Common-mode voltage                        |                                                 | $(V-) + 2$                     |            | $(V+) - 2$      | V                      |                        |  |
| <b>CMRR</b>            | Common-mode rejection<br>ratio             | $(V-) + 2 V < VCM < (V+) - 2 V$                 |                                | 120        | 138             |                        |                        |  |
|                        |                                            |                                                 | $T_A = -40$ °C to +85°C        | 120        |                 |                        | dB                     |  |
| <b>INPUT IMPEDANCE</b> |                                            |                                                 |                                |            |                 |                        |                        |  |
|                        | <b>Differential</b>                        |                                                 |                                | 10    12   |                 | $M\Omega \parallel pF$ |                        |  |
|                        | Common-mode                                | $V_{CM} = (V-) + 2 V$ to $(V+) - 2 V$           |                                |            | $1 \parallel 3$ |                        | $G\Omega \parallel pF$ |  |



# **6.8 Electrical Characteristics: OPAx228 (continued)**



<span id="page-10-0"></span>

# **6.9 Typical Characteristics**





At T<sub>A</sub> = 25°C, R<sub>L</sub> = 10 kΩ, and V<sub>S</sub> = ±15 V, unless otherwise noted.



12 *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBOS110C&partnum=OPA227)* Copyright © 2023 Texas Instruments Incorporated

Product Folder Links: *[OPA227](https://www.ti.com/product/opa227?qgpn=opa227) [OPA2227](https://www.ti.com/product/opa2227?qgpn=opa2227) [OPA4227](https://www.ti.com/product/opa4227?qgpn=opa4227) [OPA228](https://www.ti.com/product/opa228?qgpn=opa228) [OPA2228](https://www.ti.com/product/opa2228?qgpn=opa2228) [OPA4228](https://www.ti.com/product/opa4228?qgpn=opa4228)* Downloaded From [Oneyac.com](https://www.oneyac.com)

















<span id="page-16-0"></span>

# **7 Detailed Description**

## **7.1 Overview**

The OPAx22x series operational amplifiers combine low noise and wide bandwidth with high precision to make them an excellent choice for applications requiring both ac and precision dc performance. The OPAx227 are unity-gain stable and features high slew rate (2.3 V/µs) and wide bandwidth (8 MHz). The OPAx228 are optimized for closed-loop gains of 5 or greater, and offer higher speed with a slew rate of 10 V/µs and a bandwidth of 33 MHz.

## **7.2 Functional Block Diagram**



## **7.3 Feature Description**

The OPAx22x series are unity-gain stable and free from unexpected output phase reversal, making these devices easy to use in a wide range of applications. Applications with noisy or high-impedance power supplies can require decoupling capacitors close to the device pins. In most cases 0.1-μF capacitors are adequate.

### **7.3.1 Offset Voltage and Drift**

The OPAx22x series have very low offset voltage and drift. To achieve highest dc precision, optimize the circuit layout and mechanical conditions. Connections of dissimilar metals can generate thermal potentials at the operational amplifier inputs, which can degrade the offset voltage and drift. These thermocouple effects can exceed the inherent drift of the amplifier and ultimately degrade performance. The thermal potentials can be made to cancel by making sure that the potentials are equal at both input terminals. In addition:

- Keep thermal mass of the connections made to the two input terminals similar.
- Locate heat sources as far as possible from the critical input circuitry.
- Shield operational amplifier and input circuitry from air currents such as those created by cooling fans.

### **7.3.2 Operating Voltage**

The OPAx22x series of operational amplifiers operate from  $\pm$ 2.5-V to  $\pm$ 18-V dual supplies with excellent performance. Unlike most operational amplifiers that are specified at only one supply voltage, the OPA227 series is specified for real-world applications; a single set of specifications applies over the ±5-V to ±15-V supply range. The OPAx22x devices are specified for use with ±5-V to ±15-V power supplies. Some applications do not require equal positive and negative output voltage swing. Power supply voltages do not need to be equal. The OPAx22x series can operate with as little as 5 V between the supplies and with up to 36 V between the supplies. For example, the positive supply can be set to 25 V and the negative supply set to –5 V, or vice versa. Key parameters are specified over the temperature range of –40°C to +85°C. Parameters that vary significantly with operating voltage or temperature are shown in *[Section 6.9](#page-10-0)*.



#### **7.3.3 Offset Voltage Adjustment**

The OPAx22x series are laser-trimmed for very low offset and drift so most applications do not require external adjustment. However, the OPA227 and OPA228 (single versions) provide offset voltage trim connections on pins 1 and 8. Offset voltage can be adjusted by connecting a potentiometer as shown in Figure 7-1. Use this adjustment only to null the offset of the operational amplifier. DO not use this adjustment to compensate for offsets created elsewhere in the system because additional temperature drift can be introduced.



**Figure 7-1. OPA227 Offset Voltage Trim Circuit**

#### **7.3.4 Input Protection**

Back-to-back diodes (see Figure 7-2) are used for input protection on the OPAx22x. Exceeding the turn-on threshold of these diodes, as in a pulse condition, can cause current to flow through the input protection diodes as a result of the amplifier finite slew rate. Without external current limiting resistors, the input devices can be destroyed. Sources of high-input current can cause subtle damage to the amplifier. Although the unit can still be functional, important parameters such as input offset voltage, drift, and noise can shift.



**Figure 7-2. Pulsed Operation**

When using the OPA227 as a unity-gain buffer (follower), limit the input current to 20 mA. This limiting is accomplished by inserting a feedback resistor or a resistor in series with the source. Equation 1 calculates the sufficient resistor size.

$$
R_X = V_S/20mA - R_{SOURCE}
$$
 (1)

where

•  $R_X$  is either in series with the source or inserted in the feedback path.

For example, a 10-V pulse (V<sub>S</sub> = 10 V) requires a total loop resistance of 500 Ω. If the source impedance is large enough to sufficiently limit the current, no additional resistors are needed. Carefully choose the size of any external resistors because of increased noise. For further information on noise calculation, see *[Section 7.3.6](#page-19-0)*. Figure 7-2 shows an example implementing a current limiting feedback resistor.



#### **7.3.5 Input Bias Current Cancellation**

The input bias current of the OPAx22x series is internally compensated with an equal and opposite cancellation current. The resulting input bias current is the difference between with input bias current and the cancellation current. The residual input bias current can be positive or negative.

When the bias current is canceled in this manner, the input bias current and input offset current are approximately equal. A resistor added to cancel the effect of the input bias current (as shown in Figure 7-3) can actually increase offset and noise and is therefore not recommended.







**Figure 7-3. Input Bias Current Cancellation**



#### <span id="page-19-0"></span>**7.3.6 Noise Performance**

Figure 7-4 shows the total circuit noise for varying source impedances with the operational amplifier in a unity-gain configuration (no feedback resistor network; therefore, no additional noise contributions). Two different operational amplifiers are shown with total circuit noise calculated. The OPA227 has very low voltage noise, making this device an excellent choice for low source impedances (less than 20 kΩ). A similar precision operational amplifier, the [OPA277,](https://www.ti.com/product/OP277) has somewhat higher voltage noise but lower current noise. The OPA277 provides excellent noise performance at moderate source impedance (10 kΩ to 100 kΩ). Above 100 kΩ, a FET-input operational amplifier such as the [OPA132](https://www.ti.com/product/OPA132) (very low current noise) can provide improved performance. Use the equation in Figure 7-4 to calculate the total circuit noise, where  $e_n$  = voltage noise, i<sub>n</sub> = current noise, R<sub>S</sub> = source impedance,  $k$  = Boltzmann's constant = 1.38  $\times$  10<sup>-23</sup> J/K, and T is temperature in K. For more details on calculating noise, see Section 7.3.7.



**Figure 7-4. Noise Performance of the OPA227 in Unity-Gain Buffer Configuration**

#### **7.3.7 Basic Noise Calculations**

Design of low noise operational amplifier circuits requires careful consideration of a variety of possible noise contributors: noise from the signal source, noise generated in the operational amplifier, and noise from the feedback network resistors. The total noise of the circuit is the root-sum-square combination of all noise components.

The resistive portion of the source impedance produces thermal noise proportional to the square root of the resistance. This function is shown plotted in Figure 7-4. Because the source impedance is usually fixed, select the operational amplifier and the feedback resistors to minimize any contribution to the total noise.

Figure 7-4 shows the total noise for varying source impedances with the operational amplifier in a unity-gain configuration (no feedback resistor network and therefore no additional noise contributions). The operational amplifier contributes both a voltage noise component and a current noise component. The voltage noise is commonly modeled as a time-varying component of the offset voltage. The current noise is modeled as the time-varying component of the input bias current and reacts with the source resistance to create a voltage component of noise. Consequently, the lowest noise operational amplifier for a given application depends on the source impedance. For low source impedance, current noise is negligible and voltage noise generally dominates. For high source impedance, current noise can dominate.

[Figure 7-5](#page-20-0) shows both inverting and noninverting operational amplifier circuit configurations with gain. In circuit configurations with gain, the feedback network resistors also contribute noise. The current noise of the operational amplifier reacts with the feedback resistors to create additional noise components. The feedback resistor values can generally be chosen to make these noise sources negligible. The equations for total noise are shown in the following images for both configurations.

<span id="page-20-0"></span>

#### **Noise in Noninverting Gain Configuration**



Noise at the output:

$$
E_0^2 = \left(1 + \frac{R_2}{R_1}\right)^2 e_n^2 + e_1^2 + e_2^2 + (i_n R_2)^2 + e_5^2 + (i_n R_5)^2 \left(1 + \frac{R_2}{R_1}\right)^2
$$
  
Where  $e_S = \sqrt{4kTR_S} \cdot \left(1 + \frac{R_2}{R_1}\right)$  = thermal noise of  $R_S$   
 $e_1 = \sqrt{4kTR_1} \cdot \left(\frac{R_2}{R_1}\right)$  = thermal noise of  $R_1$   
 $e_2 = \sqrt{4kTR_2}$  = thermal noise of  $R_2$ 

**Noise in Inverting Gain Configuration**



Noise at the output:

$$
E_0^2 = \left(1 + \frac{R_2}{R_1 + R_S}\right)^2 e_n^2 + e_1^2 + e_2^2 + \left(i_n R_2\right)^2 + e_S^2
$$
  
Where  $e_S = \sqrt{4kTR_S} \cdot \left(\frac{R_2}{R_1 + R_S}\right)$  = thermal noise of  $R_S$   
 $e_1 = \sqrt{4kTR_1} \cdot \left(\frac{R_2}{R_1 + R_S}\right)$  = thermal noise of  $R_1$   
 $e_2 = \sqrt{4kTR_2}$  = thermal noise of  $R_2$ 

For the OPA227 and OPA228 series op amps at 1kHz,  $e_n = 3nV/\sqrt{Hz}$  and  $i_n = 0.4pA/\sqrt{Hz}$ .

#### **Figure 7-5. Noise Calculation in Gain Configurations**



Figure 7-6 shows the 0.1 Hz 10 Hz bandpass filter used to test the noise of the OPA227 and OPA228. The filter circuit was designed using Texas Instruments' FilterPro software (available at [www.ti.com](http://www.ti.com)). Figure 7-7 shows the configuration of the OPA227 and OPA228 for noise testing.



**Figure 7-6. 0.1 Hz to 10 Hz Bandpass Filter Used to Test Wideband Noise of the OPAx22x Series**



**Figure 7-7. Noise Test Circuit**

# **7.3.8 EMI Rejection Ratio (EMIRR)**

The electromagnetic interference (EMI) rejection ratio, or EMIRR, describes the EMI immunity of operational amplifiers. An adverse effect that is common to many operational amplifiers is a change in the offset voltage as a result of RF signal rectification. An operational amplifier that is more efficient at rejecting this change in offset as a result of EMI has a higher EMIRR and is quantified by a decibel value. Measuring EMIRR can be performed in many ways, but this section provides the EMIRR IN+, which specifically describes the EMIRR performance when the RF signal is applied to the noninverting input pin of the operational amplifier. In general, only the noninverting input is tested for EMIRR for the following three reasons:

- 1. Operational amplifier input pins are known to be the most sensitive to EMI, and typically rectify RF signals better than the supply or output pins.
- 2. The noninverting and inverting operational amplifier inputs have symmetrical physical layouts and exhibit nearly matching EMIRR performance.
- 3. EMIRR is easier to measure on noninverting pins than on other pins because the noninverting input terminal can be isolated on a printed-circuit-board (PCB). This isolation allows the RF signal to be applied directly to the noninverting input terminal with no complex interactions from other components or connecting PCB traces.



A more formal discussion of the EMIRR IN+ definition and test method is provided in application report [SBOA128](https://www.ti.com/lit/pdf/SBOA128), EMI Rejection Ratio of Operational Amplifiers, available for download at www.ti.com. The EMIRR IN+ of the OPA227 is plotted versus frequency as shown in Figure 7-8.



**Figure 7-8. OPA227 EMIRR IN+ vs Frequency**

If available, any dual and quad operational amplifier device versions have nearly similar EMIRR IN+ performance. The OPAx227 unity-gain bandwidth is 8 MHz. EMIRR performance below this frequency denotes interfering signals that fall within the operational amplifier bandwidth.

Table 7-1 shows the EMIRR IN+ values for the OPA227 at particular frequencies commonly encountered in realworld applications. Applications listed in Table 7-1 can be centered on or operated near the particular frequency shown. This information can be of special interest to designers working with these types of applications, or working in other fields likely to encounter RF interference from broad sources, such as the industrial, scientific, and medical (ISM) radio band.







#### <span id="page-23-0"></span>*7.3.8.1 EMIRR IN+ Test Configuration*

Figure 7-9 shows the circuit configuration to test the EMIRR IN+. An RF source is connected to the operational amplifier noninverting input terminal using a transmission line. The operational amplifier is configured in a unity gain buffer topology with the output connected to a low-pass filter (LPF) and a digital multimeter (DMM). A large impedance mismatch at the operational amplifier input causes a voltage reflection; however, this effect is characterized and accounted for when determining the EMIRR IN+. The resulting dc offset voltage is sampled and measured by the multimeter. The LPF isolates the multimeter from residual RF signals that can interfere with multimeter accuracy. For more details, see *[EMI Rejection Ratio of Operational Amplifiers](https://www.ti.com/lit/pdf/SBOA128)* application note.



**Figure 7-9. EMIRR IN+ Test Configuration Schematic**

## **7.4 Device Functional Modes**

The OPAx22x has a single functional mode and are operational when the power-supply voltage is greater than 5 V (±2.5 V). The maximum power supply voltage for the OPAx22x is 36 V (±18 V).

<span id="page-24-0"></span>

# **8 Application and Implementation**

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## **8.1 Application Information**

The OPAx22x series are precision operational amplifiers with very low noise. The OPAx227 series is unity-gain stable with a slew rate of 2.3 V/µs and 8 MHz bandwidth. The OPAx228 series is optimized for higher-speed applications with gains of 5 or greater, featuring a slew rate of 10 V/μs and 33-MHz bandwidth. Applications with noisy or high impedance power supplies can require decoupling capacitors close to the device pins. In most cases, 0.1-μF capacitors are adequate.

### **8.2 Typical Application**



**Figure 8-1. Typical Application Schematic**

#### **8.2.1 Using the OPAx228 in Low Gains**

The OPAx228 family is intended for applications with signal gains of 5 or greater, but can also take advantage of the high-speed in lower gains. Without external compensation, the OPA228 has sufficient phase margin to maintain stability in unity gain with purely resistive loads. However, the addition of load capacitance can reduce the phase margin and destabilize the operational amplifier.

#### *8.2.1.1 Design Requirements*

- 1. Operate OPAx228 gain is less than 5 V/V
- 2. Stable operation with capacitive load

#### *8.2.1.2 Detailed Design Procedure*

A variety of compensation techniques have been evaluated specifically for use with the OPA228. The recommended configuration consists of an additional capacitor  $(C_F)$  in parallel with the feedback resistance, as shown in [Figure 8-2](#page-25-0) and [Figure 8-3.](#page-25-0) This feedback capacitor serves two purposes in compensating the circuit. The operational amplifier's input capacitance and the feedback resistors interact to cause phase shift that can result in instability.  $C_F$  compensates the input capacitance, minimizing peaking. Additionally, at high frequencies, the closed-loop gain of the amplifier is strongly influenced by the ratio of the input capacitance and the feedback capacitor. Thus,  $C_F$  can be selected to yield good stability while maintaining high-speed.

Without external compensation, the noise specification of the OPA228 is the same as that for the OPA227 in gains of 5 or greater. With the additional external compensation, the output noise of the OPA228 is higher. The amount of noise increase is directly related to the increase in high-frequency closed-loop gain established by the  $C_{IN}/C_F$  ratio.

Copyright © 2023 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBOS110C&partnum=OPA227)* 25



<span id="page-25-0"></span>Figure 8-2 and Figure 8-3 show the recommended circuit for gains of 2 and –2, respectively. The figures suggest approximate values for C<sub>F</sub>. Because compensation highly depends on circuit design, board layout, and load conditions, optimize  $C_F$  experimentally for best results. Figure 8-4 and Figure 8-6 show the large- and small-signal step responses for the G = 2 configuration with 100-pF load capacitance.Figure 8-5 and Figure 8-7 show the large- and small-signal step responses for the G = –2 configuration with 100-pF load capacitance.



**Figure 8-2. Compensation of the OPA228 for G = 2**



**Figure 8-3. Compensation for OPA228 for G = –2**

### *8.2.1.3 Application Curves*





#### **8.2.2 Three-Pole, 20 kHz Low Pass, 0.5-dB Chebyshev Filter**



**Figure 8-8. Three-Pole, 20 kHz Low Pass, 0.5-dB Chebyshev Filter**

#### **8.2.3 Long-Wavelength Infrared Detector Amplifier**



**Figure 8-9. Long-Wavelength Infrared Detector Amplifier**

#### **8.2.4 High Performance Synchronous Demodulator**



#### **Figure 8-10. High Performance Synchronous Demodulator**

Copyright © 2023 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SBOS110C&partnum=OPA227)* 27

#### **8.2.5 Headphone Amplifier**



**Figure 8-11. Headphone Amplifier**

<span id="page-28-0"></span>

#### **8.2.6 Three-Band Active Tone Control (Bass, Midrange, and Treble)**



**Figure 8-12. Three-Band Active Tone Control (Bass, Midrange, and Treble)**

### **8.3 Power Supply Recommendations**

The OPAx22x series are specified for operation from 5 V to 36 V ( $\pm$ 2.5 V to  $\pm$ 18 V); many specifications apply from –40°C to 85°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in [Section 6](#page-4-0).

#### **CAUTION**

Supply voltages larger than 36 V can permanently damage the device; see [Section 6.1](#page-4-0).

Place 0.1-μF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, see *[Section](#page-29-0) [8.4.1](#page-29-0)*.



# <span id="page-29-0"></span>**8.4 Layout**

#### **8.4.1 Layout Guidelines**

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and operational amplifier itself. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
	- Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds paying attention to the flow of the ground current. For more detailed information refer to *Circuit Board Layout Techniques* [\(SLOA089](https://www.ti.com/lit/pdf/sloa089)).
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. As shown in *Section 8.4.2*, keeping RF and RG close to the inverting input minimizes parasitic capacitance.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.
- Clean the PCB following board assembly for best performance.
- Any precision integrated circuit can experience performance shifts due to moisture ingress into the plastic package. Following any aqueous PCB cleaning process, baking the PCB assembly is recommended to remove moisture introduced into the device packaging during the cleaning process. A low temperature, post cleaning bake at 85°C for 30 minutes is sufficient for most circumstances.

### **8.4.2 Layout Example**



(Schematic Representation)



#### **Figure 8-13. OPAx227 Layout Example**

<span id="page-30-0"></span>

# **9 Device and Documentation Support**

### **9.1 Device Support**

#### **9.1.1 Development Support**

#### *9.1.1.1 TINA-TI™ Simulation Software (Free Download)*

TINA-TI™ simulation software is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI simulation software is a free, fully-functional version of the TINA™ software, preloaded with a library of macromodels, in addition to a range of both passive and active models. TINA-TI simulation software provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a [free download](http://www.ti.com/tool/tina-ti) from the [Design tools and simulation](https://www.ti.com/design-resources/design-tools-simulation.html) web page, TINA-TI simulation software offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

#### **Note**

These files require that either the TINA software or TINA-TI software be installed. Download the free TINA-TI simulation software from the [TINA-TI™ software folder.](http://www.ti.com/tool/tina-ti)

#### *9.1.1.2 TI Reference Designs*

TI reference designs are analog solutions created by TI's precision analog applications experts. TI reference designs offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits. TI reference designs are available online at [https://www.ti.com/reference-designs](https://www.ti.com/reference-designs/).

#### **9.2 Documentation Support**

#### **9.2.1 Related Documentation**

Texas Instruments, *[EMI Rejection Ratio of Operational Amplifiers](https://www.ti.com/lit/pdf/SBOA128)* application note

#### **9.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on [ti.com.](https://www.ti.com) Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **9.4 Support Resources**

TI E2E™ [support forums](https://e2e.ti.com) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use.](https://www.ti.com/corp/docs/legal/termsofuse.shtml)

#### **9.5 Trademarks**

TINA-TI™ and TI E2E™ are trademarks of Texas Instruments. TINA™ is a trademark of DesignSoft, Inc. Bluetooth® is a registered trademark of Bluetooth SIG, Inc. All trademarks are the property of their respective owners.

### **9.6 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



### <span id="page-31-0"></span>**9.7 Glossary**

[TI Glossary](https://www.ti.com/lit/pdf/SLYZ022) This glossary lists and explains terms, acronyms, and definitions.

# **10 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**











**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **OTHER QUALIFIED VERSIONS OF OPA2227 :**



www.ti.com 27-Feb-2024

• Enhanced Product : [OPA2227-EP](http://focus.ti.com/docs/prod/folders/print/opa2227-ep.html)

NOTE: Qualified Version Definitions:

• Enhanced Product - Supports Defense, Aerospace and Medical Applications

**TEXAS** 

### **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







www.ti.com 27-Feb-2024





# **PACKAGE MATERIALS INFORMATION**

www.ti.com 27-Feb-2024





# **TEXAS INSTRUMENTS**

www.ti.com 27-Feb-2024

# **TUBE**



# **B - Alignment groove width**





 $D (R-PDSO-G14)$ 

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- 6 Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.





**NOTES:** A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





# **PACKAGE OUTLINE**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# **EXAMPLE BOARD LAYOUT**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



 $P (R-PDIP-T8)$ 

PLASTIC DUAL-IN-LINE PACKAGE



- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



# $N (R-PDIP-T**)$

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice.
- $\Diamond$  Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\sqrt{D}$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated

单击下面可查看定价,库存,交付和生命周期等信息

[>>TI\(德州仪器\)](https://www.oneyac.com/brand/1776.html)