#### features

- Regulated 3-V or 3.3-V Output Voltage With up to 20-mA Output Current From a 0.9-V to 1.8-V Input Voltage Range
- High Power Conversion Efficiency (up to 90%) Over Wide Output Current Range, Optimized for 1.2-V Battery Voltage
- Snooze Mode for Improved Efficiency at Low-Output Current
- Additional Output With 2 Times V<sub>I</sub> (OUT1)
- Device Quiescent Current Less Than 2 μA
- Supervisor Included; Open Drain or Push-Pull Power Good Output
- No Inductors Required/Low EMI
- Only Five Small, 1-μF Ceramic Capacitors Required
- Microsmall 10-Pin MSOP Package

## description

The TPS6031X step-up, regulated charge pumps generate a 3-V  $\pm$ 4% or 3.3-V  $\pm$ 4% output voltage from a 0.9-V to 1.8-V input voltage (one alkaline, NiCd, or NiMH battery).

## applications

- Pagers
- Battery-Powered Toys
- Portable Measurement Instruments
- Home Automation Products
- Medical Instruments (Like Hearing Instruments)
- Metering Applications Using MSP430 Microcontroller
- Portable Smart Card Readers



Only five small  $1-\mu F$  ceramic capacitors are required to build a complete high-efficiency dc/dc charge pump converter. To achieve the high efficiency over a wide input voltage range, the charge pump automatically selects between a 3x or 4x conversion mode.

## typical application circuit





Snooze mode improves efficiency at an output current in the range of 1  $\mu A$  to 100  $\mu A.$ 



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

TEXAS INSTRUMENTS
POST OFFICE BOX 655303 • DALLAS. TEXAS 75265

Copyright © 2001, Texas Instruments Incorporated

SLVS362A - MAY 2001 - REVISED AUGUST 2001

## description (continued)

Output 1 (OUT1) can deliver a maximum of 40 mA, from a 1-V input, with output 2 (OUT2) not loaded. OUT2 can deliver a maximum of 20 mA, from a 1-V input, with OUT1 not loaded. Both outputs can be loaded at the same time, but the total output current of the first voltage doubler must not exceed 40 mA. For example, the load at OUT1 is 20 mA and the load at output 2 is 10 mA.

In snooze mode, the devices operate with a typical operating current of 2 µA, while the output voltage is maintained at 3.3 V ±10% or 3 V ±10%, respectively. This is lower than the self-discharge current of most batteries. Load current in snooze mode is limited to 2 mA. If the load current increases above 2 mA, the output voltage drops further and the devices automatically exits the snooze mode and operate in normal mode to regulate to the nominal output voltage with higher output currents. The device is set into the snooze mode by taking the SNOOZE pin low, and is set into normal operating mode by taking the SNOOZE pin high.

A power-good function supervises the output voltage of OUT2 and can be used for power up and power down sequencing. Power-good (PG) is offered as either open-drain or push-pull output.

#### **AVAILABLE OPTIONS**

| PART<br>NUMBER† | MARKING DGS<br>PACKAGE | OUTPUT<br>CURRENT 1<br>[mA] <sup>‡</sup> | OUTPUT<br>CURRENT 2<br>[mA]§ | OUTPUT<br>VOLTAGE 1<br>[V] | OUTPUT<br>VOLTAGE 2<br>[V] | FEATURE                      |
|-----------------|------------------------|------------------------------------------|------------------------------|----------------------------|----------------------------|------------------------------|
| TPS60310DGS     | ATG                    | 40                                       | 20                           | 2 x V <sub>IN</sub>        | 3.3                        | Open-drain power-good output |
| TPS60311DGS     | ATI                    | 40                                       | 20                           | 2 x V <sub>IN</sub>        | 3                          | Open-drain power-good output |
| TPS60312DGS     | ATK                    | 40                                       | 20                           | 2 x V <sub>IN</sub>        | 3.3                        | Push-pull power-good output  |
| TPS60313DGS     | ATL                    | 40                                       | 20                           | 2 x V <sub>IN</sub>        | 3                          | Push-pull power-good output  |

<sup>†</sup> The DGS package is available taped and reeled. Add R suffix to device type (e.g. TPS60310DGSR) to order quantities of 2500 devices per reel. ‡ If OUT2 is not loaded.



<sup>§</sup> If OUT1 is not loaded.

# TPS60310 and TPS60311 functional block diagram



## **Terminal Functions**

| TERMINAL |     |     | PERCENTION                                                                                                            |  |  |  |
|----------|-----|-----|-----------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME     | NO. | 1/0 | DESCRIPTION                                                                                                           |  |  |  |
| C1+      | 4   |     | Positive terminal of the flying capacitor C1F                                                                         |  |  |  |
| C1-      | 2   |     | Negative terminal of the flying capacitor C1F                                                                         |  |  |  |
| C2+      | 7   |     | Positive terminal of the flying capacitor C2F                                                                         |  |  |  |
| C2-      | 8   |     | Negative terminal of the flying capacitor C2F                                                                         |  |  |  |
| GND      | 9   |     | GROUND                                                                                                                |  |  |  |
| OUT1     | 5   | 0   | × V <sub>IN</sub> power output. Bypass OUT1 to GND with the output filter capacitor C <sub>(OUT1)</sub> .             |  |  |  |
| OUT2     | 6   | 0   | Regulated 3.3-V power output (TPS60310, TPS60312) or 3-V power output (TPS60311, TPS60313), respectively              |  |  |  |
|          |     |     | Bypass OUT2 to GND with the output filter capacitor C <sub>(OUT2)</sub> .                                             |  |  |  |
| PG       | 10  | 0   | Power good detector output. As soon as the voltage on OUT2 reaches about 98% of its nominal value this pin goes high. |  |  |  |
|          |     |     | Open drain output on TPS60310 and TPS60311. A pullup resistor should be connected between PG and OUT1 or OUT2.        |  |  |  |
|          |     |     | Push-pull output stage on TPS60312 and TPS60313                                                                       |  |  |  |
| SNOOZE   | 1   | I   | Snooze mode enable input  - SNOOZE = Low enables the snooze mode at low output current.                               |  |  |  |
|          |     |     | - SNOOZE = High disables the snooze mode.                                                                             |  |  |  |
| $V_{IN}$ | 3   | I   | Supply input. Bypass $V_{\mbox{\footnotesize{IN}}}$ to GND with a $\geq$ 1- $\mu$ F capacitor.                        |  |  |  |

SLVS362A - MAY 2001 - REVISED AUGUST 2001

## detailed description

## operating principle

The TPS6031X charge pumps are voltage quadruplers that provide a regulated 3.3-V or 3-V output from a 0.9-V to 1.8-V input. They deliver a maximum load current of 20 mA. Designed specifically for space critical battery powered applications, the complete converter requires only five external capacitors and enables the design to use low-cost, small-sized, 1-uF ceramic capacitors. The TPS6031X circuits consist of an oscillator, a voltage reference, an internal resistive feedback circuit, two error amplifiers, two charge pump stages with MOSFET switches, a shutdown/start-up circuit, and a control circuit.

#### snooze mode

The devices contain a circuit which dramatically reduces the guiescent current at light loads. This so called snooze mode must be enabled by pulling the SNOOZE pin low. When the output current decreases below the snooze mode threshold, the device enters the snooze mode. In snooze mode, the main error amplifier with 4% error and 50-μA supply current is disabled and a 10%, 2-μA regulator controls the output voltage.

## start-up procedure

The start-up performance of the device is independent of the level of the snooze input. When voltage is applied to the input, CP1 will first enter a dc start-up mode during which the capacitor on OUT1 is charged up to about V<sub>IN</sub>. After that, it starts switching to boost the voltage further up to about two times V<sub>IN</sub>. CP1 first enters a dc start-up mode during which the capacitor on OUT1 is charged up to about V<sub>IN</sub>. CP2 then follows and charges up the capacitor on OUT2 to about the voltage on OUT1, after that, it also starts switching and boosts up the voltage to its nominal value. The voltage at the SNOOZE pin must not exceed the highest voltage applied to the device.

During start-up with  $V_{OLIT} = 0$  V, the highest voltage is the input voltage.

### power-good detector

The power-good output is an open-drain output on the TPS60310 and TPS60311 or a push-pull output on the TPS60312 and TPS60313. The PG-output pulls low when the output of OUT2 is out of regulation. When the output rises to within 98% of regulation, the power-good output goes active high. In shutdown, power-good is pulled low. In normal operation, an external pullup resistor with the TPS60310 and TPS60311 is typically used to connect the PG pin to VOUT. The resistor should be in the 100-k $\Omega$  to 1-M $\Omega$  range. If the PG output is not used, it should remain unconnected. Output current at PG (TPS60312, TPS60313) reduces maximum output current at OUT2.

In snooze mode, the output voltage is sampled at a rate up to 2 ms and is applied to the power-good comparator. In normal mode, the output voltage is measured continuously.



SLVS362A - MAY 2001 - REVISED AUGUST 2001

## absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Input voltage, V <sub>I</sub> (IN to GND) (see Note 1)      | 0.3 V to 2 V                                    |
|-------------------------------------------------------------|-------------------------------------------------|
| Output voltage, VO (OUT1, OUT2, EN, PG to GND) (see Note 1) |                                                 |
| Voltage, (C1+ to GND)                                       | $-0.3 \text{ V to V}_{O(OUT1)} + 0.3 \text{ V}$ |
| Voltage, (C1– to GND, C2– to GND)                           |                                                 |
| Voltage, (C2+ to GND)                                       | $-0.3 \text{ V to V}_{O(OUT2)} + 0.3 \text{ V}$ |
| Continuous power dissipation                                | See Dissipation Rating Table                    |
| Output current, I <sub>O</sub> (OUT1)                       | 80 mA                                           |
| Output current, I <sub>O</sub> (OUT2)                       | 40 mA                                           |
| Storage temperature range, T <sub>stq</sub>                 |                                                 |
| Maximum junction temperature, T <sub>J</sub>                | 150°C                                           |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> <25°C | DERATING FACTOR             | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|---------|----------------------|-----------------------------|-----------------------|-----------------------|
|         | POWER RATING         | ABOVE T <sub>A</sub> = 25°C | POWER RATING          | POWER RATING          |
| DGS     | 424 mW               | 3.4 mW/°C                   | 271 mW                | 220 mW                |

NOTE: The thermal resistance junction to ambient of the DGS package is R<sub>TH-JA</sub> = 294°C/W.

## recommended operating conditions

|                                                | MIN | NOM | MAX | UNIT |
|------------------------------------------------|-----|-----|-----|------|
| Input voltage, V <sub>I</sub>                  | 0.9 |     | 1.8 | V    |
| Output current (OUT2), IO(OUT2)                |     |     | 20  | mA   |
| Output current (OUT1), IO(OUT1)                |     |     | 40  | mA   |
| Input capacitor, C <sub>I</sub>                | 1   |     |     | μF   |
| Flying capacitors, C1F, C2F                    |     | 1   |     | μF   |
| Output capacitors, CO(1), CO(2)                | 1   |     |     | μF   |
| Operating junction temperature, T <sub>J</sub> | -40 |     | 125 | °C   |



NOTE 1: The voltage at SNOOZE and PG can exceed IN up to the maximum rated voltage without increasing the leakage current drawn by these pins.

SLVS362A - MAY 2001 - REVISED AUGUST 2001

# electrical characteristics at C<sub>IN</sub> = C1F = C2F = C<sub>(OUT1)</sub> = C<sub>(OUT2)</sub> = 1 $\mu$ F, T<sub>C</sub> = -40°C to 85°C, V<sub>IN</sub> = 1 V, V<sub>(SNOOZE)</sub> = V<sub>IN</sub> (unless otherwise noted)

|                                               | PARAMETER                                    |                                                                                                                                    | TEST CON                                                                                                 | NDITIONS                     | MIN                 | TYP  | MAX                 | UNIT     |  |  |
|-----------------------------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------------------------------|---------------------|------|---------------------|----------|--|--|
| V <sub>IN</sub>                               | Supply voltage range                         |                                                                                                                                    |                                                                                                          |                              | 0.9                 |      | 1.8                 | V        |  |  |
|                                               |                                              |                                                                                                                                    | $V_{IN} \ge 1.1 \text{ V},  I_{O(OU)}$<br>$I_{(PG,1)} = 0 \text{ mA}$                                    | T2) = 0 mA,                  | 40                  |      |                     |          |  |  |
| lO(OUT1)                                      | Maximum output current for TPS60             | 0310,                                                                                                                              | $V_{IN} = 0.9 \text{ V},  I_{O(OUT2)} = 0 \text{ mA},$ $I_{(PG,1)} = 0 \text{ mA}$                       |                              |                     |      |                     |          |  |  |
|                                               | TPS60312                                     |                                                                                                                                    | $V_{IN} \ge 1.1 \text{ V},  I_{O(OU)}$<br>$I_{(PG,1)} = 0 \text{ mA}$                                    | T1) = 0 mA,                  | 20                  |      |                     | mA       |  |  |
| IO(OUT2)                                      |                                              |                                                                                                                                    | $V_{IN} = 0.9 \text{ V}, I_{O(OU)}$<br>$I_{(PG,1)} = 0 \text{ mA}$                                       | T1) = 0 mA,                  | 10                  |      |                     | 1        |  |  |
| lo (ou = o                                    |                                              |                                                                                                                                    | $V_{IN} \ge 1.1 \text{ V},  I_{O(OL)}$<br>$I_{(PG,1)} = 0 \text{ mA}$                                    | JT2) = 0  mA,                | 40                  |      |                     |          |  |  |
| IO(OUT1)                                      | Maximum output current for TPS60<br>TPS60313 | )311,                                                                                                                              | $V_{IN} = 0.9 \text{ V}, I_{O(OU)}$<br>$I_{(PG,1)} = 0 \text{ mA}$                                       | $T_{2}$ ) = 0 mA,            | 20                  |      |                     | mA       |  |  |
| lo (OLITO)                                    | 17300313                                     |                                                                                                                                    | $V_{IN} \ge 1 \text{ V},  I_{O(OUT)}$ $I_{(PG,1)} = 0 \text{ mA}$                                        | 1) = 0 mA,                   | 20                  |      |                     | IIIA     |  |  |
| IO(OUT2)                                      |                                              |                                                                                                                                    | V <sub>IN</sub> = 0.9 V, I <sub>O</sub> (OU <sup>-</sup><br>I(PG,1) = 0 mA                               | ,                            | 12                  |      |                     |          |  |  |
|                                               |                                              |                                                                                                                                    | 1.1 V < V <sub>IN</sub> < 1.8 V,<br>I <sub>O</sub> (OUT1) = 0 mA<br>0 < I <sub>O</sub> (OUT2) < 20 m     |                              | 3.17                | 3.3  | 3.43                | V        |  |  |
| VO(OUT2)                                      | Output voltage for TPS60310, TPS             | $0.9 \text{ V} < \text{V}_{\text{IN}} < 1.1 \text{ V},$<br>$\text{I}_{\text{O}(\text{OUT1})} = 0 \text{ mA}, \text{ I}_{\text{O}}$ |                                                                                                          | 3.17                         | 3.3                 | 3.43 |                     |          |  |  |
|                                               |                                              |                                                                                                                                    | 0.9 V < V <sub>IN</sub> < 1.8 V,<br>0 < I <sub>O</sub> (OUT2) < 1 m,<br>0 < I <sub>O</sub> (OUT1) < 2 m, |                              |                     | 3.3  | 3.6                 | V        |  |  |
|                                               |                                              |                                                                                                                                    | 1 V < V <sub>IN</sub> < 1.8 V,<br>I <sub>O</sub> (OUT1) = 0 mA,<br>0 < I <sub>O</sub> (OUT2) < 20 m      | nA                           | 2.88                | 3    | 3.12                | V        |  |  |
| VO(OUT2)                                      | Output voltage for TPS60311, TPS             | 60313                                                                                                                              | V <sub>IN</sub> > 1.65 V, I <sub>O(OU</sub><br>25 μA < I <sub>O(OUT2)</sub> <                            | JT1) = 0 mA,<br>: 20 mA      | 2.88                | 3    | 3.15                | -        |  |  |
|                                               |                                              |                                                                                                                                    | 0.9 V < V <sub>IN</sub> < 1.8 V,<br>0 < I <sub>O</sub> (OUT2) < 1 m,<br>0 < I <sub>O</sub> (OUT1) < 2 m, | A òr                         | 2.6                 | 3.3  | 3.27                | V        |  |  |
| V                                             | Output voltage ripple                        | OUT2                                                                                                                               | $I_{O(OUT2)} = 20 \text{ mA},$                                                                           | $I_{O(OUT1)} = 0 \text{ mA}$ |                     | 30   |                     | m\/      |  |  |
| V <sub>P</sub> -P                             | Output voltage ripple                        | OUT1                                                                                                                               | , , ,                                                                                                    | 40 mA, IO(OUT2) = 0 mA       |                     | 60   |                     | mVP_P    |  |  |
| $I_Q$                                         | Quiescent current (no-load input co          | urrent)                                                                                                                            |                                                                                                          | V <sub>IN</sub> = 1.8 V      |                     | 35   | 70                  | μΑ       |  |  |
| lan                                           | Outcocont oursely ourselt in anony           | d-                                                                                                                                 | $V_{IN} = 1.65 \text{ V}, V_{C}$ $T_{C} = 60^{\circ}\text{C}$                                            | SNOOZE) = $0 \text{ V}$ ,    |                     | 2    | 10                  | 4        |  |  |
| I(SQ) Quiescent supply current in snooze mode |                                              | e mode                                                                                                                             | $V_{IN} = 1.65 \text{ V}, V_{(SNOOZE)} = 0 \text{ V}, $<br>$T_C \le 25^{\circ}\text{C}$                  |                              |                     | 1.5  | 4                   | μΑ       |  |  |
| fosc                                          | Internal switching frequency                 |                                                                                                                                    |                                                                                                          |                              | 470                 | 700  | 900                 | kHz      |  |  |
| VIL(EN)                                       | EN input low voltage                         |                                                                                                                                    | V <sub>IN</sub> = 0.9 V to 1.8 V                                                                         |                              |                     |      | 0.3×V <sub>IN</sub> | V        |  |  |
| VIH(EN)                                       | EN input high voltage                        |                                                                                                                                    | V <sub>IN</sub> = 0.9 V to 1.8 V                                                                         |                              | 0.7×V <sub>IN</sub> |      |                     | V        |  |  |
| l <sub>lkg</sub>                              | EN input leakage current                     |                                                                                                                                    | $V_{(EN)} = 0 \text{ V or } V_{IN} \text{ or } V_{O(OUT1)}$                                              | or V <sub>O(OUT2)</sub> or   |                     | 0.01 | 0.1                 | μΑ       |  |  |
|                                               | LinSkip switching threshold                  |                                                                                                                                    | V <sub>IN</sub> = 1.25 V                                                                                 |                              |                     | 7.5  |                     | mA       |  |  |
|                                               | Snooze mode threshold                        |                                                                                                                                    | V <sub>IN</sub> = 1.25 V                                                                                 | IO(OUT1)                     | 2                   |      | 8                   | mA<br>mA |  |  |
|                                               |                                              |                                                                                                                                    |                                                                                                          | IO(OUT2)                     | L 1                 |      | 4                   | шА       |  |  |



SLVS362A - MAY 2001 - REVISED AUGUST 2001

# electrical characteristics at C<sub>IN</sub> = C1F = C2F = C<sub>(OUT1)</sub> = C<sub>(OUT2)</sub> = 1 $\mu$ F, T<sub>C</sub> = -40°C to 85°C, V<sub>IN</sub> = 1 V, V<sub>(SNOOZE)</sub> = V<sub>IN</sub> (unless otherwise noted) (continued)

| PARAMETER                                                       | TEST                                                                                                    | TEST CONDITIONS                                  |      | TYP | MAX | UNIT |
|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------|------|-----|-----|------|
| Object singuity suggests                                        | V 40V                                                                                                   | V <sub>O</sub> (OUT2) = 0 V                      | 5    | 20  | 50  | 4    |
| Short circuit current                                           | V <sub>IN</sub> = 1.8 V                                                                                 | V <sub>O</sub> (OUT1) = 0 V                      | 2    | 80  | 150 | mA   |
| Output load regulation                                          | $V_{IN} = 1.25 \text{ V},$<br>2 mA < $I_{O(OU^{-1})}$                                                   | $T_{C} = 25^{\circ}C$<br>$T_{C} < 20 \text{ mA}$ |      | 0.1 |     | %/mA |
| Output l'accomplation                                           | 1 V < V <sub>IN</sub> < 1.6<br>I <sub>O(OUT)</sub> = 10 i                                               | 65 V, T <sub>C</sub> = 25°C,<br>mA               | 0.75 |     |     | %/V  |
| Output line regulation                                          | 1 V < V <sub>IN</sub> < 1.65 V, T <sub>C</sub> = 25°C,<br>I <sub>O</sub> (OUT2) = 1 mA, V(SNOOZE) = 0 V |                                                  | 1    |     |     | %/V  |
| No load start-up time                                           |                                                                                                         |                                                  |      | 400 |     | μs   |
| Impedance of first charge pump stage                            |                                                                                                         |                                                  |      | 4.0 |     | Ω    |
|                                                                 | $V_{IN} \ge 1.1 \text{ V}$                                                                              |                                                  | 165  |     |     |      |
| Start-up performance at OUT2 (minimum start-up load resistance) | V <sub>IN</sub> ≥ 1 V                                                                                   |                                                  | 330  |     |     | Ω    |
| rodictarios)                                                    | V <sub>IN</sub> = 0.9 V                                                                                 |                                                  | 1000 |     |     |      |
| Startup performance at OUT1 (minimum start-up load resistance)  | V <sub>IN</sub> = 1 V                                                                                   |                                                  | 500  |     |     | Ω    |

# electrical characteristics for power good comparator of devices TPS6031X at $T_C = -40^{\circ}C$ to 85°C, $V_{IN} = 1 \text{ V}$ and $V_{(SNOOZE)} = V_{IN}$ (unless otherwise noted)

|                      | PARAMETER                             |                       | TEST CONDITIONS                                   | MIN | TYP                 | MAX | UNIT |
|----------------------|---------------------------------------|-----------------------|---------------------------------------------------|-----|---------------------|-----|------|
| V <sub>(PG)</sub>    | Power-good trip voltage               |                       | VO ramping positive                               |     | V <sub>O</sub> – 1% | ٧o  | V    |
| V <sub>hys</sub>     | Power-good trip voltage hysteresis    |                       | VO ramping negative                               |     | 10%                 |     |      |
| VOL                  | Power-good output voltage low         |                       | $V_O = 0 \text{ V}, I_{(PG)} = 1.6 \text{ mA}$    |     |                     | 0.3 | V    |
|                      | B                                     | TPS60310              | $V_O = 3.3 \text{ V}, \ V_{(PG)} = 3.3 \text{ V}$ |     | 0.01                | 0.1 |      |
| llkg                 | Power-good leakage current            | TPS60311              | $V_O = 3 \text{ V}, \ V_{(PG)} = 3 \text{ V}$     |     | 0.01                | 0.1 | μΑ   |
| .,                   | B                                     | TPS60312              |                                                   | 3   |                     |     | .,   |
| VOH                  | Power-good output voltage high        | TPS60313              | $I_{O(PG)} = -5 \text{ mA}$                       |     |                     |     | V    |
| I <sub>O(PG,1)</sub> | Output current at power good (source) | TPS60312,<br>TPS60313 |                                                   | -5  |                     |     | mA   |
| I <sub>O(PG,0)</sub> | Output current at power good (sink)   | All devices           | V <sub>(PG)</sub> = 0 V                           | 1.6 |                     |     | mA   |
| R <sub>(PG,1)</sub>  | Output resistance at power good       | TPS60312,<br>TPS60313 | V(PG) = VO(OUT2)                                  |     | 15                  |     | Ω    |
| R(PG,0)              | , -                                   | All devices           | V <sub>(PG)</sub> = 0 V                           |     | 100                 |     | Ω    |



SLVS362A - MAY 2001 - REVISED AUGUST 2001

## TYPICAL CHARACTERISTICS

## **Table of Graphs**

|          |                                 |                                                                                       | FIGURE |
|----------|---------------------------------|---------------------------------------------------------------------------------------|--------|
| η        | Efficiency                      | vs Output current (TPS60310 and TPS60311)                                             | 1, 2   |
| IS       | Supply current                  | vs Output current                                                                     | 3      |
| IQ       | Quiescent current               | vs Input voltage                                                                      | 4      |
| VO(OUT2) | Output voltage at OUT2          | vs Output current (TPS60310 and TPS60311)                                             | 5, 6   |
| VO(OUT1) | Output voltage at OUT1          | vs Output current at 25°C, V <sub>I</sub> = 0.9 V, 1.1 V, 1.25 V, 1.4 V, 1.6 V, 1.8 V | 7      |
| VO(OUT2) | Output voltage at OUT2          | vs Input voltage (TPS60310 and TPS60311)                                              | 8, 9   |
| VO(OUT1) | Output voltage at OUT1          | vs Input voltage (TPS60310 and TPS60311)                                              | 10     |
| VO(OUT2) | Output voltage at OUT2          | vs Free-air temperature (TPS60310, TPS60312, TPS60311, and TPS60313)                  | 11, 12 |
| VO(OUT2) | Output voltage ripple at OUT2   |                                                                                       | 13     |
|          | Minimum input voltage           | vs Output current for TPS60310, TPS60312, TPS60311, and TPS60313                      | 14, 15 |
|          | Start-up timing enable          |                                                                                       | 16     |
|          | Switching frequency             | vs Input voltage                                                                      | 17     |
|          | Load transient response         |                                                                                       | 18     |
|          | Line transient response         |                                                                                       | 19     |
| VO       | Output voltage                  | vs Time                                                                               | 20     |
|          | Output voltage ripple in Snooze | mode                                                                                  | 21     |

## **TYPICAL CHARACTERISTICS**























# TPS6031x OUTPUT VOLTAGE RIPPLE (OUT2)



Figure 13





## TPS60311, TPS60313 MINIMUM INPUT VOLTAGE vs **OUTPUT CURRENT** 1.20 1.15 1.10 1.05 1.00 0.95 0.90 0.85 T<sub>A</sub> = 85°C 0.80 = 25°C -40°C 0.75 0.70 0.10 100 10 IO - Output Current - mA

Figure 15



Figure 16





Figure 18

## LINE TRANSIENT RESPONSE



Figure 19

## **OUTPUT VOLTAGE**

vs TIME



Figure 20

#### **OUTPUT VOLTAGE RIPPLE IN SNOOZE MODE**



Figure 21

### APPLICATION INFORMATION

## design procedure

## capacitor selection

The TPS6031X devices require only five external capacitors. Their values are closely linked to the required output current and the output noise and ripple requirements. It is possible to only use 1-μF capacitors of the same type.

The input capacitor improves system efficiency by reducing the input impedance and stabilizing the input

The minimum required capacitance of the output capacitor (CO) that can be selected is 1 µF. Depending on the maximum allowed output ripple voltage, larger values can be chosen. Table 1 shows capacitor values recommended for low output voltage ripple operation. A recommendation is given for the smallest size.

Table 1. Recommended Capacitor Values for Low-Output Voltage Ripple Operation

| V <sub>IN</sub> | I <sub>O(OUT2)</sub><br>[mA] | C <sub>IN</sub><br>[μF] | C <sub>XF</sub><br>[μF] | <sup>C</sup> OUT<br>[μF] | V <sub>P-P</sub><br>[mV]<br>AT 20 mA/ |
|-----------------|------------------------------|-------------------------|-------------------------|--------------------------|---------------------------------------|
| [4]             | [                            | CERAMIC                 | CERAMIC                 | CERAMIC                  | V <sub>IN</sub> = 1.1 V               |
| 0.91.8          | 020                          | 1                       | 1                       | 1                        | 16                                    |
| 0.91.8          | 020                          | 1                       | 1                       | 2.2                      | 10                                    |
| 0.91.8          | 020                          | 1                       | 1                       | 10 // 0.1                | 6                                     |

**Table 2. Recommended Capacitors** 

| MANUFACTURER | PART NUMBER    | SIZE | CAPACITANCE | TYPE    |
|--------------|----------------|------|-------------|---------|
| Taiyo Yuden  | UMK212BJ104MG  | 0805 | 0.1 μF      | Ceramic |
|              | LMK212BJ105KG  | 0805 | 1 μF        | Ceramic |
|              | LMK212BJ225MG  | 0805 | 2.2 μF      | Ceramic |
|              | JMK316BJ475KL  | 1206 | 4.7 μF      | Ceramic |
| AVX          | 0805ZC105KAT2A | 0805 | 1 μF        | Ceramic |
|              | 1206ZC225KAT2A | 1206 | 2.2 μF      | Ceramic |

Table 3 lists the manufacturers of recommended capacitors. However, ceramic capacitors will provide the lowest output voltage ripple due to their typically lower ESR.

**Table 3. Recommended Capacitor Manufacturers** 

| MANUFACTURER | CAPACITOR TYPE  | INTERNET              |
|--------------|-----------------|-----------------------|
| Taiyo Yuden  | X7R/X5R ceramic | www.t-yuden.com       |
| AVX          | X7R/X5R ceramic | www.avxcorp.com       |
| Vishay       | X7R/X5R ceramic | www.vishay.com        |
| Kemet        | X7R/X5R ceramic | www.kemet.com         |
| TDK          | X7R/X5R ceramic | www.component.tdk.com |



## **APPLICATION INFORMATION**

## capacitor selection (continued)



Figure 22. Typical Operating Circuit

For the maximum output current and best performance, five ceramic capacitors of 1  $\mu$ F are recommended. For lower currents or higher allowed output voltage ripple, other capacitors can be used. It is recommended that the input and output capacitors have a minimum value of 1  $\mu$ F. This value is necessary to assure a stable operation of the system due to the linear mode. With flying capacitors lower than 1  $\mu$ F, the maximum output power decreases. This means that the device works in the linear mode with lower output currents.

### output filter design

The power-good output is capable of driving light loads up to 5 mA (see Figure 23). Therefore, the output resistance of the power-good pin with the output capacitor, can be used as an RC-filter.



Figure 23. TPS60312, TPS60313 Push-Pull Power-Good Output-Stage as Filtered Supply



## **APPLICATION INFORMATION**

## output filter design (continued)

Due to  $R_{(PG,1)}$ , an output filter can easily be formed with an output capacitor ( $C_{PG}$ ). Cutoff frequency is given by:

$$f_{C} = \frac{1}{2\pi R_{(PG,1)}^{C} PG}$$
 (1)

and ratio 
$$V_O/V_I$$
 for the ac ripple is: 
$$\left| \frac{V_{(PG,1)}}{V_{O(OUT2)}} \right| = \frac{1}{\sqrt{1 + \left(2\pi f R_{(PG,1)} C_{PG}\right)^2}}$$
(2)

with  $R_{(PG,1)} = 15 \Omega$ ,  $C_{PG} = 0.1 \mu F$ , and f = 600 kHz (at nominal switching frequency)

$$\left| \frac{\mathsf{V}(\mathsf{PG},1)}{\mathsf{V}_{\mathsf{O}(\mathsf{OUT2})}} \right| = 0.175 \tag{3}$$

Load current sourced by power-good output reduces maximum output current at OUT2. During start-up (power-good going high) current charging  $C_{PG}$  discharges  $C_{(OUT2)}$ . Therefore,  $C_{PG}$  must not be larger than  $C_{PG} \leq 0.1$   $C_{(OUT2)}$  or the device does not start. By charging  $C_{PG}$  through  $C_{(OUT2)}$ , the output voltage at OUT2 decreases. If the capacitance of  $C_{PG}$  is to large, the circuit detects power bad. The power-good output goes low and discharges  $C_{PG}$ . Then the cycle starts again. Figure 24 shows a configuration with an LC-post filter to further reduce output ripple and noise.



Figure 24. LC-Post Filter

Table 4. Recommended Values for Lowest Output Voltage Ripple

| V <sub>IN</sub><br>[V] | IO(OUT2)<br>[mA] | C <sub>IN</sub> [μF]<br>CERAMIC | C <sub>XF</sub> [μF]<br>CERAMIC | C <sub>OUT</sub> [μF]<br>CERAMIC | Lp[μH] | C <sub>P</sub> [μF]<br>CERAMIC | V <sub>P</sub> (OUT)<br>V <sub>P</sub> -p[mV] |
|------------------------|------------------|---------------------------------|---------------------------------|----------------------------------|--------|--------------------------------|-----------------------------------------------|
| 0.91.8                 | 20               | 1                               | 1                               | 1                                | 0.1    | 0.1 (X7R)                      | 16                                            |
| 0.91.8                 | 20               | 1                               | 1                               | 1                                | 0.1    | 1 // 0.1 (X7R)                 | 12                                            |
| 0.91.8                 | 20               | 1                               | 1                               | 1                                | 1      | 0.1 (X7R)                      | 14                                            |
| 0.91.8                 | 20               | 1                               | 1                               | 1                                | 1      | 1 // 0.1 (X7R)                 | 3                                             |



## APPLICATION INFORMATION

## output filter design (continued)



Figure 25. Application With MSP430; PG as Supply for Analog Circuits

## power dissipation

As given in the data sheet, the thermal resistance of the unsoldered package is  $R_{\theta,JA} = 294$ °C/W. Soldered on the EVM, a typical thermal resistance of  $R_{\theta,JA(EVM)} = 200^{\circ}C/W$  was measured.

The thermal resistance can be calculated using equation 4.

$$R_{\theta JA} = \frac{T_J^{-T}A}{P_D} \tag{4}$$

Where:

 $T_J$  is the junction temperature.

T<sub>A</sub> is the ambient temperature. P<sub>D</sub> is the power that needs to be dissipated by the device.

The maximum power dissipation can be calculated using equation 5.

$$P_{D} = V_{IN} \times I_{IN} - V_{O} \times I_{O} = V_{IN(max)} \times (3 \times I_{O} + I_{(SUPPLY)}) - V_{O} \times I_{O}$$

$$(5)$$

The maximum power dissipation happens with maximum input voltage and maximum output current:

At maximum load the supply current is approximately 2 mA.

$$P_D = 1.8 \text{ V} \times (3 \times 20 \text{ mA} + 2 \text{ mA}) - 3.3 \text{ V} \times 20 \text{ mA} = 46 \text{ mW}$$
 (6)

With this maximum rating and the thermal resistance of the device on the EVM, the maximum temperature rise above ambient temperature can be calculated using equation 7.

$$\Delta T_{,I} = R_{\theta,IA} \times P_D = 200^{\circ} \text{C/W} \times 46 \text{ mW} = 10^{\circ} \text{C}$$
 (7)

This means that internal dissipation increases T<sub>.1</sub> by 10°C.

The junction temperature of the device must not exceed 125°C.

This means the IC can easily be used at ambient temperatures up to:

$$T_A = T_{J(max)} - \Delta T_J = 125^{\circ}C - 10^{\circ}C = 115^{\circ}C$$
 (8)

## layout and board space

All capacitors should be soldered as close as possible to the IC. A PCB layout proposal for a two-layer board is shown in Figure 26. Care has been taken to connect all capacitors as close as possible to the circuit to achieve optimized output voltage ripple performance. The bottom layer is not shown in Figure 26. It only consists of a ground-plane with a single track between the two vias that can be seen in the left part of the top layer.



## **APPLICATION INFORMATION**

## layout and board space (continued)



Figure 26. Recommended PCB Layout for TPS6031X (top layer)

## device family products

Other charge pump dc-dc converters in this family are:

**Table 5. Product Identification** 

| PART<br>NUMBER | DESCRIPTION                                                                                                                   |
|----------------|-------------------------------------------------------------------------------------------------------------------------------|
| TPS60100       | 2-cell to regulated 3.3-V, 200-mA low-noise charge pump                                                                       |
| TPS60101       | 2-cell to regulated 3.3-V, 100-mA low-noise charge pump                                                                       |
| TPS60110       | 3-cell to regulated 5-V, 300-mA low-noise charge pump                                                                         |
| TPS60111       | 3-cell to regulated 5-V, 150-mA low-noise charge pump                                                                         |
| TPS60120       | 2-cell to regulated 3.3-V, 200-mA high-efficiency charge pump with low-battery comparator                                     |
| TPS60121       | 2-cell to regulated 3.3-V, 200-mA high-efficiency charge pump with power-good comparator                                      |
| TPS60122       | 2-cell to regulated 3.3-V, 100-mA high-efficiency charge pump with low-battery comparator                                     |
| TPS60123       | 2-cell to regulated 3.3-V, 100-mA high-efficiency charge pump with power-good comparator                                      |
| TPS60124       | 2-cell to regulated 3-V, 200-mA high-efficiency charge pump with low-battery comparator                                       |
| TPS60125       | 2-cell to regulated 3-V, 200-mA high-efficiency charge pump with power-good comparator                                        |
| TPS60130       | 3-cell to regulated 5-V, 300-mA high-efficiency charge pump with low-battery comparator                                       |
| TPS60131       | 3-cell to regulated 5-V, 300-mA high-efficiency charge pump with power-good comparator                                        |
| TPS60132       | 3-cell to regulated 5-V, 150-mA high-efficiency charge pump with low-battery comparator                                       |
| TPS60133       | 3-cell to regulated 5-V, 150-mA high-efficiency charge pump with power-good comparator                                        |
| TPS60140       | 2-cell to regulated 5-V, 100-mA charge pump voltage tripler with low-battery comparator                                       |
| TPS60141       | 2-cell to regulated 5-V, 100-mA charge pump voltage tripler with power-good comparator                                        |
| TPS60200       | 2-cell to regulated 3.3-V, 100-mA low-ripple charge pump with low-battery comparator in MSOP10                                |
| TPS60201       | 2-cell to regulated 3.3-V, 100-mA low-ripple charge pump with power-good comparator in MSOP10                                 |
| TPS60202       | 2-cell to regulated 3.3-V, 50-mA low-ripple charge pump with low-battery comparator in MSOP10                                 |
| TPS60203       | 2-cell to regulated 3.3-V, 50-mA low-ripple charge pump with power-good comparator in MSOP10                                  |
| TPS60210       | 2-cell to regulated 3.3-V, 100-mA low-ripple charge pump with ultralow operating current and low-battery comparator in MSOP10 |
| TPS60211       | 2-cell to regulated 3.3-V, 100-mA low-ripple charge pump with ultralow operating current and power-good comparator in MSOP10  |
| TPS60212       | 2-cell to regulated 3.3-V, 100-mA low-ripple charge pump with ultralow operating current and low-battery comparator in MSOP10 |
| TPS60213       | 2-cell to regulated 3.3-V, 50-mA low-ripple charge pump with ultralow operating current and power-good comparator in MSOP10   |



## **MECHANICAL DATA**

## DGS (S-DPS-G10)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.

www.ti.com 19-May-2023

### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|---------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                  |         |              |                    |      |                |              | (6)                           |                    |              |                      |         |
| TPS60310DGS      | LIFEBUY | VSSOP        | DGS                | 10   | 80             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ATG                  |         |
| TPS60310DGSR     | LIFEBUY | VSSOP        | DGS                | 10   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ATG                  |         |
| TPS60311DGS      | LIFEBUY | VSSOP        | DGS                | 10   | 80             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ATI                  |         |
| TPS60311DGSR     | LIFEBUY | VSSOP        | DGS                | 10   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ATI                  |         |
| TPS60312DGS      | LIFEBUY | VSSOP        | DGS                | 10   | 80             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ATK                  |         |
| TPS60312DGSR     | LIFEBUY | VSSOP        | DGS                | 10   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ATK                  |         |
| TPS60313DGS      | LIFEBUY | VSSOP        | DGS                | 10   | 80             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ATL                  |         |
| TPS60313DGSR     | LIFEBUY | VSSOP        | DGS                | 10   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ATL                  |         |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 19-May-2023

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023

## TAPE AND REEL INFORMATION





|    | -                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS60310DGSR | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS60311DGSR | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS60312DGSR | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS60313DGSR | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023



## \*All dimensions are nominal

| 7 tili dilitionolorio dio mominai |              |                 |      |      |             |            |             |
|-----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TPS60310DGSR                      | VSSOP        | DGS             | 10   | 2500 | 350.0       | 350.0      | 43.0        |
| TPS60311DGSR                      | VSSOP        | DGS             | 10   | 2500 | 350.0       | 350.0      | 43.0        |
| TPS60312DGSR                      | VSSOP        | DGS             | 10   | 2500 | 350.0       | 350.0      | 43.0        |
| TPS60313DGSR                      | VSSOP        | DGS             | 10   | 2500 | 350.0       | 350.0      | 43.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023

## **TUBE**



\*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS60310DGS | DGS          | VSSOP        | 10   | 80  | 331.47 | 6.55   | 3000   | 2.88   |
| TPS60311DGS | DGS          | VSSOP        | 10   | 80  | 331.47 | 6.55   | 3000   | 2.88   |
| TPS60312DGS | DGS          | VSSOP        | 10   | 80  | 331.47 | 6.55   | 3000   | 2.88   |
| TPS60313DGS | DGS          | VSSOP        | 10   | 80  | 331.47 | 6.55   | 3000   | 2.88   |



SMALL OUTLINE PACKAGE



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated

# 单击下面可查看定价,库存,交付和生命周期等信息

# >>TI (德州仪器)