

Order

Now





SLVSA02B-SEPTEMBER 2009-REVISED JANUARY 2019

# TPS60151 5-V and 140-mA Charge Pump

Technical

Documents

## 1 Features

- Input Voltage Range 2.7 V to 5.5 V
- Fixed Output Voltage of 5 V
- Maximum Output Current: 140 mA
- 1.5-MHz Switching Frequency
- Typical 90-µA Quiescent Current at No Load Condition (Skip Mode)
- Output Reverse Current Protection
- X2 Charge Pump
- Hardware Enable and Disable Function
- Built-in Soft Start
- Built-in Undervoltage Lockout Protection
- Thermal and Overcurrent Protection
- 2-mm × 2-mm 6-Pin SON-Package with 0.8-mm Height

# 2 Applications

- USB On the Go (OTG)
- HDMI
- Portable Communication Devices
- PCMCIA Cards
- Mobile Phones, Smart Phones
- Handheld Meters



### **Typical Application Schematic**

# 3 Description

Tools &

Software

The TPS60151 is a switched capacitor voltage converter which produces a regulated, low noise, and low-ripple output voltage of 5 V from an unregulated input voltage. It maintains 5-V regulation even when  $V_{\text{IN}}$  is greater than 5 V.

Support &

Community

20

The 5-V output can supply a minimum of 140-mA current.

The TPS60151 has built-in current limit and output reverse current protection that are ideal for HDMI, USB OTG and other battery powered applications.

TPS60151 operates in skip mode when the load current falls below 8 mA under typical condition. In skip mode operation, quiescent current is reduced to  $90 \ \mu$ A.

Only 3 external capacitors are needed to generate the output voltage, thereby saving PCB space.

Inrush current is limited by the soft-start function during power on and power transient states.

The TPS60151 operates over a free air temperature range of  $-40^{\circ}$ C to 85°C. The device is available with a small 2-mm × 2-mm 6-pin SON package (QFN).

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |  |  |  |  |  |
|-------------|----------|-------------------|--|--|--|--|--|
| TPS60151    | WSON (6) | 2.00 mm × 2.00 mm |  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Efficiency vs Input Voltage**



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclosing a PROPERTICE DATA

Texas Instruments

www.ti.com

Page

# **Table of Contents**

| 1 | Feat           | tures 1                            |  |  |  |  |  |
|---|----------------|------------------------------------|--|--|--|--|--|
| 2 | Applications 1 |                                    |  |  |  |  |  |
| 3 | Des            | cription 1                         |  |  |  |  |  |
| 4 | Rev            | ision History 2                    |  |  |  |  |  |
| 5 | Dev            | ice Comparison Table 3             |  |  |  |  |  |
| 6 | Pin            | Configuration and Functions 3      |  |  |  |  |  |
| 7 | Spe            | cifications 4                      |  |  |  |  |  |
|   | 7.1            | Absolute Maximum Ratings 4         |  |  |  |  |  |
|   | 7.2            | ESD Ratings 4                      |  |  |  |  |  |
|   | 7.3            | Recommended Operating Conditions 4 |  |  |  |  |  |
|   | 7.4            | Thermal Information 4              |  |  |  |  |  |
|   | 7.5            | Electrical Characteristics 5       |  |  |  |  |  |
|   | 7.6            | Typical Characteristics 6          |  |  |  |  |  |
| 8 | Deta           | ailed Description7                 |  |  |  |  |  |
|   | 8.1            | Overview7                          |  |  |  |  |  |
|   | 8.2            | Functional Block Diagram 8         |  |  |  |  |  |
|   | 8.3            | Feature Description                |  |  |  |  |  |
|   |                |                                    |  |  |  |  |  |

|    | 8.4          | Device Functional Modes                         | . 9 |
|----|--------------|-------------------------------------------------|-----|
| 9  | App          | lication and Implementation                     | 12  |
|    | 9.1          | Application Information                         | 12  |
|    | 9.2          | Typical Application                             | 12  |
|    | 9.3          | System Example                                  | 16  |
| 10 | Pow          | er Supply Recommendations                       | 17  |
| 11 | Lay          | out                                             | 17  |
|    | 11.1         | Layout Guidelines                               | 17  |
|    | 11.2         | Layout Example                                  | 17  |
| 12 | Dev          | ice and Documentation Support                   | 18  |
|    | 12.1         | Receiving Notification of Documentation Updates | 18  |
|    | 12.2         | Community Resources                             | 18  |
|    | 12.3         | Trademarks                                      | 18  |
|    | 12.4         | Electrostatic Discharge Caution                 | 18  |
|    | 12.5         | Glossary                                        | 18  |
| 13 | Mec<br>Infoi | hanical, Packaging, and Orderable mation        | 18  |

# **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Revision A (October 2015) to Revision B Pa                   |     |  |  |  |  |
|---|--------------------------------------------------------------------------|-----|--|--|--|--|
| • | Added row for V <sub>OUT</sub> spec 3.1 V $\leq$ V <sub>IN</sub> < 5.5V  | . 5 |  |  |  |  |
| • | Added row for $V_{OUT(skip)}$ V spec 3.1 V $\leq$ V <sub>IN</sub> < 5.5V | . 5 |  |  |  |  |
|   |                                                                          |     |  |  |  |  |

#### Changes from Original (August 2009) to Revision A



# 5 Device Comparison Table

| PART NUMBER <sup>(1)</sup> | OUTPUT VOLTAGE | PACKAGE<br>DESIGNATOR | ORDERING    | PACKAGE MARKING |
|----------------------------|----------------|-----------------------|-------------|-----------------|
| TPS60151                   | 5 V            | DRV                   | TPS60151DRV | OCN             |

(1) The DRV (2 mm × 2 mm 6-pin SON) package is available in tape on reel. Add R suffix to order quantities of 3000 parts per reel and T suffix to order quantities with 250 parts per reel.

# 6 Pin Configuration and Functions



#### **Pin Functions**

| PIN  |     | I/O | DESCRIPTION                                 |  |  |
|------|-----|-----|---------------------------------------------|--|--|
| NAME | NO. | 1/0 | DESCRIPTION                                 |  |  |
| GND  | 1   | -   | Ground                                      |  |  |
| VIN  | 2   | IN  | Supply voltage input                        |  |  |
| VOUT | 3   | OUT | Output, connect to the output capacitor     |  |  |
| CP+  | 4   | -   | Connect to the flying capacitor             |  |  |
| CP-  | 5   | -   | nnect to the flying capacitor               |  |  |
| ENA  | 6   | IN  | Hardware enable/disable pin (High = Enable) |  |  |

# 7 Specifications

### 7.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                  |                                        | MIN  | MAX | UNIT |
|------------------|----------------------------------------|------|-----|------|
| V <sub>IN</sub>  | Input voltage (all pins)               | -0.3 | 7   | V    |
| T <sub>A</sub>   | Operating temperature                  | -40  | 85  | °C   |
| TJ               | Maximum operating junction temperature |      | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                    | -55  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 7.2 ESD Ratings

|                    |                         |                                                                                       | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)(2)</sup>                  | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{\left( 3\right) }$ | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) The Human body model (HBM) is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin. The testing is done according JEDECs EIA/JESD22-A114.

(3) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                | MI | NOM | MAX | UNIT |
|------------------|--------------------------------|----|-----|-----|------|
| V <sub>IN</sub>  | Input voltage                  | 2. | 7   | 5.5 | V    |
| T <sub>A</sub>   | Operating ambient temperature  | -4 | 0   | 85  | °C   |
| TJ               | Operating junction temperature | -4 | D   | 125 | °C   |
| C <sub>IN</sub>  | Input capacitor                | 2. | 2   |     | μF   |
| C <sub>OUT</sub> | Output capacitor               | 2. | 2   |     | μF   |
| C <sub>F</sub>   | Flying capacitor               | 1. | 0   |     | μF   |

# 7.4 Thermal Information

|                       |                                              | TPS60151   |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DRV (WSON) | UNIT |
|                       |                                              | 6 PINS     |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 69.1       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 79.8       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 38.6       | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 1.2        | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 38.4       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 9.2        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### 7.5 Electrical Characteristics

 $V_{IN}$  = 3.6 V,  $T_A$  = -40°C to +85°C, typical values are at  $T_A$  = 25°C, C1 = C3 = 2.2 µF, C2 = 1 µF (unless otherwise noted)

|                          | PARAMETER                            | TEST CONDITIONS                                                               | MIN  | TYP                    | MAX             | UNIT |
|--------------------------|--------------------------------------|-------------------------------------------------------------------------------|------|------------------------|-----------------|------|
| POWER STA                | AGE                                  | -                                                                             | I    |                        |                 |      |
| V <sub>IN</sub>          | Input voltage range                  |                                                                               | 2.7  |                        | 5.5             | V    |
| V <sub>UVLO</sub>        | Undervoltage lockout threshold       |                                                                               |      | 1.9                    | 2.1             | V    |
| l <sub>Q</sub>           | Operating quiescent current          | I <sub>OUT</sub> = 140 mA, Enable = V <sub>IN</sub>                           |      | 4.7                    |                 | mA   |
| I <sub>Qskip</sub>       | Skip mode operating quiescent        | $I_{OUT} = 0$ mA, Enable = $V_{IN}$ (no switching)                            |      | 80                     |                 | μA   |
|                          | current                              | $I_{OUT} = 0 \text{ mA}, \text{ Enable} = V_{IN} \text{ (minimum switching)}$ |      | 90                     |                 | μΑ   |
| I <sub>SD</sub>          | Shutdown current                     | $2.7 \text{ V} \le \text{V}_{\text{IN}} \le 5.5 \text{ V}$ , Enable = 0 V     |      | 4                      | 10              | μA   |
| V <sub>OUT</sub>         | Output voltage <sup>(1)</sup>        | $I_{OUT} \le 50 \text{ mA}, 2.7 \text{ V} \le \text{V}_{IN} < 5.5 \text{V}$   | 4.8  | 5                      | 5.2             | V    |
|                          |                                      | $I_{OUT} \le 50 \text{ mA}, 3.1 \text{ V} \le \text{V}_{IN} < 5.5 \text{V}$   | 4.8  | 5                      | 5.15            | V    |
| V <sub>OUT(skip)</sub> V | Skip mode output voltage             | $I_{OUT} = 0 \text{ mA}, 2.7 \text{ V} \le V_{IN} \le 5.5 \text{ V}$          |      | V <sub>OUT</sub> + 0.1 |                 | V    |
|                          |                                      | $I_{OUT} = 0 \text{ mA}, 3.1 \text{ V} \le V_{IN} \le 5.5 \text{ V}$          |      | V <sub>OUT</sub> + 0.1 | 5.25            | V    |
| F <sub>SW</sub>          | Switching frequency                  |                                                                               |      | 1.5                    |                 | MHz  |
| t <sub>SS</sub>          | Soft-start time                      | From the rising edge of enable to 90% output                                  |      | 150                    |                 | μs   |
| OUTPUT CU                | IRRENT                               |                                                                               |      |                        |                 |      |
| I <sub>OUT_nom</sub>     | Maximum output current               | $V_{OUT}$ remains between 4.8 V and 5.2 V, 3.1 V $\leq$ V_{IN} $\leq$ 5.5 V   | 120  |                        |                 | mA   |
|                          |                                      | 3.3 V < V <sub>IN</sub> < 5.5 V                                               | 140  |                        |                 |      |
| I <sub>OUT_max</sub>     | Current limit                        | V <sub>OUT</sub> = 4.5 V                                                      |      |                        | 500             | mA   |
| I <sub>OUT_short</sub>   | Short circuit current <sup>(2)</sup> | V <sub>OUT</sub> = 0 V                                                        |      | 80                     |                 | mA   |
| RIPPLE VOL               | TAGE                                 |                                                                               |      |                        |                 |      |
| V <sub>R</sub>           | Output ripple voltage                | I <sub>OUT</sub> = 140 mA                                                     |      | 30                     |                 | mV   |
| ENABLE CO                | INTROL                               |                                                                               |      |                        |                 |      |
| V <sub>HI</sub>          | Logic high input voltage             | $2.7 \text{ V} \leq \text{V}_{\text{IN}} \leq 5.5 \text{ V}$                  | 1.3  |                        | V <sub>IN</sub> | V    |
| V <sub>LI</sub>          | Logic low input voltage              |                                                                               | -0.2 |                        | 0.4             | V    |
| I <sub>HI</sub>          | Logic high input current             |                                                                               |      |                        | 1               | μA   |
| ILI                      | Logic low input current              |                                                                               |      |                        | 1               | μA   |
| THERMAL S                | HUTDOWN                              |                                                                               |      |                        |                 |      |
| T <sub>SD</sub>          | Shutdown temperature                 |                                                                               |      | 160                    |                 | °C   |
| T <sub>RC</sub>          | Shutdown recovery                    |                                                                               |      | 140                    |                 | °C   |

(1) When in skip mode, output voltage can exceed V<sub>OUT</sub> spec because V<sub>OUT(skip)</sub>= V<sub>OUT</sub> +0.1. (2) TPS60151 has internal protection circuit to protect IC when V<sub>OUT</sub> shorted to GND.

TPS60151 SLVSA02B – SEPTEMBER 2009 – REVISED JANUARY 2019



www.ti.com

# 7.6 Typical Characteristics





### 8 Detailed Description

#### 8.1 Overview

The TPS60151, regulated charge pump, provides a regulated output voltage for various input voltages. The TPS60151 regulates the voltage across the flying capacitor to 2.5 V and controls the voltage drop of Q1 and Q2 while a conversion clock with 50% duty cycle drives the FETs.



Figure 3. Charging Mode

During the first half cycle, Q2 and Q3 transistors are turned on and flying capacitor,  $C_F$ , will be charged to 2.5 V ideally.



Figure 4. Discharging Mode

During the second half cycle, Q1 and Q4 transistors are turned on. Capacitor  $C_F$  will then be discharged to output.

The output voltage can be calculated as follows:

Vout =  $V_{IN} - VQ1 + V(C_F) - VQ4 = VIN - VQ1 + 2.5 V - VQ4 = 5 V$ . (Ideal)

(1)

7

**TPS60151** 

SLVSA02B-SEPTEMBER 2009-REVISED JANUARY 2019

The output voltage is regulated by output feedback and an internally compensated voltage control loop.



## 8.2 Functional Block Diagram



### 8.3 Feature Description

#### 8.3.1 Enable

An enable pin on the regulator is used to place the device into an energy-saving shutdown mode. In this mode, the output is disconnected from the input and the input quiescent current is reduced to 10  $\mu$ A maximum.

### 8.3.2 Output Reverse Current Protection

Applications like HDMI or USB OTG generally do not tolerate output reverse current that can drain power from connected devices. Special considerations were put in place to prevent that from happening. Figure 5 is a testing circuit; and, Figure 6 shows reverse current protection test results under various conditions.



Figure 5. Output Reverse Current Test Setup



### Feature Description (continued)



Figure 6. Reverse Current Test Results (Typical)

#### 8.3.3 Undervoltage Lockout

When the input voltage drops, the undervoltage lockout prevents misoperation by switching off the device. The converter starts operation again when the input voltage exceeds the threshold, provided the enable pin is high.

#### 8.3.4 Thermal Shutdown Protection

The regulator has thermal shutdown circuitry that protects it from damage caused by overload conditions. The thermal protection circuitry disables the output when the junction temperature reached approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is automatically re-enabled. Continuously running the regulator into thermal shutdown can degrade reliability. The regulator also provides current limit to protect itself and the load.

### 8.4 Device Functional Modes

### 8.4.1 Soft Start

An internal soft start limits the inrush current when the device is being enabled.

### **Device Functional Modes (continued)**





Figure 7. Normal Mode and Skip Mode Operation

The TPS60151 has skip mode operation as shown in Figure 7. The TPS60151 enters skip mode if the output voltage reaches 5 V + 0.1 V and the load current is below 8 mA (typical). In skip mode, the TPS60151 disables the oscillator and decreases the pre-bias current of the output stage to reduce the power consumption. Once the output voltage dips below threshold voltage, 5 V + 0.1 V, the TPS60151 begins switching to increase output voltage until the output reaches 5 V + 0.1 V. When the output voltage dips below 5 V, the TPS60151 returns to normal pulse width modulation (PWM) mode; thereby re-enabling the oscillator and increasing the pre-bias current of the output stage to supply output current.

The skip threshold voltage and current depend on input voltage and output current conditions.

#### 8.4.3 Over-current Protection and Short-Circuit Protection

The TPS60151 has internal short circuit protection to protect the IC when the output is over loaded or shorted to ground. Figure 8 illustrates the protection circuit.  $I_P$  is directly related to  $I_{OUT}$  and the maximum  $I_P$  is clamped by IR3\*k\*n. The TPS60151 ensures a current limit of 500 mA or less which is mandated by the HDMI electrical specification. To further avoid damage when output is shorted to ground, the short circuit protection circuitry senses the output voltage and adjusts  $V_{bias}$  down to clamp the maximum output current to a lower value –80 mA (typical).



# **Device Functional Modes (continued)**



Figure 8. Current Limit



Figure 9. Maximum Output Current Capability and Short Circuit Protection

Texas Instruments

www.ti.com

## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

Most of today's battery-powered portable electronics allow and/or require data transfer with a PC. One of the fastest data transfer protocols is via USB OTG. As Figure 10 shows, the USB OTG circuitry in the portable device requires a 5-V power rail and up to 140mA of current. The HDMI specification calls for a 5-V power rail that can source 55mA or more current. The TPS60151 may be used to provide a 5-V power rail in a battery powered system.

Alternatively, low-cost portable electronics with small LCD displays require a low-cost solution for providing the WLED backlight. As shown in Figure 26, the TPS60151 can also be used to drive several WLEDs in parallel, with the help of ballast resistors.

### 9.2 Typical Application

Figure 10 shows USB OTG circuitry.



Figure 10. Application Circuit for OTG System

#### 9.2.1 Design Requirements

The design guideline provides a component selection to operate the device within the recommended operating conditions.

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Capacitor Selection

For minimum output voltage ripple, the output capacitor ( $C_{OUT}$ ) should be a surface-mount ceramic capacitor. Tantalum capacitors generally have a higher effective series resistance (ESR) and may contribute to higher output voltage ripple. Leaded capacitors also increase ripple due to the higher inductance of the package itself. To achieve the best operation with low input voltage and high load current, the input and flying capacitors ( $C_{IN}$  and  $C_{FLY}$ , respectively) should also be surface-mount ceramic types.



(2)

## **Typical Application (continued)**



Figure 11. Capacitors

Generally, C<sub>FLY</sub> can be calculated by the following simple equation,

 $Q_{charging} = c \times v = C_{FLY} \times \Delta V_{CFLY}$ ,

 $Q_{discharging} = i_{discharge} \times t = 2 \times I_{LOAD(MAX)} \times \left(\frac{T}{2}\right)$ , half duty.

$$2 \times I_{\text{LOAD(MAX)}} \times \left(\frac{T}{2}\right) = C_{\text{FLY}} \times \Delta V_{\text{CFLY}}$$

Both equation should be same,

$$\therefore C_{\mathsf{FLY}} \geq \frac{2 \times \mathsf{I}_{\mathsf{LOAD}(\mathsf{MAX})} \times \left(\frac{1}{2}\right)}{\Delta \mathsf{V}_{\mathsf{CFLY}}} = \frac{\mathsf{I}_{\mathsf{LOAD}(\mathsf{MAX})}}{\Delta \mathsf{V}_{\mathsf{CFLY}} \times f}$$
(3)

If  $I_{LOAD}$  = 140 mA, f = 1.5 MHz, and  $\Delta V_{CFLY}$  = 100 mV, the minimum value of the flying capacitor should be 1  $\mu$ F.

Output capacitance, C<sub>OUT</sub>, is also strongly related to output ripple voltage and loop stability,

$$V_{OUT(RIPPLE)} = \frac{I_{LOAD(MAX)}}{(2 \times f \times C_{OUT})} + 2I_{LOAD(MAX)} \times ESR_{COUT}$$
(4)

The minimum output capacitance for all output levels is 2.2  $\mu$ F due to control stability. Larger ceramic capacitors or low ESR capacitors can be used to lower the output ripple voltage.

| VALUE  | DIELECTRIC MATERIAL | PACKAGE SIZE | RATED VOLTAGE |
|--------|---------------------|--------------|---------------|
| 4.7 μF | X5R or X7R          | 0603         | 10 V          |
| 2.2 μF | X5R or X7R          | 0603         | 10 V          |

Table 1. Suggested Capacitors (Input / Output / Flying Capacitor)

The efficiency of the charge pump regulator varies with the output voltage, the applied input voltage and the load current.

The approximate efficiency in normal operating mode is given by:

$$\begin{array}{l} \text{Efficiency}(\%) = \frac{\text{PD}(\text{out})}{\text{PD}(\text{in})} \times 100 = \frac{\text{V}_{\text{OUT}} \times \text{I}_{\text{OUT}}}{\text{V}_{\text{IN}} \times \text{I}_{\text{IN}}} \times 100 \text{, } \text{I}_{\text{IN}} = 2 \times \text{I}_{\text{OUT}} + \text{I}_{\text{Q}} \end{array} \tag{5} \\ \text{Efficiency}(\%) = \frac{\text{V}_{\text{OUT}}}{2 \times \text{V}_{\text{IN}}} \times 100 \text{ (I}_{\text{IN}} = 2 \times \text{I}_{\text{OUT}} \text{)} \quad \text{Quiescent current was neglected.} \end{array} \tag{6}$$

#### TPS60151 SLVSA02B – SEPTEMBER 2009 – REVISED JANUARY 2019

www.ti.com

### 9.2.3 Application Curves







TEXAS INSTRUMENTS

www.ti.com

**TPS60151** 

SLVSA02B-SEPTEMBER 2009-REVISED JANUARY 2019



### 9.3 System Example

# 9.3.1 Circuit for Driving White LEDs



Figure 26. Application Circuit for Driving White LEDs

Downloaded From Oneyac.com



# **10** Power Supply Recommendations

The TPS60151 has no special requirements for its input power supply. The input power supply's output current needs to be rated according to the supply voltage, output voltage and output current of the TPS60151.

# 11 Layout

#### 11.1 Layout Guidelines

Large transient currents flow in the VIN, VOUT, and GND traces. To minimize both input and output ripple, keep the capacitors as close as possible to the regulator using short, direct circuit traces.

#### 11.2 Layout Example



Figure 27. Recommended PCB Layout

#### TEXAS INSTRUMENTS

www.ti.com

# **12 Device and Documentation Support**

### 12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS60151DRVR     | ACTIVE        | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAU   NIPDAUAG                    | Level-1-260C-UNLIM   | -40 to 85    | OCN                     | Samples |
| TPS60151DRVT     | ACTIVE        | WSON         | DRV                | 6    | 250            | RoHS & Green    | NIPDAU   NIPDAUAG                    | Level-1-260C-UNLIM   | -40 to 85    | OCN                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS60151DRVR                | WSON            | DRV                | 6 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS60151DRVT                | WSON            | DRV                | 6 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |

Pack Materials-Page 1



# PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS60151DRVR | WSON         | DRV             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS60151DRVT | WSON         | DRV             | 6    | 250  | 182.0       | 182.0      | 20.0        |

Pack Materials-Page 2

# **DRV 6**

# **GENERIC PACKAGE VIEW**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4206925/F

# **DRV0006A**



# **PACKAGE OUTLINE**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **DRV0006A**

# **EXAMPLE BOARD LAYOUT**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



# **DRV0006A**

# **EXAMPLE STENCIL DESIGN**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **DRV0006D**



# **PACKAGE OUTLINE**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **DRV0006D**

# **EXAMPLE BOARD LAYOUT**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



# **DRV0006D**

# **EXAMPLE STENCIL DESIGN**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated 单击下面可查看定价,库存,交付和生命周期等信息

>>TI(德州仪器)