

Data sheet acquired from Harris Semiconductor SCHS052B - Revised June 2003

# CMOS Analog Multiplexers/Demultiplexers

High-Voltage Types (20-Volt Rating)

CD4067B - Single 16-Channel

Multiplexer/Demultiplexer CD4097B -Differential 8-Channel

Multiplexer/Demultiplexer

#### ■ CD4067B and CD4097B CMOS

analog multiplexers/demultiplexers\* are digitally controlled analog switches having low ON impedance, low OFF leakage current, and internal address decoding. In addition, the ON resistance is relatively constant over the full input-signal range.

The CD4067B is a 16-channel multiplexer with four binary control inputs, A,B,C,D, and an inhibit input, arranged so that any combination of the inputs selects one switch.

The CD4097B is a differential 8-channel multiplexer having three binary control inputs A, B, C, and an inhibit input. The inputs permit selection of one of eight pairs of switches.

A logic "1" present at the inhibit input turns all channels off.

The CD4067B and CD4097B types are supplied in 24-lead hermetic dual-in-line ceramic packages (F3A suffix), 24-lead dual-in-line plastic packages (E suffix), 24-lead small-outline packages (M, M96, and NSR suffixes), and 24-lead thin shrink small-outline packages (P and PWR suffixes).

When these devices are used as demultiplexers, the channel in/out terminals are the outputs and the common out/in terminals are the inputs.

#### Recommended Operating Conditions at TA = 25°C (Unless Otherwise Specified)

For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges. Values shown apply to all types except as

| Characteristic                                                         | Min | Max. | Units    |
|------------------------------------------------------------------------|-----|------|----------|
| Supply-Voltage Range<br>(T <sub>A</sub> =Full Package-<br>Temp. Range) | 3   | 18   | V        |
| Multiplexer Switch Input<br>Current Capability                         | 1 - | 25   | mΑ       |
| Output Load Resistance                                                 | 100 |      | $\Omega$ |

#### NOTE:

In certain applications, the external load-resistor current may include both V<sub>DD</sub> and signal-line components. To avoid drawing VDD current when switch current flows into the transmission gate inputs, the voltage drop across the bidirectional switch must not exceed 0.8 volt (calculated from RON values shown in ELECTRICAL CHARAC-TERISTICS CHART). No VDD current will flow through RL if the switch current flows into terminal 1 on the CD4067; terminals 1 and 17 on the CD4097.

#### Features:

- Low ON resistance: 125  $\Omega$  (typ.) over 15 V<sub>p-p</sub> signal-input range for V<sub>DD</sub>-V<sub>SS</sub>=15 V
- High OFF resistance: channel leakage of ±10 pA (typ.) @ VDD-VSS=10 V
- Matched switch characteristics: RON=5 \( \Omega \) (typ.) for VDD-VSS=15 V
- Very low quiescent power dissipation under all digital-control input and supply conditions: 0.2 μW (typ.) @ VDD-VSS=10 V
- Binary address decoding on chip
- 5-V, 10-V, and 15-V parametric ratings
- 100% tested for quiescent current at 20 V
- Standardized symmetrical output characteristics
- Maximum input current of 1 µA at 18 V over full package temperature range; 100 nA at 18 V and 25°C
- Meets all requirements of JEDEC Tentative Standard No. 138, "Standard Specifications for Description of 'B' Series CMOS Devices"

#### Applications:

- Analog and digital multiplexing and demultiplexing
- A/D and D/A conversion
- Signal gating



**CD4067B, CD4097B Types** 





#### CD4067 TRUTH TABLE

| $\overline{}$ | _   | _ |   |     |                     |
|---------------|-----|---|---|-----|---------------------|
| A             | В   | С | D | Inh | Selected<br>Channel |
| х             | х   | х | Х | 1   | None                |
| 0             | 0   | 0 | 0 | 0   | 0                   |
| 1             | 0   | 0 | 0 | .0. | 1 .                 |
| 0             | 1 , | 0 | 0 | 0   | 2                   |
| ī             | 1   | 0 | 0 | 0   | 3                   |
| 0             | 0   | 1 | 0 | 0   | 4 -                 |
| 1             | 0   | 1 | 0 | 0   | 5                   |
| 0             | 1   | 1 | 0 | 0   | 6                   |
| 1             | 1   | 1 | 0 | 0   | .7                  |
| 0             | 0   | 0 | 1 | 0   | 8                   |
| 1 1           | 0   | 0 | 1 | 0   | 9                   |
| 0             | 1   | 0 | 1 | 0   | 10                  |
| 1             | 1   | 0 | 1 | 0   | 11                  |
| 0             | 0   | 1 | 1 | 0   | 12                  |
| 1             | 0   | 1 | 1 | 0   | 13                  |
| 0             | 1   | 1 | 1 | 0   | 14                  |
| 1             | 1   | 1 | 1 | 0   | 15                  |



Fig. 2-CD4097 functional diagram.

#### CD4097 TRUTH TABLE

| A   | В | С | Inh | Selected<br>Channel |
|-----|---|---|-----|---------------------|
| х   | Х | х | 1   | None                |
| 0   | 0 | 0 | 0   | 0X, 0Y              |
| 1 - | 0 | 0 | 0   | 1X, 1Y              |
| 0   | 1 | 0 | 0   | 2X, 2Y              |
| 1   | 1 | 0 | 0   | 3X, 3Y              |
| 0   | 0 | 1 | 0   | 4X, 4Y              |
| 1   | 0 | 1 | 0   | 5X, 5Y              |
| 0   | 1 | 1 | 0   | 6X, 6Y              |
| 1   | 1 | 1 | 0   | 7X, 7Y              |

Copyright © 2003, Texas Instruments Incorporated

#### **ELECTRICAL CHARACTERISTICS**

| CHARAC<br>TERISTIC                                                                                    |                 | CONDITIONS                            |                 | LIMI                                             | TS AT II | NDICAT      | ED TEI | MPER           | ATURES          | s (°C)   | Units                                         |
|-------------------------------------------------------------------------------------------------------|-----------------|---------------------------------------|-----------------|--------------------------------------------------|----------|-------------|--------|----------------|-----------------|----------|-----------------------------------------------|
|                                                                                                       | Vis             | v <sub>ss</sub>                       | V <sub>DD</sub> | -55                                              | -40      | +85         | +125   |                | +25             |          | ]                                             |
| 0100101                                                                                               | (V)             | (V)                                   | (V)             |                                                  | <u> </u> |             | L      | Min.           | Тур.            | Max.     | <u>l.                                    </u> |
| SIGNAL INI                                                                                            | יצוטי           | V <sub>is</sub> ) AND OUT             |                 |                                                  |          |             |        |                |                 |          |                                               |
| Quiescent                                                                                             | <u> </u>        |                                       | 5               | 5                                                | 5        | 150         | 150    |                | 0.04            | 5        | 1                                             |
| Device Cur-<br>rent, IDD                                                                              |                 |                                       | 10              | 10                                               | 10       | 300         | .300   |                | 0.04            | 10       | μΑ                                            |
| Max.                                                                                                  |                 |                                       | 15              | 20                                               | 20       | 600<br>3000 | 600    | - '            | 0.04            | 20       | -                                             |
| ON-state Re                                                                                           |                 |                                       | 20              | 100                                              | 100      | 3000        | 3000   |                | 0.08            | 100      |                                               |
| V <sub>SS</sub> ≤<br>V <sub>is</sub> ≤V <sub>DD</sub><br>r <sub>on</sub> Max.                         |                 | 0                                     | 5               | 800                                              | 850      | 1200        | 1300   |                | 470             | 1050     |                                               |
| V <sub>is</sub> ≪V <sub>DD</sub>                                                                      | ŀ               | 0                                     | 10              | 310                                              | 330      | 520         | 550    | _              | 180             | 400°     | $\sim \Omega_{\odot}$                         |
|                                                                                                       |                 | 0                                     | 15              | 200                                              | 210      | 300         | 320    | -              | 125             | 240      |                                               |
| Change in<br>on-state<br>Resistance<br>(Between                                                       |                 |                                       |                 |                                                  |          |             |        |                |                 |          |                                               |
| Any Two                                                                                               | L               | 0                                     | 5               | _                                                | _        | -           |        |                | 15              | -        |                                               |
| Channels)                                                                                             |                 | 0                                     | 10              |                                                  | _        |             |        |                | 10              | <u> </u> | $\Omega$                                      |
| Δr <sub>on</sub><br>OFF Chan-                                                                         |                 | 0                                     | 15              |                                                  | L        | _           |        |                | 5               | - ·      | · .                                           |
| nel Leak- age Cur- rent: Any Channel OFF Max. or All Chan- nels OFF (Common OUT/IN) Max. Capacitance: |                 | 0                                     | 18              | ±1                                               | 00*      | ±100        | 0*     | _              | ±0.1            | ±100*    | nA                                            |
| Input, Cis                                                                                            |                 |                                       |                 | _                                                | -        | -           | 1      | _              | 5               | _        |                                               |
| Output,<br>Cos<br>CD4067<br>CD4097<br>Feed-<br>through,<br>Cios                                       |                 | -5                                    | <b>5</b>        | -                                                | -        | 1 1         | -      | <u>-</u>       | 55<br>35<br>0.2 |          | pF                                            |
| Propaga-                                                                                              |                 | R <sub>L</sub> = 200 KΩ               |                 |                                                  |          |             |        |                |                 |          |                                               |
| tion Delay                                                                                            | V <sub>DD</sub> | C <sub>L</sub> =50 pF                 | 5<br>10         |                                                  |          |             | _      | _              | 30              | 60       |                                               |
| Time (Sig-<br>nal Input                                                                               | _               |                                       | 15              | <del>-</del>                                     |          |             | _      | <del>  -</del> | 15              | 30       | ns                                            |
| to Output                                                                                             |                 | t <sub>r</sub> ,t <sub>f</sub> =20 ns | 10              | _                                                | _        | -           |        | -              | 10              | 20       |                                               |
|                                                                                                       | (ADDI           | RESS or INHIB                         | T) V            |                                                  | L        | ,           | 1,5    | L              | ٠,-             | L        | I                                             |
|                                                                                                       | Ţ               | R <sub>L</sub> =1 KΩ                  | 5               | <u> </u>                                         | 1.5      | i           | •      | T              | <b>—</b>        | 1.5      |                                               |
| Input Low<br>Voltage,                                                                                 | 1               | to V <sub>SS</sub>                    | 10              | <del>                                     </del> | 3        |             | +      |                |                 |          | 1                                             |
| Vill Max.                                                                                             | =VDD            | ) I <sub>15</sub> <2 µA               |                 | <del> </del>                                     |          |             |        | <del>  -</del> | <del>  -</del>  | 3        | 1                                             |
|                                                                                                       | thru            | on all OFF                            | 15              | <del>                                     </del> | 4        | <del></del> |        | -              |                 | 4        | - V                                           |
| Input High<br>Voltage,                                                                                | 1 ΚΩ            | Channels                              | 5 3.5           |                                                  |          |             | 3.5    |                | -               |          |                                               |
| Voltage,<br>V <sub>IH</sub> Min.                                                                      |                 |                                       | 10              |                                                  | 7        |             |        | 7              |                 | <u> </u> |                                               |
| 111                                                                                                   | 1               | ļ.                                    | 15              |                                                  | 11       |             |        | 11             | -               |          | 1                                             |

<sup>\*</sup> Determined by minimum feasible leakage measurement for automatic testing.



Fig. 3—Typical ON resistance vs. input signal voltage (all types).



Fig. 4—Typical ON resistance vs. input signal voltage (all types).



Fig. 5—Typical ON resistance vs. input signal voltage (all types).



Fig. 6—Typical ON resistance vs. input signal voltage (all types).

#### **ELECTRICAL CHARACTERISTICS (Cont'd)**

| CHARAC-<br>TERISTIC                        | (                               | CONDITIONS                                                    |                 |      |      | LIMITS AT INDICATED TEMPERATURES (°C) |      |      |                   |      |    |  |  |
|--------------------------------------------|---------------------------------|---------------------------------------------------------------|-----------------|------|------|---------------------------------------|------|------|-------------------|------|----|--|--|
|                                            | Vis                             | v <sub>ss</sub>                                               | V <sub>DD</sub> | -55  | -40  | +85                                   | +125 |      | +25               |      |    |  |  |
|                                            | (V)                             | (V)                                                           | (V)             |      |      |                                       |      | Min. | Тур.              | Max. |    |  |  |
| Input<br>Current,<br>I <sub>IN</sub> Max.  | V <sub>IN</sub> =               | 0, 18 V                                                       | 18              | ±0.1 | ±0.1 | ±1                                    | ±1   |      | ±10 <sup>-5</sup> | ±0.1 | μΑ |  |  |
| Propagation<br>Delay Time:<br>Address or   |                                 | KΩ,C <sub>L</sub> =<br>t <sub>r</sub> ,t <sub>f</sub> =20 ns  |                 |      |      |                                       |      |      |                   |      |    |  |  |
| Inhibit-to-                                |                                 | 0                                                             | 5               | _    |      |                                       |      | _    | 325               | 650  |    |  |  |
| Signal OUT<br>(Channel                     |                                 | 0                                                             | 10              |      | -    | _                                     | -    | _    | 135               | 270  | ns |  |  |
| turning ON)                                |                                 | 0                                                             | 15              | -    | _    | _                                     | -    |      | 95                | 190  | 1  |  |  |
| Address or<br>Inhibit-to-                  | R <sub>L</sub> =300<br>50 pF, 1 | D Ω,C <sub>L</sub> =<br>t <sub>r</sub> ,t <sub>f</sub> =20 ns |                 |      |      |                                       |      |      |                   |      |    |  |  |
| Signal OUT                                 |                                 | 0                                                             | 5               | 1 –  | _    | → .                                   | -    | ~-   | 220               | 440  |    |  |  |
| (Channel                                   |                                 | 0                                                             | 10              | -    | _    |                                       |      | _    | 90                | 180  | ns |  |  |
| turning<br>OFF)                            |                                 | 0                                                             | 15              | -    |      | _                                     | -    | -    | 65                | 130  | 1  |  |  |
| Input<br>Capaci-<br>tance, C <sub>IN</sub> | Any Ad<br>Inhibit               | ddress or<br>Input                                            |                 |      |      |                                       | _    | -    | 5                 | 7.5  | рF |  |  |

#### **TEST CIRCUITS**





Fig. 7-OFF channel leakage current-any channel OFF.

## MAXIMUM RATINGS, Absolute-Maximum Values:

| DC SUPPLY-VOLTAGE RANGE, (VDD)                                             |                                        |
|----------------------------------------------------------------------------|----------------------------------------|
| Voltages referenced to VSS Terminal)                                       | 0.5V to +20V                           |
| INPUT VOLTAGE RANGE, ALL INPUTS                                            |                                        |
| DC INPUT CURRENT, ANY ONE INPUT                                            | ±10mA                                  |
| POWER DISSIPATION PER PACKAGE (PD):                                        |                                        |
| For $T_A = -55^{\circ}C$ to $+100^{\circ}C$                                | 500mW                                  |
| For T <sub>A</sub> = +100°C to +125°C                                      | . Derate Linearity at 12mW/OC to 200mW |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR                                   | •                                      |
| FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package Ty                    | pes) 100mW                             |
| OPERATING-TEMPERATURE RANGE (TA)                                           |                                        |
| STORAGE TEMPERATURE RANGE (Tstg)                                           |                                        |
| LEAD TEMPERATURE (DURING SOLDERING):                                       |                                        |
| At distance 1/16 $\pm$ 1/32 inch (1.59 $\pm$ 0.79mm) from case for 10s max | +265°C                                 |



Fig. 8—Input voltage—measure  $\leq$  2  $\mu$ A on all OFF channels (e.g., channel 12).



Fig. 9-OFF channel leakage current-all channels OFF.

9205-27335

#### **ELECTRICAL CHARACTERISTICS (Cont'd)**

|                                                   |                                         |                                | TE                     | ST COND                    | ITIONS                   |                  |                   |              |
|---------------------------------------------------|-----------------------------------------|--------------------------------|------------------------|----------------------------|--------------------------|------------------|-------------------|--------------|
| CHARAC-<br>TERISTIC                               | V <sub>is</sub><br>(V)                  | V <sub>DD</sub><br>(V)         | R <sub>L</sub><br>(ΚΩ) |                            |                          | 2 pt - 42        | TYPICAL<br>VALUES | UNITS        |
| Cutoff                                            | 5 <b>•</b>                              | 10                             | 1                      |                            |                          |                  |                   |              |
| (-3-dB)<br>Frequency                              |                                         |                                |                        | V <sub>-</sub> , at Co     | mmon OUT/IN              | CD4067<br>CD4097 | 14                | j            |
| Channel ON<br>(Sine Wave<br>Input)                | $20 \log \frac{V_{os}}{V_{is}} = -3 dB$ |                                |                        |                            | y Channel                | 60<br>60         | MHz               |              |
| Total                                             | 2.                                      | 5                              |                        |                            |                          |                  | 0.3               | _            |
| Harmonic                                          | 3 <b>•</b>                              | 10                             | 10                     |                            |                          |                  | 0.2               | 1            |
| Distortion,<br>THD                                | 5 <sup>®</sup>                          | 15                             |                        |                            |                          |                  | 0.12              | %            |
|                                                   | f <sub>is</sub> = 1                     | k'Hz sine                      | wave                   |                            |                          |                  |                   | *            |
| 40-dB                                             | 5 <b>°</b>                              | 10                             | 1                      |                            |                          |                  |                   |              |
| Feedthrough                                       |                                         | V                              |                        | V., at Co                  | mmon OUT/IN              | CD4067           | 20                |              |
| Frequency<br>(All Channels                        | 20 log                                  | Vos                            | 10 dB                  |                            |                          | CD4097           | 12                | MHz          |
| OFF                                               |                                         | Vis                            |                        | V <sub>os</sub> at An      | y Channel                |                  | 8                 |              |
|                                                   | 5 <b>•</b>                              | 10                             | 1                      |                            |                          |                  |                   |              |
| Signal Cross-                                     |                                         |                                |                        | Between A                  | Any 2 Channels           |                  | 1                 |              |
| talk (Fre-                                        | 20.1                                    | $\frac{V_{os}}{V_{is}} = -2$   | 10 de                  | Between                    | Measured on Co           | ommon            | 10                | 1            |
| quency at<br>-40 dB)                              | 20 log                                  | V <sub>is</sub>                | 10 aB                  | Sections<br>CD4097<br>Only | Measured on A<br>Channel | ny               | 18                | MHz          |
| ****                                              | -                                       | 10                             | 10*                    |                            |                          |                  |                   |              |
| Address-or-<br>Inhibit-to-<br>Signal<br>Crosstalk | $\Lambda^{C=\Lambda}$                   | DD <sup>-V</sup> S<br>re Wave) |                        | ,                          |                          |                  | 75                | mV<br>(Peak) |

Peak-to-peak voltage symmetrical about  $\frac{V_{DD}-V_{SS}}{2}$ 

- Worst case.
- \* Both ends of channel.





Fig. 11—Turn-on and turn-off propagation delay—address select input to signal output (e.g. measured on channel 0).

## TEST CIRCUITS (Cont'd)



Fig. 10- Quiescent device current.





Fig. 12—Turn-on and turn-off propagation delay inhibit input to signal output (e.g. measured on channel 1).







Fig. 13- Channel ON resistance measurement circuit.

Fig. 14- Propagation de/ay waveform channel being turned ON (R<sub>L</sub> = 10 K  $\Omega$ , C<sub>L</sub> = 50 pF).

Fig. 15- Propagation delay waveform, channel being turned OFF (R  $_{L}$  = 300  $\Omega_{\star}$  $C_L = 50 \ pF$ ).



Fig. 16-CD4067 logic diagram.

Fig. 17-CD4097 logic diagram.



Fig. 18-24-to-1 MUX Addressing

#### SPECIAL CONSIDERATIONS

In applications where separate power sources are used to drive VDD and the signal inputs, the VDD current capability should exceed VDD/RL (RL=effective external load). This provision avoids permanent current flow or clamp action on the VDD supply when power is applied or removed from the CD4067B or CD4097B.

When switching from one address to another, some of the ON periods of the channels of the multiplexers will overlap momentarily, which may be objectionable in certain applications. Also when a channel is turned on or off by an address input, there is a momentary conductive path from the channel to VSS, which will dump some charge from any capacitor connected to the input or output of the channel. The inhibit input turning on a channel will similarly dump some charge to VSS.

The amount of charge dumped is mostly a function of the signal level above VSS. Typically, at  $VDD-VSS=10\ V$ , a 100-pF

capacitor connected to the input or output of the channel will lose 3-4% of its voltage at the moment the channel turns on or off. This loss of voltage is essentially independent of the address or inhibit signal transition time, if the transition time is less than 1-2 µs. When the inhibit signal turns a channel off, there is no charge dumping to VSS. Rather, there is a slight rise in the channel voltage level (65 mV typ.) due to capacitive coupling from inhibit input to channel input or output. Address inputs also couple some voltage steps onto the channel signal levels.

In certain applications, the external load-resistor current may include both VDD and signal-line components. To avoid drawing VDD current when switch current flows into the transmission gate inputs, the voltage drop across the bidirectional switch must not exceed 0.8 volt (calculated from RON values shown in ELECTRICAL CHARACTERISTICS CHART). No VDD current will flow through RL if the switch current flows into terminal 1 on the CD4067B, terminals 1 and 17 on the CD4097B.



Dimensions and pad layout for CD4067BH.



Dimensions and pad layout for CD40978H.

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils  $(10^{-3})$  inch).



www.ti.com

14-Oct-2022

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|-------------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| CD4067BF         | ACTIVE | CDIP         | J                  | 24   | 1              | Non-RoHS &<br>Non-Green | Call TI                       | N / A for Pkg Type | -55 to 125   | CD4067BF                | Samples |
| CD4067BF3A       | ACTIVE | CDIP         | J                  | 24   | 1              | Non-RoHS &<br>Non-Green | Call TI                       | N / A for Pkg Type | -55 to 125   | CD4067BF3A              | Samples |
| CD4067BM         | ACTIVE | SOIC         | DW                 | 24   | 25             | RoHS & Green            | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4067BM                | Samples |
| CD4067BM96       | ACTIVE | SOIC         | DW                 | 24   | 2000           | RoHS & Green            | NIPDAU   SN                   | Level-1-260C-UNLIM | -55 to 125   | CD4067BM                | Samples |
| CD4067BM96G4     | ACTIVE | SOIC         | DW                 | 24   | 2000           | RoHS & Green            | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4067BM                | Samples |
| CD4067BPW        | ACTIVE | TSSOP        | PW                 | 24   | 60             | RoHS & Green            | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CM067B                  | Samples |
| CD4067BPWG4      | ACTIVE | TSSOP        | PW                 | 24   | 60             | RoHS & Green            | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CM067B                  | Samples |
| CD4067BPWR       | ACTIVE | TSSOP        | PW                 | 24   | 2000           | RoHS & Green            | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CM067B                  | Samples |
| CD4097BF         | ACTIVE | CDIP         | J                  | 24   | 1              | Non-RoHS &<br>Non-Green | Call TI                       | N / A for Pkg Type | -55 to 125   | CD4097BF                | Samples |
| CD4097BM         | ACTIVE | SOIC         | DW                 | 24   | 25             | RoHS & Green            | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4097BM                | Samples |
| CD4097BME4       | ACTIVE | SOIC         | DW                 | 24   | 25             | RoHS & Green            | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4097BM                | Samples |
| CD4097BMG4       | ACTIVE | SOIC         | DW                 | 24   | 25             | RoHS & Green            | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4097BM                | Samples |
| CD4097BPW        | ACTIVE | TSSOP        | PW                 | 24   | 60             | RoHS & Green            | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CM097B                  | Samples |
| CD4097BPWR       | ACTIVE | TSSOP        | PW                 | 24   | 2000           | RoHS & Green            | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CM097B                  | Samples |
| CD4097BPWRE4     | ACTIVE | TSSOP        | PW                 | 24   | 2000           | RoHS & Green            | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CM097B                  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

# **PACKAGE OPTION ADDENDUM**



www.ti.com 14-Oct-2022

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD4067B, CD4067B-MIL, CD4097B, CD4097B-MIL;

Catalog: CD4067B, CD4097B

Military: CD4067B-MIL, CD4097B-MIL

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO BO Cavity AO

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD4067BM96   | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |
| CD4067BM96G4 | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |
| CD4067BPWR   | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |
| CD4097BPWR   | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Jun-2022



## \*All dimensions are nominal

| 7 till dillitoriolorio di o riorriiridi |              |                           |    |      |             |            |             |
|-----------------------------------------|--------------|---------------------------|----|------|-------------|------------|-------------|
| Device                                  | Package Type | ge Type Package Drawing I |    | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| CD4067BM96                              | SOIC         | DW                        | 24 | 2000 | 350.0       | 350.0      | 43.0        |
| CD4067BM96G4                            | SOIC         | DW                        | 24 | 2000 | 350.0       | 350.0      | 43.0        |
| CD4067BPWR                              | TSSOP        | PW                        | 24 | 2000 | 356.0       | 356.0      | 35.0        |
| CD4097BPWR                              | TSSOP        | PW                        | 24 | 2000 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

# **TUBE**



\*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD4067BM    | DW           | SOIC         | 24   | 25  | 506.98 | 12.7   | 4826   | 6.6    |
| CD4067BPW   | PW           | TSSOP        | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |
| CD4067BPWG4 | PW           | TSSOP        | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |
| CD4097BM    | DW           | SOIC         | 24   | 25  | 506.98 | 12.7   | 4826   | 6.6    |
| CD4097BME4  | DW           | SOIC         | 24   | 25  | 506.98 | 12.7   | 4826   | 6.6    |
| CD4097BMG4  | DW           | SOIC         | 24   | 25  | 506.98 | 12.7   | 4826   | 6.6    |
| CD4097BPW   | PW           | TSSOP        | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |

## J (R-GDIP-T\*\*)

#### **24 PINS SHOWN**

"C"

MIN

## **CERAMIC DUAL-IN-LINE PACKAGE**



NOTES: A. All linear dimensions are in inches (millimeters).

0.514(13,06)

- B. This drawing is subject to change without notice.
- C. Window (lens) added to this group of packages (24-, 28-, 32-, 40-pin).

0.571(14,50)

D. This package can be hermetically sealed with a ceramic lid using glass frit.

0.514(13,06)

0.571(14,50)

0.514(13,06)

0.571(14,50)

0.514(13,06) | 0.571(14,50)

4040084/C 10/97

E. Index point is provided on cap for terminal identification.





SMALL OUTLINE PACKAGE



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



DW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.



# DW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated

# 单击下面可查看定价,库存,交付和生命周期等信息

# >>TI (德州仪器)