

Sample &

Buv



### DRV8812

SLVS997G-OCTOBER 2009-REVISED OCTOBER 2015

## DRV8812 Dual-Bridge Motor Controller IC

Technical

Documents

## 1 Features

- 8.2-V to 45-V Operating Supply Voltage Range
- 1.6-A Maximum Drive Current at 24 V and T<sub>A</sub> = 25°C
- Dual H-Bridge Current Control Motor Driver
  - Drive a Bipolar Stepper or Two DC Motors
  - Four Level Winding Current Control
- Multiple Decay Modes
  - Mixed Decay
  - Slow Decay
  - Fast Decay
- Industry Standard Parallel Digital Control Interface
- Low Current Sleep Mode
- Built In 3.3-V Reference Output Small Package and Footprint
- Protection Features
  - Overcurrent Protection (OCP)
  - Thermal Shutdown (TSD)
  - VM Undervoltage Lockout (UVLO)
  - Fault Condition Indication Pin (nFAULT)

## 2 Applications

- Automatic Teller Machines
- Money Handling Machines
- Video Security Cameras
- Printers
- Scanners
- Office Automation Machines
- Gaming Machines
- Factory Automation
- Robotics

## 3 Description

Tools &

Software

The DRV8812 provides an integrated motor driver solution for printers, scanners, and other automated equipment applications. The device has two H-bridge drivers, and can drive a bipolar stepper motor or two DC motors. The output driver block for each consists of N-channel power MOSFET's configured as full H-bridges to drive the motor windings. The DRV8812 is capable of driving up to 1.6-A of output current (with proper heatsinking, at 24 V and 25°C).

Support &

Community

20

A simple parallel digital control interface is compatible with industry-standard devices. Decay mode is programmable.

Internal shutdown functions are provided for over current protection, short circuit protection, under voltage lockout and overtemperature.

The DRV8812 is available in a 28-pin HTSSOP package with PowerPAD<sup>™</sup> and in a 28-pin QFN package PowerPAD<sup>™</sup> (Eco-friendly: RoHS & no Sb/Br).

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE BODY SIZE ( |                   |
|-------------|---------------------|-------------------|
|             | HTSSOP (28)         | 9.70 mm x 4.40 mm |
| DRV8812     | VQFN (28)           | 5.00 mm x 5.00 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

## **Simplified Schematic**



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclosing RECEVENTIAL

1 2 3

4 5 6

7

## Table of Contents

| -    | tures                              |
|------|------------------------------------|
| Арр  | lications 1                        |
| Des  | cription 1                         |
| Rev  | ision History 2                    |
| Pin  | Configuration and Functions 3      |
| Spe  | cifications5                       |
| 6.1  | Absolute Maximum Ratings 5         |
| 6.2  | ESD Ratings 5                      |
| 6.3  | Recommended Operating Conditions 5 |
| 6.4  | Thermal Information 5              |
| 6.5  | Electrical Characteristics         |
| 6.6  | Typical Characteristics 7          |
| Deta | ailed Description 8                |
| 7.1  | Overview                           |
| 7.2  | Functional Block Diagram 8         |
| 7.3  | Feature Description9               |
| 7.4  | Device Functional Modes 10         |

| 8  | Appl  | ication and Implementation        | 13 |
|----|-------|-----------------------------------|----|
|    | 8.1   | Application Information           | 13 |
|    | 8.2   | Typical Application               | 13 |
| 9  | Powe  | er Supply Recommendations         | 16 |
|    | 9.1   | Bulk Capacitance                  | 16 |
|    | 9.2   | Power Supply and Logic Sequencing | 16 |
| 10 | Layo  | out                               | 17 |
|    | 10.1  | Layout Guidelines                 | 17 |
|    | 10.2  | Layout Example                    | 17 |
|    | 10.3  | Thermal Consideration             | 18 |
| 11 | Devi  | ce and Documentation Support      | 19 |
|    | 11.1  | Third-Party Products Disclaimer   | 19 |
|    | 11.2  | Community Resources               | 19 |
|    | 11.3  | Trademarks                        | 19 |
|    | 11.4  | Electrostatic Discharge Caution   | 19 |
|    | 11.5  | Glossary                          | 19 |
| 12 | Mec   | hanical, Packaging, and Orderable |    |
|    | Infor | mation                            | 19 |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision F (August 2013) to Revision G

 Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section

### Downloaded From Oneyac.com

www.ti.com

#### Texas Instruments

Page



## 5 Pin Configuration and Functions



**DRV8812** 

SLVS997G-OCTOBER 2009-REVISED OCTOBER 2015

www.ti.com

ISTRUMENTS

**FEXAS** 

| Pin Functions |        |       |                    |                                      |                                                                                                                                                              |
|---------------|--------|-------|--------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | PIN    |       | I/O <sup>(1)</sup> | DESCRIPTION                          | EXTERNAL COMPONENTS                                                                                                                                          |
| NAME          | PWP    | RHD   | 1/0                | DESCRIPTION                          | OR CONNECTIONS                                                                                                                                               |
| POWER AND     | GROUND |       |                    |                                      |                                                                                                                                                              |
| GND           | 14, 28 | 3, 17 | -                  | Device ground                        |                                                                                                                                                              |
| VMA           | 4      | 7     | -                  | Bridge A power supply                | Connect to motor supply (8.2-V to 45-V). Both                                                                                                                |
| VMB           | 11     | 14    | -                  | Bridge B power supply                | pins must be connected to the same supply,<br>bypassed with a 0.1uF capacitor to GND, and<br>connected to appropriate bulk capacitance.                      |
| V3P3OUT       | 15     | 18    | 0                  | 3.3-V regulator output               | Bypass to GND with a 0.47- $\mu$ F 6.3-V ceramic capacitor. Can be used to supply VREF.                                                                      |
| CP1           | 1      | 4     | IO                 | Charge pump flying capacitor         | Connect a 0.01-µF 50-V capacitor between                                                                                                                     |
| CP2           | 2      | 5     | IO                 | Charge pump flying capacitor         | CP1 and CP2.                                                                                                                                                 |
| VCP           | 3      | 6     | Ю                  | High-side gate drive voltage         | Connect a 0.1- $\mu F$ 16-V ceramic capacitor and a 1-M $\Omega$ resistor to VM.                                                                             |
| CONTROL       |        |       |                    |                                      |                                                                                                                                                              |
| AENBL         | 21     | 24    | I                  | Bridge A enable                      | Logic high to enable bridge A                                                                                                                                |
| APHASE        | 20     | 23    | I                  | Bridge A phase (direction)           | Logic high sets AOUT1 high, AOUT2 low                                                                                                                        |
| AIO           | 24     | 27    | I                  |                                      | Sets bridge A current: 00 = 100%,                                                                                                                            |
| Al1           | 25     | 28    | I                  | Bridge A current set                 | 01 = 71%, 10 = 38%, 11 = 0                                                                                                                                   |
| BENBL         | 22     | 25    | I                  | Bridge B enable                      | Logic high to enable bridge B                                                                                                                                |
| BPHASE        | 23     | 26    | I                  | Bridge B phase (direction)           | Logic high sets BOUT1 high, BOUT2 low                                                                                                                        |
| BI0           | 26     | 1     | I                  | Bridge B current set                 | Sets bridge B current: 00 = 100%,                                                                                                                            |
| BI1           | 27     | 2     | I                  | Bhuge B current set                  | 01 = 71%, 10 = 38%, 11 = 0                                                                                                                                   |
| DECAY         | 19     | 22    | Ι                  | Decay mode                           | Low = slow decay, open = mixed decay,<br>high = fast decay                                                                                                   |
| nRESET        | 16     | 19    | I                  | Reset input                          | Active-low reset input initializes internal logic and disables the H-bridge outputs                                                                          |
| nSLEEP        | 17     | 20    | I                  | Sleep mode input                     | Logic high to enable device, logic low to enter low-power sleep mode                                                                                         |
| AVREF         | 12     | 15    | I                  | Bridge A current set reference input | Reference voltage for winding current set.                                                                                                                   |
| BVREF         | 13     | 16    | I                  | Bridge B current set reference input | Can be driven individually with an external DAC for microstepping, or tied to a reference (e.g., V3P3OUT). A 0.01-µF bypass capacitor to GND is recommended. |
| STATUS        |        |       |                    | · ·                                  |                                                                                                                                                              |
| nFAULT        | 18     | 21    | OD                 | Fault                                | Logic low when in fault condition (overtemp, overcurrent)                                                                                                    |
| OUTPUT        |        |       |                    |                                      |                                                                                                                                                              |
| ISENA         | 6      | 9     | IO                 | Bridge A ground / Isense             | Connect to current sense resistor for bridge A                                                                                                               |
| ISENB         | 9      | 12    | IO                 | Bridge B ground / Isense             | Connect to current sense resistor for bridge B                                                                                                               |
| AOUT1         | 5      | 8     | 0                  | Bridge A output 1                    |                                                                                                                                                              |
| AOUT2         | 7      | 10    | 0                  | Bridge A output 2                    | Connect to motor winding A                                                                                                                                   |
| BOUT1         | 10     | 13    | 0                  | Bridge B output 1                    |                                                                                                                                                              |
| BOUT2         | 8      | 11    | 0                  | Bridge B output 2                    | Connect to motor winding B                                                                                                                                   |

(1) Directions: I = input, O = output, OZ = tri-state output, OD = open-drain output, IO = input/output



#### Specifications 6

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1) (2)

|                  |                                                      | MIN                     | MAX       | UNIT |
|------------------|------------------------------------------------------|-------------------------|-----------|------|
| VMx              | Power supply voltage                                 | -0.3                    | 47        | V    |
| VMx              | Power supply ramp rate                               |                         | 1         | V/µs |
|                  | Digital pin voltage                                  | -0.5                    | 7         | V    |
| VREF             | Input voltage                                        | -0.3                    | 4         | V    |
|                  | ISENSEx pin voltage <sup>(3)</sup>                   | -0.8                    | 0.8       | V    |
|                  | Peak motor drive output current, t < 1 $\mu$ S       | Internally              | / limited | А    |
|                  | Continuous motor drive output current <sup>(4)</sup> | 0                       | 1.6       | А    |
|                  | Continuous total power dissipation                   | See Thermal Information |           |      |
| TJ               | Operating virtual junction temperature               | -40                     | 150       | °C   |
| T <sub>A</sub>   | Operating ambient temperature                        | -40                     | 85        | °C   |
| T <sub>stg</sub> | Storage temperature                                  | -60                     | 150       | °C   |

Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings (1) only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltage values are with respect to network ground terminal.

Transients of ±1 V for less than 25 ns are acceptable (3)

(4) Power dissipation and thermal limits must be observed.

## 6.2 ESD Ratings

|                    |                         |                                                                                        | VALUE | UNIT |  |
|--------------------|-------------------------|----------------------------------------------------------------------------------------|-------|------|--|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>            | ±2000 | V    |  |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins $^{\rm (2)}$ | ±500  | V    |  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. (2)

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                                                 | MIN | NOM MAX | UNIT |
|-------------------|-------------------------------------------------|-----|---------|------|
| V <sub>M</sub>    | Motor power supply voltage range <sup>(1)</sup> | 8.2 | 45      | V    |
| V <sub>REF</sub>  | VREF input voltage <sup>(2)</sup>               | 1   | 3.5     | V    |
| I <sub>V3P3</sub> | V3P3OUT load current                            |     | 1       | mA   |

All V<sub>M</sub> pins must be connected to the same supply voltage. (1)

Operational at VREF between 0 V and 1 V, but accuracy is degraded. (2)

## 6.4 Thermal Information

|                       |                                              |                 | DRV8812       |      |  |
|-----------------------|----------------------------------------------|-----------------|---------------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | PWP<br>(HTSSOP) | RHD<br>(VQFN) | UNIT |  |
|                       |                                              | 28 PINS         | 28 PINS       |      |  |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 38.9            | 35.8          | °C/W |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 23.3            | 25.1          | °C/W |  |
| $R_{\theta J B}$      | Junction-to-board thermal resistance         | 21.2            | 8.2           | °C/W |  |
| ΨJT                   | Junction-to-top characterization parameter   | 0.8             | 0.3           | °C/W |  |
| $\Psi_{\text{JB}}$    | Junction-to-board characterization parameter | 20.9            | 8.2           | °C/W |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.6             | 1.1           | °C/W |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application (1) report, SPRA953.

Copyright © 2009-2015, Texas Instruments Incorporated

Downloaded From Oneyac.com

SLVS997G-OCTOBER 2009-REVISED OCTOBER 2015

## 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                         | TEST CONDITIONS                                                                                     | MIN  | TYP  | MAX  | UNIT  |
|---------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------|------|------|------|-------|
| POWER S             | SUPPLIES                          | ·                                                                                                   |      |      |      |       |
| √м                  | VM operating supply current       | $V_{\rm M} = 24$ V, f <sub>PWM</sub> < 50 kHz                                                       |      | 5    | 8    | mA    |
| VMQ                 | VM sleep mode supply current      | V <sub>M</sub> = 24 V                                                                               |      | 10   | 20   | μA    |
| V <sub>UVLO</sub>   | VM undervoltage lockout voltage   | V <sub>M</sub> rising                                                                               |      | 7.8  | 8.2  | V     |
|                     | REGULATOR                         | <u> </u>                                                                                            |      |      |      |       |
|                     |                                   | IOUT = 0 to 1 mA, $V_M$ = 24 V, $T_J$ = 25°C                                                        | 3.18 | 3.30 | 3.42 | V     |
| V <sub>3P3</sub>    | V3P3OUT voltage                   | IOUT = 0 to 1 mA                                                                                    | 3.10 | 3.30 | 3.50 | V     |
| LOGIC-LE            | EVEL INPUTS                       |                                                                                                     |      |      |      |       |
| V <sub>IL</sub>     | Input low voltage                 |                                                                                                     |      | 0.6  | 0.7  | V     |
| V <sub>IH</sub>     | Input high voltage                |                                                                                                     | 2    |      | 5.25 | V     |
| V <sub>HYS</sub>    | Input hysteresis                  |                                                                                                     |      | 0.45 |      | V     |
| IL                  | Input low current                 | VIN = 0                                                                                             | -20  |      | 20   | μA    |
| IIH                 | Input high current                | VIN = 3.3 V                                                                                         |      |      | 100  | μA    |
|                     | OUTPUT (OPEN-DRAIN OUTPUT)        |                                                                                                     |      |      |      |       |
| V <sub>OL</sub>     | Output low voltage                | I <sub>O</sub> = 5 mA                                                                               |      |      | 0.5  | V     |
| он                  | Output high leakage current       | V <sub>O</sub> = 3.3 V                                                                              |      |      | 1    | μA    |
| DECAY IN            |                                   | · ·                                                                                                 |      |      |      |       |
| VIL                 | Input low threshold voltage       | For slow decay mode                                                                                 | 0    |      | 0.8  | V     |
| V <sub>IH</sub>     | Input high threshold voltage      | For fast decay mode                                                                                 | 2    |      |      | V     |
| IN                  | Input current                     |                                                                                                     |      |      | ±40  | μA    |
| H-BRIDGE            | E FETS                            |                                                                                                     |      |      |      |       |
|                     |                                   | V <sub>M</sub> = 24 V, I <sub>O</sub> = 1 A, T <sub>J</sub> = 25°C                                  |      | 0.63 |      | Ω     |
| R <sub>DS(ON)</sub> | HS FET on resistance              | $V_{\rm M} = 24 \text{ V}, \text{ I}_{\rm O} = 1 \text{ A}, \text{ T}_{\rm J} = 85^{\circ}\text{C}$ |      | 0.76 | 0.90 | Ω     |
|                     |                                   | $V_{\rm M} = 24 \text{ V}, I_{\rm O} = 1 \text{ A}, T_{\rm J} = 25^{\circ}\text{C}$                 |      | 0.65 |      | Ω     |
| R <sub>DS(ON)</sub> | LS FET on resistance              | $V_{\rm M} = 24 \text{ V}, \text{ I}_{\rm O} = 1 \text{ A}, \text{ T}_{\rm J} = 85^{\circ}\text{C}$ |      | 0.78 | 0.90 | Ω     |
|                     | Off-state leakage current         |                                                                                                     | -20  |      | 20   | μA    |
|                     | · · ·                             | I                                                                                                   |      |      |      | •     |
| PWM                 | Internal PWM frequency            |                                                                                                     |      | 50   |      | kHz   |
| BLANK               | Current sense blanking time       |                                                                                                     |      | 3.75 |      | μs    |
| R                   | Rise time                         | V <sub>M</sub> = 24 V                                                                               | 100  |      | 360  | ns    |
| lic                 | Fall time                         | $V_{M} = 24 V$                                                                                      | 80   |      | 250  | ns    |
| DEAD                | Dead time                         |                                                                                                     |      | 400  |      | ns    |
| DEG                 | Input deglitch time               |                                                                                                     | 1.3  |      | 2.9  | μs    |
|                     |                                   |                                                                                                     | -    |      | -    | 1     |
| OCP                 | Overcurrent protection trip level |                                                                                                     | 1.8  |      | 5    | А     |
|                     | Thermal shutdown temperature      | Die temperature                                                                                     | 150  | 160  | 180  | °C    |
|                     | CONTROL                           |                                                                                                     |      |      |      | •     |
| REF                 | xVREF input current               | xVREF = 3.3 V                                                                                       | -3   |      | 3    | μA    |
| REF                 |                                   | xVREF = 3.3 V, 100% current setting                                                                 | 635  | 660  | 685  | mV    |
|                     |                                   | xVREF = 3.3 V, 71% current setting                                                                  | 445  | 469  | 492  | mV    |
| 1-010               |                                   |                                                                                                     |      |      |      | 111 V |
| V <sub>TRIP</sub>   | xISENSE trip voltage              | xVREF = 3.3 V, 38% current setting                                                                  | 225  | 251  | 276  | mV    |



## 6.6 Typical Characteristics



TEXAS INSTRUMENTS

## 7 Detailed Description

### 7.1 Overview

The DRV8812 is an integrated motor driver solution for a bipolar stepper motor or two brushed DC motors. The device integrates two NMOS H-bridges, current sense, regulation circuitry, and detailed fault detection. The DRV8813 can be powered with a supply voltage between 8.2 V and 45 V and is capable of providing an output current up to 1.6 A full-scale.

A PHASE/ENBL interface allows for simple interfacing to the controller circuit. The winding current control allows the external controller to adjust the regulated current that is provided to the motor. The current regulation is highly configurable, with three decay modes of operation. Fast, slow, and mixed decay can be selected depending on the application requirements.

A low-power sleep mode is included which allows the system to save power when not driving the motor.

## 7.2 Functional Block Diagram





#### 7.3 Feature Description

### 7.3.1 PWM Motor Drivers

The DRV8812 contains two H-bridge motor drivers with current-control PWM circuitry. A block diagram of the motor control circuitry is shown in Figure 5. A bipolar stepper motor is shown, but the drivers can also drive two separate DC motors.



Figure 5. Motor Control Circuitry

Note that there are multiple VM motor power supply pins. All VM pins must be connected together to the motor supply voltage.

(1)

### 7.4 Device Functional Modes

### 7.4.1 Bridge Control

The xPHASE input pins control the direction of current flow through each H-bridge. The xENBL input pins enable the H-bridge outputs when active high. Table 1 shows the logic.

| xENBL | xPHASE | xOUT1 | xOUT2 |
|-------|--------|-------|-------|
| 0     | Х      | Z     | Z     |
| 1     | 1      | Н     | L     |
| 1     | 0      | L     | Н     |

### Table 1. H-Bridge Logic

### 7.4.2 Current Regulation

The current through the motor windings is regulated by a fixed-frequency PWM current regulation, or current chopping. When an H-bridge is enabled, current rises through the winding at a rate dependent on the DC voltage and inductance of the winding. Once the current hits the current chopping threshold, the bridge disables the current until the beginning of the next PWM cycle.

For stepping motors, current regulation is normally used at all times, and can changing the current can be used to microstep the motor. For DC motors, current regulation is used to limit the start-up and stall current of the motor.

The PWM chopping current is set by a comparator which compares the voltage across a current sense resistor connected to the xISEN pins, multiplied by a factor of 5, with a reference voltage. The reference voltage is input from the xVREF pins, and is scaled by a 2-bit DAC that allows current settings of 100%, 71%, 38% of full-scale, plus zero.

The full-scale (100%) chopping current is calculated in Equation 1.

$$I_{CHOP} = \frac{V_{REFX}}{5 \times R_{ISENSE}}$$

Example:

If a 0.5- $\Omega$  sense resistor is used and the VREFx pin is 3.3 V, the full-scale (100%) chopping current will be 3.3 V / (5 x 0.5  $\Omega$ ) = 1.32 A.

Two input pins per H-bridge (xI1 and xI0) are used to scale the current in each bridge as a percentage of the fullscale current set by the VREF input pin and sense resistance. The function of the pins is shown in

#### Table 2.

| Table 2. II-Druge Fill Fullchons |     |                                                     |  |  |
|----------------------------------|-----|-----------------------------------------------------|--|--|
| xl1                              | x10 | RELATIVE CURRENT<br>(% FULL-SCALE CHOPPING CURRENT) |  |  |
| 1                                | 1   | 0% (Bridge disabled)                                |  |  |
| 1                                | 0   | 38%                                                 |  |  |
| 0                                | 1   | 71%                                                 |  |  |
| 0                                | 0   | 100%                                                |  |  |

#### Table 2. H-Bridge Pin Functions

Note that when both xI bits are 1, the H-bridge is disabled and no current flows.

Example:

If a 0.5- $\Omega$  sense resistor is used and the VREF pin is 3.3 V, the chopping current will be 1.32 A at the 100% setting (xI1, xI0 = 00). At the 71% setting (xI1, xI0 = 01) the current will be 1.32 A x 0.71 = 0.937 A, and at the 38% setting (xI1, xI0 = 10) the current will be 1.32 A x 0.38 = 0.502 A. If (xI1, xI0 = 11) the bridge will be disabled and no current will flow.



### 7.4.3 Decay Mode

During PWM current chopping, the H-bridge is enabled to drive current through the motor winding until the PWM current chopping threshold is reached. This is shown in Figure 6 as case 1. The current flow direction shown indicates the state when the xENBL pin is high.

Once the chopping current threshold is reached, the H-bridge can operate in two different states, fast decay or slow decay.

In fast decay mode, once the PWM chopping current level has been reached, the H-bridge reverses state to allow winding current to flow in a reverse direction. As the winding current approaches zero, the bridge is disabled to prevent any reverse current flow. Fast decay mode is shown in Figure 6 as case 2.

In slow decay mode, winding current is re-circulated by enabling both of the low-side FETs in the bridge. This is shown in Figure 6 as case 3.



Figure 6. Decay Mode

The DRV8812 supports fast decay, slow decay and a mixed decay mode. Slow, fast, or mixed decay mode is selected by the state of the DECAY pin - logic low selects slow decay, open selects mixed decay operation, and logic high sets fast decay mode. Note that the DECAY pin sets the decay mode for both H-bridges.

Mixed decay mode begins as fast decay, but at a fixed period of time (75% of the PWM cycle) switches to slow decay mode for the remainder of the fixed PWM period.

#### 7.4.4 Blanking Time

After the current is enabled in an H-bridge, the voltage on the xISEN pin is ignored for a fixed period of time before enabling the current sense circuitry. This blanking time is fixed at  $3.75 \ \mu$ s. Note that the blanking time also sets the minimum on time of the PWM.

## 7.4.5 nRESET and nSLEEP Operation

The nRESET pin, when driven active low, resets the internal logic. It also disables the H-bridge drivers. All inputs are ignored while nRESET is active.

Copyright © 2009–2015, Texas Instruments Incorporated

DRV8812 SLVS997G – OCTOBER 2009–REVISED OCTOBER 2015



Driving nSLEEP low will put the device into a low power sleep state. In this state, the H-bridges are disabled, the gate drive charge pump is stopped, the V3P3OUT regulator is disabled, and all internal clocks are stopped. In this state all inputs are ignored until nSLEEP returns inactive high. When returning from sleep mode, some time (approximately 1 ms) needs to pass before the motor driver becomes fully operational.

### 7.4.6 Protection Circuits

The DRV8812 is fully protected against undervoltage, overcurrent and overtemperature events.

### 7.4.6.1 Overcurrent Protection (OCP)

An analog current limit circuit on each FET limits the current through the FET by removing the gate drive. If this analog current limit persists for longer than the OCP time, all FETs in the H-bridge will be disabled and the nFAULT pin will be driven low. The device will remain disabled until either nRESET pin is applied, or VM is removed and re-applied.

Overcurrent conditions on both high and low side devices; i.e., a short to ground, supply, or across the motor winding will all result in an overcurrent shutdown. Note that overcurrent protection does not use the current sense circuitry used for PWM current control, and is independent of the I<sub>SENSE</sub> resistor value or VREF voltage.

#### 7.4.6.2 Thermal Shutdown (TSD)

If the die temperature exceeds safe limits, all FETs in the H-bridge will be disabled and the nFAULT pin will be driven low. Once the die temperature has fallen to a safe level operation will automatically resume.

#### 7.4.6.3 Undervoltage Lockout (UVLO)

If at any time the voltage on the VM pins falls below the undervoltage lockout threshold voltage, all circuitry in the device will be disabled and internal logic will be reset. Operation will resume when  $V_M$  rises above the UVLO threshold.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The DRV8812 can be used to control a bipolar stepper motor. The PHASE/ENBL interface controls the outputs and current control can be implemented with the internal current regulation circuitry. Detailed fault reporting is provided with the internal protection circuits and nFAULT pin.

## 8.2 Typical Application



Figure 7. Typical Application Schematic

13

Texas Instruments

www.ti.com

## **Typical Application (continued)**

### 8.2.1 Design Requirements

| PARAMETER                    | REFERENCE          | VALUE  |  |
|------------------------------|--------------------|--------|--|
| Supply voltage               | VM                 | 24 V   |  |
| Motor winding resistance     | RL                 | 3.9 Ω  |  |
| Motor winding<br>inductance  | ١L                 | 2.9 mH |  |
| Sense resistor value         | R <sub>SENSE</sub> | 400 mΩ |  |
| Target full-scale<br>current | I <sub>FS</sub>    | 1.25 A |  |

### Table 3. Design Parameters

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Current Regulation

In a stepper motor, the set full-scale current ( $I_{FS}$ ) is the maximum current driven through either winding. This quantity depends on the xVREF analog voltage and the sense resistor value ( $R_{SENSE}$ ). During stepping,  $I_{FS}$  defines the current chopping threshold ( $I_{TRIP}$ ) for the maximum current step. The gain of DRV8812 is set for 5 V/V.

$$I_{FS}(A) = \frac{xVREF(V)}{A_v \times R_{SENSE}(\Omega)} = \frac{xVREF(V)}{5 \times R_{SENSE}(\Omega)}$$
(2)

To achieve  $I_{FS}$  = 1.25 A with  $R_{SENSE}$  of 0.2  $\Omega$ , xVREF should be 1.25 V.

#### 8.2.2.2 Decay Modes

The DRV8812 supports three different decay modes: slow decay, fast decay, and mixed decay. The current through the motor windings is regulated using a fixed-frequency PWM scheme. This means that after any drive phase, when a motor winding current has hit the current chopping threshold ( $I_{TRIP}$ ), the DRV8812 will place the winding in one of the three decay modes until the PWM cycle has expired. Afterward, a new drive phase starts.

The blanking time,  $t_{BLANK}$ , defines the minimum drive time for the current chopping.  $I_{TRIP}$  is ignored during  $t_{BLANK}$ , so the winding current may overshoot the trip level.

#### 8.2.2.3 Sense Resistor

For optimal performance, it is important for the sense resistor to be:

- Surface-mount
- Low inductance
- Rated for high enough power
- Placed closely to the motor driver

The power dissipated by the sense resistor equals  $Irms^2 \times R$ . For example, if the rms motor current is 2-A and a 100-m  $\Omega$  sense resistor is used, the resistor will dissipate 2 A <sup>2</sup> × 0.1  $\Omega$  = 0.4 W. The power quickly increases with greater current levels.

Resistors typically have a rated power within some ambient temperature range, along with a de-rated power curve for high ambient temperatures. When a PCB is shared with other components generating heat, margin should be added. It is always best to measure the actual sense resistor temperature in a final system, along with the power MOSFETs, as those are often the hottest components.

Because power resistors are larger and more expensive than standard resistors, it is common practice to use multiple standard resistors in parallel, between the sense node and ground. This distributes the current and heat dissipation.



## 8.2.3 Application Curves





## 9 Power Supply Recommendations

The DRV8812 is designed to operate from an input voltage supply (VMx) range between 8.2 and 45 V. Two 0.1-µF ceramic capacitors rated for VMx must be placed as close as possible to the VMA and VMB pins respectively (one on each pin). In addition to the local decoupling caps, additional bulk capacitance is required and must be sized accordingly to the application requirements.

## 9.1 Bulk Capacitance

Bulk capacitance sizing is an important factor in motor drive system design. It is dependent on a variety of factors including:

- Type of power supply
- Acceptable supply voltage ripple
- Parasitic inductance in the power supply wiring
- Type of motor (brushed DC, brushless DC, stepper)
- Motor startup current
- Motor braking method

The inductance between the power supply and motor drive system will limit the rate current can change from the power supply. If the local bulk capacitance is too small, the system will respond to excessive current demands or dumps from the motor with a change in voltage. You should size the bulk capacitance to meet acceptable voltage ripple levels.

The data sheet generally provides a recommended value but system level testing is required to determine the appropriate sized bulk capacitor.



Figure 10. Setup of Motor Drive System With External Power Supply

## 9.2 Power Supply and Logic Sequencing

There is no specific sequence for powering-up the DRV8812. It is okay for digital input signals to be present before VMx is applied. After VMx is applied to the DRV8812, it begins operation based on the status of the control pins.



## 10 Layout

### **10.1 Layout Guidelines**

The VMA and VMB pins should be bypassed to GND using low-ESR ceramic bypass capacitors with a recommended value of  $0.1-\mu$ F rated for VMx. This capacitor should be placed as close to the VMA and VMB pins as possible with a thick trace or ground plane connection to the device GND pin.

The VMA and VMB pins must be bypassed to ground using an appropriate bulk capacitor. This component may be an electrolytic and should be located close to the DRV8812.

A low-ESR ceramic capacitor must be placed in between the CPL and CPH pins. TI recommends a value of 0.01-µF rated for VMx. Place this component as close to the pins as possible.

A low-ESR ceramic capacitor must be placed in between the VMA and VCP pins. TI recommends a value of 0.1- $\mu$ F rated for 16 V. Place this component as close to the pins as possible. Also, place a 1-M $\Omega$  resistor between VCP and VMA.

Bypass V3P3 to ground with a ceramic capacitor rated 6.3 V. Place this bypass capacitor as close to the pin as possible



## 10.2 Layout Example

Figure 11. DRV8812 Layout Example



### **10.3 Thermal Consideration**

#### **10.3.1** Thermal Protection

The DRV8812 has thermal shutdown (TSD) as described above. If the die temperature exceeds approximately 150°C, the device will be disabled until the temperature drops to a safe level.

Any tendency of the device to enter TSD is an indication of either excessive power dissipation, insufficient heatsinking, or too high an ambient temperature.

#### 10.3.2 Power Dissipation

Power dissipation in the DRV8812 is dominated by the power dissipated in the output FET resistance, or  $R_{DS(ON)}$ . Average power dissipation when running a stepper motor can be roughly estimated by Equation 3.

$$P_{TOT} = 4 \times R_{DS(ON)} \times \left(I_{OUT(RMS)}\right)^2$$

(3)

where  $P_{TOT}$  is the total power dissipation,  $R_{DS(ON)}$  is the resistance of each FET, and  $I_{OUT(RMS)}$  is the RMS output current being applied to each winding.  $I_{OUT(RMS)}$  is equal to the approximately 0.7x the full-scale output current setting. The factor of 4 comes from the fact that there are two motor windings, and at any instant two FETs are conducting winding current for each winding (one high-side and one low-side).

The maximum amount of power that can be dissipated in the device is dependent on ambient temperature and heatsinking.

Note that  $R_{DS(ON)}$  increases with temperature, so as the device heats, the power dissipation increases. This must be taken into consideration when sizing the heatsink.

#### 10.3.3 Heatsinking

The PowerPAD<sup>™</sup> package uses an exposed pad to remove heat from the device. For proper operation, this pad must be thermally connected to copper on the PCB to dissipate heat. On a multi-layer PCB with a ground plane, this can be accomplished by adding a number of vias to connect the thermal pad to the ground plane. On PCBs without internal planes, copper area can be added on either side of the PCB to dissipate heat. If the copper area is on the opposite side of the PCB from the device, thermal vias are used to transfer the heat between top and bottom layers.

For details about how to design the PCB, refer to TI application report SLMA002, "PowerPAD<sup>™</sup> Thermally Enhanced Package" and TI application brief SLMA004, "PowerPAD<sup>™</sup> Made Easy", available at www.ti.com.

In general, the more copper area that can be provided, the more power can be dissipated.



## **11** Device and Documentation Support

## 11.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## **11.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 11.3 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

### 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | Gly            | (2)          | (6)                           | (3)                 |              | (4/5)          |         |
| DRV8812PWP       | ACTIVE | HTSSOP       | PWP                | 28   | 50             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | DRV8812        | Samples |
| DRV8812PWPR      | ACTIVE | HTSSOP       | PWP                | 28   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | DRV8812        | Samples |
| DRV8812RHDR      | ACTIVE | VQFN         | RHD                | 28   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | DRV8812        | Samples |
| DRV8812RHDT      | ACTIVE | VQFN         | RHD                | 28   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | DRV8812        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

## TAPE AND REEL INFORMATION

STRUMENTS





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DRV8812PWPR                 | HTSSOP          | PWP                | 28 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| DRV8812RHDR                 | VQFN            | RHD                | 28 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| DRV8812RHDT                 | VQFN            | RHD                | 28 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |

Pack Materials-Page 1



## PACKAGE MATERIALS INFORMATION

20-Apr-2023



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV8812PWPR | HTSSOP       | PWP             | 28   | 2000 | 350.0       | 350.0      | 43.0        |
| DRV8812RHDR | VQFN         | RHD             | 28   | 3000 | 346.0       | 346.0      | 33.0        |
| DRV8812RHDT | VQFN         | RHD             | 28   | 250  | 210.0       | 185.0      | 35.0        |

Pack Materials-Page 2

## TEXAS INSTRUMENTS

www.ti.com

20-Apr-2023

## TUBE



## - B - Alignment groove width

\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| DRV8812PWP | PWP          | HTSSOP       | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |

Pack Materials-Page 3

## **RHD 28**

5 x 5 mm, 0.5 mm pitch

## **GENERIC PACKAGE VIEW**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4204400/G

## **RHD0028B**



## **PACKAGE OUTLINE**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **RHD0028B**

## **EXAMPLE BOARD LAYOUT**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

## **RHD0028B**

## **EXAMPLE STENCIL DESIGN**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **PWP 28**

## **GENERIC PACKAGE VIEW**

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

4.4 x 9.7, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





4224765/B

PWP (R-PDSO-G28)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



All linear dimensions are in millimeters. NOTES: Α.

- Β. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D.
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G28) PowerPAD<sup>™</sup> SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



A Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments





NOTES:

Α.

B. This drawing is subject to change without notice.

All linear dimensions are in millimeters.

- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated 单击下面可查看定价,库存,交付和生命周期等信息

>>TI(德州仪器)