

[Sample &](http://www.ti.com/product/OPA657?dcmp=dsproject&hqs=sandbuy&#samplebuy)  $\frac{1}{2}$  Buy





SBOS197F –DECEMBER 2001–REVISED AUGUST 2015

# **OPA657 1.6-GHz, Low-Noise, FET-Input Operational Amplifier**

**Technical** [Documents](http://www.ti.com/product/OPA657?dcmp=dsproject&hqs=td&#doctype2)

- <span id="page-0-1"></span>High Gain Bandwidth Product: 1.6 GHz
- 
- 
- 
- 
- Low-Input Offset Voltage: ±250 µV
- 
- 
- 
- 

- <span id="page-0-2"></span>
- 
- 
- 
- 
- <span id="page-0-3"></span>

## **1 Features 3 Description**

Tools & **[Software](http://www.ti.com/product/OPA657?dcmp=dsproject&hqs=sw&#desKit)** 

The OPA657 device combines a high-gain bandwidth, low-distortion, voltage-feedback operational amplifier Frigh Bandwidth 275 MHz (G = 10)<br>
with a low-voltage noise JFET-input stage to offer a<br>
very high dynamic range amplifier for high-precision very high dynamic range amplifier for high-precision Available in High Grade With Improved DC ADC (analog-to-digital converter) driving or wideband Specifications **Specifications** transimpedance applications. Photodiode applications see improved noise and bandwidth using this Operating Temperature Range: -40°C to 85°C decompensated, high-gain bandwidth amplifier.

Support & **[Community](http://www.ti.com/product/OPA657?dcmp=dsproject&hqs=support&#community)** 

22

Very low level signals can be significantly amplified in Low-Input Bias Current: 2 pA<br>a single OPA657 gain stage with exceptional<br>bandwidth and accuracy. Having a high 1.6-GHz gain bandwidth and accuracy. Having a high 1.6-GHz gain • High-Output Current: 70 mA bandwidth product gives greater than 10-MHz signal Fast Overdrive Recovery • Fast Overdrive Recovery • Fast Overdrive Recovery • Fast Overdrive Recovery low input bias current and capacitance supports this performance even for relatively high source **<sup>2</sup> Applications** impedances.

Wideband Photodiode Amplifier<br>
Broadband photodetector applications benefit from<br>
the low-voltage noise JFET inputs for the OPA657. the low-voltage noise JFET inputs for the OPA657. • ADC Input Amplifier The JFET input contributes virtually no current noise Test and Measurement Front End<br>is also required. The low 4.8 nV/√Hz input voltage<br>High Gain Precision Amplifier<br>is also required. The low 4.8 nV/√Hz input voltage noise provides exceptional input sensitivity for higher • Optical Time Domain Reflectometry (OTDR) bandwidth applications. The example shown below gives a total equivalent input noise current of 1.8 pA/√Hz over a 10-MHz bandwidth.

#### **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the orderable addendum at the end of the data sheet.

### **Amplifier Wideband Photodiode Transimpedance Amplifier**



# <span id="page-0-0"></span>**Frequency Response of 200-kΩ Transimpedance**



Downloaded From **[Oneyac.com](https://www.oneyac.com)** 

EXAS **STRUMENTS** 

# **Table of Contents**





# <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### **Changes from Revision E (December 2008) to Revision F Page**







# <span id="page-2-0"></span>**5 Related Operational Amplifier Products**



# <span id="page-2-1"></span>**6 Pin Configuration and Functions**







Pin Orientation/Package Marking

# **Pin Functions**



# <span id="page-3-0"></span>**7 Specifications**

## <span id="page-3-1"></span>**7.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

<span id="page-3-6"></span><span id="page-3-5"></span>

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### <span id="page-3-2"></span>**7.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## <span id="page-3-3"></span>**7.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



### <span id="page-3-4"></span>**7.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953.](http://www.ti.com/lit/pdf/spra953)



# <span id="page-4-0"></span>**7.5 Electrical Characteristics:**  $V_s = \pm 5$  **V**

At  $R_F$  = +453  $\Omega$ ,  $R_L$  = +100  $\Omega$ , and G = +10 V/V, unless otherwise noted. See [Figure](#page-13-2) 29 for AC performance.



(1) Test Levels: (A) 100% tested at +25°C. Over-temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.

(2) Current is considered positive out-of-node.  $V_{CM}$  is the input common-mode voltage.<br>(3) Junction temperature = ambient at low temperature limit: junction temperature = am

Junction temperature = ambient at low temperature limit: junction temperature = ambient +20°C at high temperature limit for over temperature specifications.

(4) Tested < 3dB below minimum specified CMRR at ±CMIR limits.

Copyright © 2001–2015, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SBOS197F&partnum=OPA657) Feedback* 5

Downloaded From [Oneyac.com](https://www.oneyac.com)



<span id="page-5-0"></span>



# <span id="page-6-0"></span>7.6 **Electrical Characteristics: V<sub>s</sub> - ±5 V, High-Grade DC Specifications**

At R<sub>F</sub> = 453 Ω, R<sub>L</sub> = 100 Ω, and G = +10 V/V, unless otherwise noted. <sup>(1)</sup>



(1) All other specifications are the same as the standard-grade.

(2) Test Levels: (A) 100% tested at  $+25^{\circ}$ C. Over temperature limits by characterization and simulation.<br>(3) Junction temperature = ambient for  $+25^{\circ}$ C specifications.

(3) Junction temperature = ambient for  $+25^{\circ}$ C specifications.<br>(4) Junction temperature = ambient at low temperature limit:

Junction temperature = ambient at low temperature limit: junction temperature = ambient +20 $^{\circ}$ C at high temperature limit for over temperature specifications.

# **7.7 Typical Characteristics:**  $V_s = \pm 5$  **V**

<span id="page-7-0"></span>





<span id="page-9-0"></span>









## <span id="page-12-2"></span>**8 Detailed Description**

### <span id="page-12-3"></span>**8.1 Overview**

The OPA657 is high gain-bandwidth, voltage feedback operational amplifier featuring a low noise JFET input stage. The OPA657 has been decompensated to allow for optimized Bandwidth to Quiescent current performance and better optimize its voltage noise performance. The OPA657 finds wide use in optical front-end applications and in test and measurement systems that require high input impedance. It is built using a very high speed complementary bipolar process.

### <span id="page-12-0"></span>**8.2 Feature Description**

#### **8.2.1 Input and ESD Protection**

The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the *Absolute [Maximum](#page-3-1) Ratings* table. All device pins are protected with internal ESD protection diodes to the power supplies, as shown in [Figure](#page-12-4) 28.

These diodes provide moderate protection to input overdrive voltages above the supplies as well. The protection diodes can typically support 30-mA continuous current. Where higher currents are possible (that is, in systems with ±12-V supply parts driving into the OPA657), current limiting series resistors should be added into the two inputs. Keep these resistor values as low as possible because high values degrade both noise performance and frequency response.



**Figure 28. Internal ESD Protection**

### <span id="page-12-4"></span><span id="page-12-1"></span>**8.3 Device Functional Modes**

### **8.3.1 Split-Supply Operation (±4-V to ±6-V)**

To facilitate testing with common lab equipment, the OPA657 may be configured to allow for split-supply operation. This configuration eases lab testing because the mid-point between the power rails is ground, and most signal generators, network analyzers, oscilloscopes, spectrum analyzers and other lab equipment reference their inputs and outputs to ground. [Figure](#page-13-2) 29 and [Figure](#page-14-0) 30 show the OPA657 configured in a simple noninverting and inverting configuration respectively with ±5-V supplies. The input and output will swing symmetrically around ground. Due to its ease of use, split-supply operation is preferred in systems where signals swing around ground, but it requires generation of two supply rails.

### **8.3.2 Single-Supply Operation (8-V to 12-V)**

Many newer systems use single power supply to improve efficiency and reduce the cost of the extra power supply. The OPA657 is designed for use with split-supply configuration; however, it can be used with a singlesupply with no change in performance, as long as the input and output are biased within the linear operation of the device. To change the circuit from split supply to single supply, level shift all the voltages by 1/2 the difference between the power supply rails. An additional advantage of configuring an amplifier for single-supply operation is that the effects of -PSRR will be minimized because the low supply rail has been grounded.

**FXAS NSTRUMENTS** 

## <span id="page-13-0"></span>**9 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-13-1"></span>**9.1 Application Information**

#### **9.1.1 Wideband, Noninverting Operation**

The OPA657 provides a unique combination of low-input voltage noise, very high-gain bandwidth, and the DC precision of a trimmed JFET-input stage to give an exceptional high input impedance, high-gain stage amplifier. Its very high gain bandwidth product (GBP) can be used to either deliver high-signal bandwidths at high gains, or to extend the achievable bandwidth or gain in photodiode-transimpedance applications. To achieve the full performance of the OPA657, careful attention to printed circuit board (PCB) layout and component selection is required as discussed in the following sections of this data sheet.

[Figure](#page-13-2) 29 shows the noninverting gain of +10-V/V circuit used as the basis for most of the *[Typical](#page-7-0) [Characteristics:](#page-7-0)*  $V_s = \pm 5$  V. Most of the curves are characterized using signal sources with 50-Ω driving impedance, and with measurement equipment presenting a 50-Ω load impedance. In [Figure](#page-13-2) 29, the 50-Ω shunt resistor at the V<sub>I</sub> terminal matches the source impedance of the test generator, while the 50-Ω series resistor at the  $V<sub>O</sub>$  terminal provides a matching resistor for the measurement equipment load. Generally, data sheet voltage swing specifications are at the output pin ( $V<sub>O</sub>$  in [Figure](#page-13-2) 29) while output power specifications are at the matched 50-Ω load. The total 100-Ω load at the output combined with the 500-Ω total feedback network load presents the OPA657 with an effective output load of 83 Ω for the circuit of [Figure](#page-13-2) 29.



## **Figure 29. Noninverting G = +10 V/V Specifications and Test Circuit**

<span id="page-13-2"></span>Voltage-feedback operational amplifiers, unlike current-feedback amplifiers, can use a wide range of resistor values to set the gain. To retain a controlled frequency response for the noninverting voltage amplifier of [Figure](#page-13-2) 29, the parallel combination of R<sub>F</sub> || R<sub>G</sub> should always be less than 150 Ω. In the noninverting configuration, the parallel combination of  $R_F \parallel R_G$  forms a pole with the parasitic input capacitance at the inverting node of the OPA657 (including layout parasitics). For best performance, this pole should be at a frequency greater than the closed-loop bandwidth for the OPA657. For lower noninverting gains than the minimum recommended gain of +7 for the OPA657, consider the unity-gain stable JFET input OPA656 or high slew rate, low gain stable OPA659.



#### **9.1.2 Wideband, Inverting Gain Operation**

There can be significant benefits to operating the OPA657 as an inverting amplifier. This is particularly true when a matched input impedance is required. [Figure](#page-14-0) 30 shows the inverting gain circuit used as a starting point for the Typical Characteristics showing inverting-mode performance.

Driving this circuit from a 50-Ω source, and constraining the gain resistor (R<sub>G</sub>) to equal 50 Ω gives both a signal bandwidth and noise advantage.  $R_G$  in this case is acting as both the input termination resistor and the gain setting resistor for the circuit. Although the signal gain for the circuit of [Figure](#page-14-0) 30 is double that for [Figure](#page-13-2) 29, the noise gains are equal when the 50-Ω source resistor is included. This has the interesting effect of doubling the equivalent GBP for the amplifier. This can be seen in comparing the  $G = +10$  V/V and  $G = -20$  V/V small-signal frequency response curves. Both show about 250-MHz bandwidth, but the inverting configuration of [Figure](#page-14-0) 30 is giving 6-dB higher signal gain. If the signal source is actually the low-impedance output of another amplifier,  $R_G$ should be increased to the minimum value allowed at the output of that amplifier and  $R_F$  adjusted to get the desired gain. It is critical for stable operation of the OPA657 that this driving amplifier show a very low output impedance through frequencies exceeding the expected closed-loop bandwidth for the OPA657.



**Figure 30. Inverting G = –20 V/V Specifications and Test Circuit**

<span id="page-14-0"></span>[Figure](#page-14-0) 30 also shows the noninverting input tied directly to ground. Often, a bias current canceling resistor to ground is included here to null out the DC errors caused by the input bias currents. This is only useful when the input bias currents are matched. For a JFET part like the OPA657, the input bias currents do not match but are so low to begin with (< 5 pA) that DC errors as a result of input bias currents are negligible. Hence, no resistor is recommended at the noninverting input for the inverting signal gain condition.

#### **9.1.3 Low-Gain Compensation**

Where a low gain is desired, and inverting operation is acceptable, a new external compensation technique may be used to retain the full slew rate and noise benefits of the OPA657 while maintaining the increased loop gain and the associated improvement in distortion offered by the decompensated architecture. This technique shapes the loop gain for good stability while giving an easily-controlled second-order low-pass frequency response. Considering only the noise gain for the circuit of [Figure](#page-15-0) 31, the low-frequency noise gain,  $(NG_1)$  is set by the resistor ratios while the high frequency noise gain (NG<sub>2</sub>) is set by the capacitor ratios. The capacitor values set both the transition frequencies and the high-frequency noise gain. If this noise gain, determined by  $NG_2 = 1 +$  $C_S/C_F$ , is set to a value greater than the recommended minimum stable gain for the operational amplifier and the noise gain pole, set by  $1/R<sub>F</sub>C<sub>F</sub>$ , is placed correctly, a very well controlled second-order low-pass frequency response results.



**Figure 31. Broadband Low-Gain Inverting External Compensation**

<span id="page-15-0"></span>To choose the values for both  $C_S$  and  $C_F$ , two parameters and only three equations must be solved. The first parameter is the target high-frequency noise gain NG<sub>2</sub>, which should be greater than the minimum stable gain for the OPA657. Here, a target  $NG<sub>2</sub>$  of 10.5 V/V is used. The second parameter is the desired low-frequency signal gain, which also sets the low-frequency noise gain NG<sub>1</sub>. To simplify this discussion, target a maximally-flat second-order low-pass Butterworth frequency response ( $Q = 0.707$ ). The signal gain of  $-2$  V/V shown in [Figure](#page-15-0) 31 sets the low-frequency noise gain to  $NG_1 = 1 + R_F/R_G (= 3$  in this example). Then, using only these two gains and the GBP for the OPA657 (1600 MHz), the key frequency in the compensation can be determined as:

$$
Z_0 = \frac{GBP}{NG_1^2} \left[ \left( 1 - \frac{NG_1}{NG_2} \right) - \sqrt{1 - 2 \frac{NG_1}{NG_2}} \right]
$$
\n(1)

Physically, this Z<sub>O</sub> (10.6 MHz for the values shown above) is set by 1/(2π  $\times$  R<sub>F</sub>(C<sub>F</sub> + C<sub>S</sub>)) and is the frequency at which the rising portion of the noise gain would intersect unity gain if projected back to 0-dB gain. The actual zero in the noise gain occurs at NG<sub>1</sub> × Z<sub>O</sub> and the pole in the noise gain occurs at NG<sub>2</sub> × Z<sub>O</sub>. Because GBP is expressed in Hz, multiply  $Z_0$  by  $2\pi$  and use this to get  $C_F$  by solving:

$$
C_F = \frac{1}{2\pi \times R_F Z_0 N G_2} \qquad \qquad (= 2.86pF)
$$

Finally, because C<sub>S</sub> and C<sub>F</sub> set the high-frequency noise gain, determine C<sub>S</sub> by using [NG<sub>2</sub> = 10.5]:

$$
C_{\rm S} = (NG_2 - 1)C_{\rm F} \qquad (= 27.2pF)
$$
 (3)

The resulting closed-loop bandwidth is approximately equal to:

$$
C_{\rm S} = (NG_{\rm 2} - 1)C_{\rm F} \qquad (= 27.2pF)
$$
\nresulting closed-loop bandwidth is approximately equal to:

\n
$$
f_{\rm 3dB} \cong \sqrt{Z_{\rm O} \text{ GBP}} \qquad (= 130 \text{ MHz})
$$
\n(4)

For the values shown in [Figure](#page-15-0) 31, the f<sub>-3 dB</sub> is approximately 130 MHz. This is less than that predicted by simply dividing the GBP product by  $NG_1$ . The compensation network controls the bandwidth to a lower value while providing the full slew rate at the output and an exceptional distortion performance due to increased loop gain at frequencies below NG<sub>1</sub> x Z<sub>O</sub>. The capacitor values shown in [Figure](#page-15-0) 31 are calculated for NG<sub>1</sub> = 3 and NG<sub>2</sub> = 10.5 with no adjustment for parasitics.

[Figure](#page-16-0) 32 shows the gain of –2 V/V (6 dB) measured frequency response for the circuit of [Figure](#page-15-0) 31. The amplifier displays exceptional gain flatness through 70 MHz and a –3-dB bandwidth of 170 MHz.





**Figure 32. G = –2 Frequency Response With External Compensation**

<span id="page-16-0"></span>The real benefit to this compensation is to allow a high slew rate, exceptional DC precision operational amplifier to provide a low overshoot, fast settling pulse response. For a 1-V output step, the 700-V/μs slew rate of the OPA657 allows a rise time limited edge rate (2ns for a 170-MHz bandwidth). While unity-gain stable operational amplifiers may offer comparable bandwidths, the lower slew rates extend the settling time for larger steps. For instance, the OPA656 can also provide a 150-MHz gain of –2-V/V bandwidth implying a 2.3-ns transition time. However, the lower slew rate of this unity-gain stable amplifier (290 V/μs) limits a 1-V step transition to 3.5 ns and delays the settling time as the slewing transition is recovered. The combination of higher slew rate and exceptional DC precision for the OPA657 can yield one of the fastest, most precise, pulse amplifiers using the circuit of [Figure](#page-15-0) 31.

An added benefit to the compensation of [Figure](#page-15-0) 31 is to increase the loop gain above that achievable at comparable gains by internally-compensated amplifiers. The circuit of [Figure](#page-15-0) 31 has lower harmonic distortion through 10 MHz than the OPA656 operated at a gain of –2 V/V.

#### **9.1.4 Operating Suggestions**

#### *9.1.4.1 Setting Resistor Values to Minimize Noise*

The OPA657 provides a very low input noise voltage while requiring a low 14 mA of quiescent current. To take full advantage of this low input noise, careful attention to the other possible noise contributors is required. [Figure](#page-16-1) 33 shows the operational amplifier noise analysis model with all the noise terms included. In this model, all the noise terms are taken to be noise voltage or current density terms in either nV/√Hz or pA/√Hz.



<span id="page-16-1"></span>**Figure 33. Operational Amplifier Noise Analysis Model**

The total output spot noise voltage can be computed as the square root of the squared contributing terms to the output noise voltage. This computation is adding all the contributing noise powers at the output by superposition, then taking the square root to get back to a spot noise voltage. [Equation](#page-17-0) 5 shows the general form for this output noise voltage using the terms shown in [Figure](#page-12-4) 28:

$$
E_{\rm O} = \sqrt{\left(E_{\rm NI}^2 + (I_{\rm BN} R_{\rm S})^2 + 4kTR_{\rm S}\right)NG^2 + (I_{\rm BI} R_{\rm F})^2 + 4kTR_{\rm F}NG}
$$
\n(5)

<span id="page-17-1"></span><span id="page-17-0"></span>Dividing this expression by the noise gain (G<sub>N</sub> = 1 + R<sub>F</sub>/R<sub>G</sub>) gives the equivalent input referred spot noise voltage at the noninverting input, as shown in [Equation](#page-17-1) 6:

$$
E_{\rm O} = \sqrt{\left[E_{\rm Ni}^2 + (I_{\rm BN}R_{\rm S})^2 + 4kTR_{\rm S}\right]NG^2 + (I_{\rm Bi}R_{\rm F})^2 + 4kT}
$$
\ning this expression by the noise gain (G<sub>N</sub> = 1 + R<sub>F</sub>/R<sub>G</sub>)

\nnoninverting input, as shown in Equation 6:

\n
$$
E_{\rm N} = \sqrt{E_{\rm Ni}^2 + (I_{\rm EN}R_{\rm S})^2 + 4kTR_{\rm S} + \left(\frac{I_{\rm Bi}R_{\rm F}}{NG}\right)^2 + \frac{4kTR_{\rm F}}{NG}}
$$

Putting high resistor values into [Equation](#page-17-1) 6 can quickly dominate the total equivalent input referred noise. A source impedance on the noninverting input of 1.6 kΩ adds a Johnson voltage noise term equal to just that for the amplifier itself (5 nV/ $\sqrt{Hz}$ ). While the JFET input of the OPA657 is ideal for high source impedance applications, both the overall bandwidth and noise may be limited by these higher source impedances in the noninverting configuration of [Figure](#page-13-2) 29.

#### *9.1.4.2 Frequency Response Control*

Voltage-feedback operational amplifiers exhibit decreasing closed-loop bandwidth as the signal gain is increased. In theory, this relationship is described by the gain bandwidth product (GBP) shown in the *[Electrical](#page-4-0) [Characteristics:](#page-4-0)*  $V_s = \pm 5$  *V*. Ideally, dividing GBP by the noninverting signal gain (also called the noise gain, or NG) predicts the closed-loop bandwidth. In practice, this only holds true when the phase margin approaches 90°, as it does in high-gain configurations. At low gains (increased feedback factors), most high-speed amplifiers exhibit a more complex response with lower phase margin. The OPA657 is compensated to give a maximally-flat, second-order, Butterworth, closed-loop response at a noninverting gain of +10 V/V (see [Figure](#page-13-2) 29). This results in a typical gain of +10-V/V bandwidth of 275 MHz, far exceeding that predicted by dividing the 1600-MHz GBP by 10. Increasing the gain causes the phase margin to approach 90° and the bandwidth to more closely approach the predicted value of (GBP/NG). At a gain of +50 V/V the OPA657 shows the 32-MHz bandwidth predicted using the simple formula and the typical GBP of 1600 MHz. Inverting operation offers some interesting opportunities to increase the available gain-bandwidth product. When the source impedance is matched by the gain resistor (see [Figure](#page-14-0) 30), the signal gain is  $-(R_F/R<sub>G</sub>)$  while the noise gain for bandwidth purposes is (1 +  $\overline{R}_F/R_G$ ). This cuts the noise gain in half, increasing the minimum stable gain for inverting operation under these conditions to –12 V/V and the equivalent gain bandwidth product to 3.2 GHz.

#### *9.1.4.3 Driving Capacitive Loads*

One of the most demanding and yet very common load conditions for an operational amplifier is capacitive loading. Often, the capacitive load is the input of an ADC—including additional external capacitance which may be recommended to improve A/D linearity. A high-speed, high open-loop gain amplifier such as the OPA657 can be very susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed directly on the output pin. When the amplifier open-loop output resistance is considered, this capacitive load introduces an additional pole in the signal path that can decrease the phase margin. Several external solutions to this problem have been suggested. When the primary considerations are frequency response flatness, pulse response fidelity, and/or distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series isolation resistor between the amplifier output and the capacitive load. This does not eliminate the pole from the loop response, but rather shifts it and adds a zero at a higher frequency. The additional zero acts to cancel the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability.

Texas



The Typical Characteristics illustrate the Recommended  $R<sub>S</sub>$  vs Capacitive Load ([Figure](#page-9-0) 17) and the resulting frequency response at the load. In this case, a design target of a maximally-flat frequency response is used. Lower values of  $R<sub>S</sub>$  may be used if some peaking can be tolerated. Also, operating at higher gains (than the +10 V/V used in the Typical Characteristics) require lower values of  $R<sub>S</sub>$  for a minimally-peaked frequency response. Parasitic capacitive loads greater than 2 pF can begin to degrade the performance of the OPA657. Long PC board traces, unmatched cables, and connections to multiple devices can easily cause this value to be exceeded. Always consider this effect carefully, and add the recommended series resistor as close as possible to the OPA657 output pin (see the *Layout [Guidelines](#page-23-2)* section).

#### *9.1.4.4 Distortion Performance*

The OPA657 is capable of delivering a low-distortion signal at high frequencies over a wide range of gains. The distortion plots in the *Typical [Characteristics:](#page-7-0)*  $V_s = \pm 5$  *V* show the typical distortion under a wide variety of conditions.

Generally, until the fundamental signal reaches very high frequencies or powers, the second-harmonic dominates the distortion with a negligible third-harmonic component. Focusing then on the second-harmonic, increasing the load impedance improves distortion directly. Remember that the total load includes the feedback network—in the noninverting configuration this is sum of  $R_F + R_G$ , while in the inverting configuration this is just  $R_F$  (see [Figure](#page-13-2) 29). Increasing output voltage swing increases harmonic distortion directly. A 6-dB increase in output swing generally increases the second-harmonic 12 dB and the third-harmonic 18 dB. Increasing the signal gain also increases the second-harmonic distortion. Again, a 6-dB increase in gain increases the second- and thirdharmonic by approximately 6 dB, even with a constant output power and frequency. And finally, the distortion increases as the fundamental frequency increases due to the roll-off in the loop gain with frequency. Conversely, the distortion improves going to lower frequencies down to the dominant open-loop pole at approximately 100 kHz. Starting from the –70-dBc second-harmonic for a 5-MHz, 2 V<sub>PP</sub> fundamental into a 200-Ω load at G = +10 V/V (from the *Typical [Characteristics:](#page-7-0)*  $V_s = \pm 5$  V), the second-harmonic distortion for frequencies lower than 100 kHz is approximately less than –90 dBc.

The OPA657 has an extremely low third-order harmonic distortion. This also shows up in the two-tone, thirdorder, intermodulation spurious (IM3) response curves. The third-order spurious levels are extremely low (< –80 dBc) at low output power levels. The output stage continues to hold them low even as the fundamental power reaches higher levels. As shown in *Typical [Characteristics:](#page-7-0)*  $V_s = \pm 5$  V, the spurious intermodulation powers do not increase as predicted by a traditional intercept model. As the fundamental power level increases, the dynamic range does not decrease significantly. For two tones centered at 10 MHz, with 4 dBm/tone into a matched 50-Ω load (that is, 1 V<sub>PP</sub> for each tone at the load, which requires 4 V<sub>PP</sub> for the overall two-tone envelope at the output pin), the *Typical [Characteristics:](#page-7-0)*  $V_s = \pm 5$  V show a 82-dBc difference between the test tone and the third-order intermodulation spurious levels. This exceptional performance improves further when operating at lower frequencies and/or higher load impedances.

#### *9.1.4.5 DC Accuracy and Offset Control*

The OPA657 can provide excellent DC accuracy due to its high open-loop gain, high common-mode rejection, high power-supply rejection, and its trimmed input offset voltage (and drift) along with the negligible errors introduced by the low input bias current. For the best DC precision, a high-grade version (OPA657UB or OPA657NB) screens the key DC parameters to an even tighter limit. Both standard- and high-grade versions take advantage of a new final test technique to 100% test input offset voltage drift over temperature. This discussion uses the high-grade typical and min/max *Electrical [Characteristics:](#page-4-0) V<sup>S</sup> = ±5 V* for illustration; however, an identical analysis applies to the standard-grade version.

The total output DC offset voltage in any configuration and temperature is the combination of a number of possible error terms. In a JFET part such as the OPA657, the input bias current terms are typically quite low but are unmatched. Using bias-current cancellation techniques, more typical in bipolar input amplifiers, does not improve output DC offset errors. Errors due to the input bias current only become dominant at elevated temperatures. The OPA657 shows the typical 2× increase in every 10°C common to JFET-input stage amplifiers. Using the 5-pA maximum tested value at +25°C, and a +20°C internal self heating (see thermal analysis), the maximum input bias current at +85°C ambient is 5 pA  $\times$  2<sup>(105 – 25)/10</sup> = 1280 pA. For noninverting configurations,



this term only begins to be a significant term versus the input offset voltage for source impedances greater than 750 kΩ. This would also be the feedback resistor value for transimpedance applications (see [Figure](#page-20-1) 34) where the output DC error due to inverting input bias current is on the order of that contributed by the input offset voltage. In general, except for these extremely high-impedance values, the output DC errors due to the input bias current may be neglected.

After the input offset voltage itself, the most significant term contributing to output offset voltage is the PSRR for the negative supply. This term is modeled as an input offset voltage shift due to changes in the negative powersupply voltage (and similarly for the +PSRR). The high-grade test limit for –PSRR is 68 dB. This translates into 0.4-mV/V input offset voltage shift =  $10^{(-68/20)}$ . This low sensitivity to the negative supply voltage requires a 1.5-V change in the negative supply to match the ±0.6mV input offset voltage error. The +PSRR is tested to a minimum value of 78 dB. This translates into  $10^{(-78/20)} = 0.125$  mV/V sensitivity for the input offset voltage to positive power-supply changes.

As an example, compute the worst-case output DC error for the transimpedance circuit of [Figure](#page-20-1) 34 at 25°C and then the shift over the 0°C to 70°C range given the following assumptions.

Negative Power Supply

 $= -5$  V  $\pm 0.2$  V with a  $\pm 5$  mV/°C worst-case shift

Positive Power Supply

 $= +5$  V  $\pm 0.2$  V with a  $\pm 5$  mV/°C worst-case shift

Initial 25°C Output DC Error Band

 $= \pm 0.6$  mV (OPA657 high-grade input offset voltage limit)  $\pm 0.08$  mV (due to the –PSRR = 0.4 mV/V  $\times \pm 0.2$  V)  $\pm 0.04$  mV (due to the +PSRR = 0.2 mV/V  $\times \pm 0.2$  V)

Total =  $\pm 0.72$ mV

This would be the worst-case error band in volume production at 25°C acceptance testing given the conditions stated. Over the temperature range (0°C to 70°C), expect the following worst-case shifting from initial value. A 20°C internal junction self-heating is assumed here.

±0.36 mV (OPA657 high-grade input offset drift)

 $= \pm 6 \mu V$ /°C  $\times$  (70°C + 20°C – 25°C)

 $\pm$ 0.11 mV (–PSRR of 66dB with 5mV  $\times$  (70°C – 25°C) supply shift)

 $\pm 0.04$  mV (+PSRR of 76dB with 5mV  $\times$  (70°C – 25°C) supply shift)

Total =  $\pm 0.51$ mV

This would be the worst-case shift from an initial offset over a 0°C to 70°C ambient for the conditions stated. Typical initial output DC error bands and shifts over temperature are much lower than these worst-case estimates.

In the transimpedance configuration, the CMRR errors can be neglected because the input common-mode voltage is held at ground. For noninverting gain configurations (see [Figure](#page-13-2) 29), the CMRR term needs to be considered but is typically far lower than the input offset voltage term. With a tested minimum of 91 dB (28 μV/V), the added apparent DC error is no more than  $\pm 0.06$  mV for a  $\pm 2$ -V input swing to the circuit of [Figure](#page-13-2) 29.



### <span id="page-20-0"></span>**9.2 Typical Application**

The high GBP and low input voltage and current noise for the OPA657 make it an ideal wideband transimpedance amplifier for moderate to high transimpedance gains. Unity-gain stability in the operational amplifier is not required for application as a transimpedance amplifier.



**Figure 34. Wideband, High-Sensitivity, Transimpedance Amplifier Diagram**

#### <span id="page-20-1"></span>**9.2.1 Design Requirements**

Design a high-bandwidth, high-gain transimpedance amplifier with the design requirements shown in [Table](#page-20-2) 1.





#### <span id="page-20-2"></span>**9.2.2 Detailed Design Procedure**

Designs that require high bandwidth from a large area detector with relatively high transimpedance gain benefit from the low input voltage noise of the OPA657. This input voltage noise is peaked up over frequency by the diode source capacitance, and can, in many cases, become the limiting factor to input sensitivity. The key elements to the design are the expected diode capacitance  $(C<sub>D</sub>)$  with the reverse bias voltage ( $V<sub>B</sub>$ ) applied, the desired transimpedance gain,  $R_F$ , and the GBP for the OPA657 (1600 MHz). [Figure](#page-20-1) 34 shows a transimpedance circuit with the parameters as described in [Table](#page-20-2) 1. With these three variables set (and including the parasitic input capacitance for the OPA657 and the PCB added to  $C_D$ ), the feedback capacitor value ( $C_F$ ) may be set to control the frequency response. To achieve a maximally-flat second-order Butterworth frequency response, the feedback pole should be set to:

$$
\frac{1}{2\pi R_F C_F} = \sqrt{\frac{GBP}{4\pi R_F C_D}}
$$

(7)

Adding the common-mode and differential mode input capacitance  $(0.7 + 4.5)$  pF and the trace PCB capacitance of approximately 0.3 pF to the 49-pF diode source capacitance of [Figure](#page-20-1) 34, and targeting a 200-kΩ transimpedance gain using the 1600-MHz GBP for the OPA657 requires a feedback pole set to 3.5 MHz. This requires a total feedback capacitance of 0.2 pF. Such low capacitance values are difficult to achieve due to parasitics from the PCB and the surface mount components.

#### **[OPA657](http://www.ti.com/product/opa657?qgpn=opa657)** SBOS197F –DECEMBER 2001–REVISED AUGUST 2015 **[www.ti.com](http://www.ti.com)**

[Equation](#page-21-0) 8 gives the approximate closed loop bandwidth of the system to be 4.8 MHz. Because the target bandwidth is only 1 MHz, the feedback capacitance can be increased to a more practical value while maintaining the bandwidth requirements of the design. A feedback capacitance of 0.550 pf was chosen. This includes the physical 0.4-pF feedback capacitor in addition to the 0.1-pF parasitic capacitance from the feedback resistor and around 50-fF capacitance from the PCB traces. Removing the ground and power planes from under the surface mount components helps to minimize this parasitic capacitance. The simulated closed loop bandwidth of [Figure](#page-20-1) 34 was 1.7 MHz. The phase margin was close to 82°. This design should result in a system with negligible overshoot to a pulsed input.

$$
f_{-3dB} = \sqrt{GBP/(2\pi R_F C_D)} Hz
$$
 (8)

[Figure](#page-21-1) 35 shows the measured output noise of the system which matches the simulated output noise in [Figure](#page-21-1) 36 very closely. The low-frequency output noise of 60 nV/√Hz gets input-referred to 0.3 pA/√Hz. The transimpedance gain resistor is the dominant noise source with the operational amplifier itself contributing a negligible amount, reflecting one of the main benefits in using a JFET input amplifier in a high-gain transimpedance application. If the total output noise of the TIA is bandlimited to a frequency less than the feedback pole frequency, a very simple expression for the equivalent output noise voltage can be derived as: see [Equation](#page-21-2) 9. [Figure](#page-22-0) 37 shows the measured pulse response to a 5-µA input current pulse. The output voltage measured on the scope is 0.5 V because of the  $50-\Omega$  termination to the scope.

<span id="page-21-2"></span>
$$
V_{OUTN} = \sqrt{(I_N R_F)^2 + 4kTR_F + E_N^2 + \frac{(E_N 2\pi C_D R_F F)^2}{3}}
$$

where

- $V_{\text{OUTN}}$  = Equivalent output noise when band limited to F < 1 / (2ΩRfCf)
- $I_N$  = Input current noise for the operational amplifier inverting input
- $E_N$  = Input voltage noise for the operational amplifier
- $C_D$  = Diode capacitance including operational amplifier and PCB parasitic capacitance
- F = Band-limiting frequency in Hz (usually a postfilter before further signal processing)
- $4 \text{ kT} = 1.6 \text{ e} 20 \text{ J at T} = 290^{\circ} \text{K}$  (9)

<span id="page-21-0"></span>

#### <span id="page-21-1"></span>**9.2.3 Application Curves**



#### **[OPA657](http://www.ti.com/product/opa657?qgpn=opa657) [www.ti.com](http://www.ti.com)** SBOS197F –DECEMBER 2001–REVISED AUGUST 2015

<span id="page-22-0"></span>



## <span id="page-23-0"></span>**10 Power Supply Recommendations**

The OPA657 is principally intended to work in a supply range of  $\pm 4$  V to  $\pm 6$  V. Good power-supply bypassing is required. Minimize the distance (<0.1 inch) from the power-supply pins to high frequency, 0.1-μF decoupling capacitors. Often a larger capacitor (2.2 µF is typical) is used along with a high-frequency, 0.1-µF supply decoupling capacitor at the device supply pins. For single-supply operation, only the positive supply has these capacitors. When a split supply is used, use these capacitors for each supply to ground. If necessary, place the larger capacitors somewhat farther from the device and share these capacitors among several devices in the same area of the PCB. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. An optional supply decoupling capacitor across the two power supplies (for bipolar operation) improves second harmonic distortion performance.

# <span id="page-23-1"></span>**11 Layout**

## <span id="page-23-2"></span>**11.1 Layout Guidelines**

Achieving optimum performance with a high-frequency amplifier such as the OPA657 requires careful attention to board layout parasitics and external component types. Recommendations that optimize performance include:

- 1. **Minimize parasitic capacitance** to any AC ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability—on the noninverting input, it can react with the source impedance to cause unintentional bandlimiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.
- 2. **Minimize the distance** (< 0.25") from the power-supply pins to high-frequency 0.1-μF decoupling capacitors. At the device pins, the ground and power-plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections should always be decoupled with these capacitors. Larger (2.2 μF to 6.8 μF) decoupling capacitors, effective at lower frequency, should also be used on the supply pins. These may be placed somewhat farther from the device and may be shared among several devices in the same area of the PC board.
- 3. **Careful selection and placement of external components preserve the high-frequency performance of the OPA657.** Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal film and carbon composition axially leaded resistors can also provide good highfrequency performance. Again, keep the leads and PCB trace length as short as possible. Never use wirewound-type resistors in a high-frequency application. Because the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the output pin. Other network components, such as noninverting input termination resistors, should also be placed close to the package. Where double-side component mounting is allowed, place the feedback resistor directly under the package on the other side of the board between the output and inverting input pins. Even with a low parasitic capacitance shunting the external resistors, excessively high resistor values can create significant time constants that can degrade performance. Good axial metal film or surface-mount resistors have approximately 0.2 pF in shunt with the resistor. For resistor values greater than 1.5 kΩ, this parasitic capacitance can add a pole and/or zero below 500 MHz that can effect circuit operation. Keep resistor values as low as possible consistent with load driving considerations. It has been suggested here that a good starting point for design would be to keep R<sub>F</sub> || R<sub>G</sub> < 150  $\Omega$  for voltage amplifier applications. Doing this automatically keeps the resistor noise terms low, and minimizes the effect of the parasitic capacitance. Transimpedance applications (see [Figure](#page-20-1) 34) can use whatever feedback resistor is required by the application as long as the feedback-compensation capacitor is set considering all parasitic capacitance terms on the inverting node.
- 4. **Connections to other wideband devices** on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50 mils to 100 mils) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set  $R<sub>S</sub>$  from the plot of *Recommended*  $R_S$  *vs Capacitive Load* ([Figure](#page-9-0) 17). Low parasitic capacitive loads (< 5 pF) may not need an  $R<sub>S</sub>$  because the OPA657 is nominally compensated to operate with a 2-pF parasitic load. Higher parasitic capacitive loads without an  $R<sub>S</sub>$  are allowed as the signal gain increases (increasing the unloaded phase margin). If a long trace is required, and the 6-dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched-impedance transmission line using microstrip or stripline techniques



#### **Layout Guidelines (continued)**

(consult an ECL design handbook for microstrip and stripline layout techniques). A 50-Ω environment is normally not necessary onboard, and in fact a higher impedance environment improves distortion, as shown in the distortion versus load plots. With a characteristic board trace impedance defined based on board material and trace dimensions, a matching series resistor into the trace from the output of the OPA657 is used as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance is the parallel combination of the shunt resistor and the input impedance of the destination device—this total effective impedance should be set to match the trace impedance. If the 6-dB attenuation of a doubly-terminated transmission line is unacceptable, a long trace can be series-terminated at the source end only. Treat the trace as a capacitive load in this case and set the series resistor value as shown in the plot of  $R<sub>S</sub>$  vs Capacitive Load. This does not preserve signal integrity as well as a doublyterminated line. If the input impedance of the destination device is low, there will be some signal attenuation due to the voltage divider formed by the series output into the terminating impedance.

5. **Socketing a high-speed part like the OPA657 is not recommended.** The additional lead length and pinto-pin capacitance introduced by the socket can create an extremely troublesome parasitic network which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the OPA657 onto the board.

#### **11.1.1 Demonstration Fixtures**

Two printed circuit boards (PCBs) are available to assist in the initial evaluation of circuit performance using the OPA657 in its two package options. Both of these are offered free of charge as unpopulated PCBs, delivered with a user's guide. The summary information for these fixtures is shown in [Table](#page-24-0) 2.

<span id="page-24-0"></span>

#### **Table 2. Demonstration Fixtures by Package**

The demonstration fixtures can be requested at the Texas Instruments website [\(www.ti.com](http://www.ti.com)) through the [OPA657](http://focus.ti.com/docs/prod/folders/print/opa657.html) product folder.



## <span id="page-25-0"></span>**11.2 Layout Example**



**Figure 38. Layout Recommendation**

# <span id="page-25-1"></span>**11.3 Thermal Considerations**

The OPA657 does not require heatsinking or airflow in most applications. Maximum desired junction temperature sets the maximum allowed internal power dissipation as described below. In no case should the maximum junction temperature be allowed to exceed +175°C.



### **Thermal Considerations (continued)**

Operating junction temperature (Tյ) is given by T<sub>A</sub> + P<sub>D</sub> × θ<sub>JA</sub>. The total internal power dissipation (P<sub>D</sub>) is the sum of quiescent power ( $P_{DQ}$ ) and additional power dissipated in the output stage ( $P_{DL}$ ) to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part. P<sub>DL</sub> depends on the required output signal and load but will—for a grounded resistive load—be at a maximum when the output is fixed at a voltage equal to 1/2 of either supply voltage (for equal bipolar supplies). Under this condition P<sub>DL</sub> = V<sub>S</sub> 2 / (4 x R<sub>L</sub>) where R<sub>L</sub> includes feedback network loading.

It is the power in the output stage and not into the load that determines internal power dissipation.

As a worst-case example, compute the maximum  $T<sub>1</sub>$  using an OPA657N (SOT23-5 package) in the circuit of [Figure](#page-13-2) 29 operating at the maximum specified ambient temperature of +85°C and driving a grounded 100-Ω load.

$$
P_D = 10V \times 16.1mA + 5^2/(4 \times (100 \Omega || 500 \Omega)) = 236mW
$$
\n
$$
\text{Maximum T.} = +85^{\circ}\text{C} + (0.25W \times 150^{\circ}\text{C/W}) = 121^{\circ}\text{C}
$$
\n
$$
(11)
$$

Maximum T = +85 C + (0.25W 150 C/W) = 121 C <sup>J</sup> (11)

All actual applications are operating at lower internal power and junction temperature.



# <span id="page-27-0"></span>**12 Device and Documentation Support**

### <span id="page-27-1"></span>**12.1 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### <span id="page-27-2"></span>**12.2 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### <span id="page-27-3"></span>**12.3 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## <span id="page-27-4"></span>**12.4 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

## <span id="page-27-5"></span>**13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



# **PACKAGE OPTION ADDENDUM**

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TEXAS** 

### **TAPE AND REEL INFORMATION**

**STRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





Pack Materials-Page 1



www.ti.com 2-Nov-2023

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal



# **TEXAS INSTRUMENTS**

www.ti.com 2-Nov-2023

# **TUBE**



# **B - Alignment groove width**

\*All dimensions are nominal



Pack Materials-Page 3



# **PACKAGE OUTLINE**

# **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Refernce JEDEC MO-178.
- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.

# **EXAMPLE BOARD LAYOUT**

# **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.





# **PACKAGE OUTLINE**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# **EXAMPLE BOARD LAYOUT**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated

单击下面可查看定价,库存,交付和生命周期等信息

[>>TI\(德州仪器\)](https://www.oneyac.com/brand/1776.html)