



#### SLUSAK3-MAY 2011

## 6-A Step-Down Regulator with Integrated Switcher

Check for Samples: TPS53314

## FEATURES

- Conversion Input Voltage Range: 3 V to 15 V
- VDD Input Voltage Range: 4.5 V to 25 V
- Output Voltage Range: 0.6 V to 5.5 V
- 5-V LDO Output
- Integrated Power MOSFETs with 6-A Continuous Output Current
- <10-µA Shut Down Current
- Auto-Skip Eco-mode™ for Light-Load Efficiency
- D-CAP<sup>™</sup> Mode with Fast Transient Response
- Selectable Switching Frequency from 250 kHz to 1 MHz with an External Resistor
- Built-in 1%, 0.6-V Reference
- 0.7-ms, 1.4-ms, 2.8-ms and 5.6-ms Selectable Internal Voltage Servo Soft-Start
- Pre-Charged Start-up Capability
- Integrated Boost Switch
- Adjustable Overcurrent Limit Via External Resistor
- Overvoltage/Undervoltage, UVLO and Over-Temperature Protection
- Support All Ceramic Output Capacitors
- Open Drain Power Good Indication
- 40-pin QFN Package with PowerPAD™

## APPLICATIONS

- Server and Desktop Computers
- Notebook Computers
- Telecommunication Equipments

## DESCRIPTION

TPS53314 is a D-CAP<sup>™</sup> mode, 6-A synchronous switcher with integrated MOSFETs. It is designed for ease of use, low external component count, and small package power systems.

This device features single-rail input support, one 20-m $\Omega$  and one 7.5-m $\Omega$  integrated MOSFET, accurate 1%, 0.6 V Reference, and integrated boost switch. A sample of competitive features include: greater than 96% maximum efficiency, 3 V to 15 V wide input voltage range, very low external component count, D-CAP<sup>TM</sup> mode control for super fast transient, selectable auto-skip and PWM operation, internal soft-start control, adjustable frequency, and no need for compensation.

The conversion input voltage ranges from 3 V to 15 V, the supply voltage range is from 4.5 V to 25 V, and the output voltage range is from 0.6 V to 5.5 V.

The TPS53314 is available in a 5 mm × 7 mm 40-pin, QFN package and is specified from  $-40^{\circ}$ C to  $85^{\circ}$ C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Eco-mode, D-CAP, PowerPAD are trademarks of Texas Instruments.

## TPS53314







These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub> | PACKAGE     | ORDERING<br>NUMBER PI |    | TRANSPORT<br>MEDIA | MINIMUM<br>QUANTITY | ECO PLAN        |
|----------------|-------------|-----------------------|----|--------------------|---------------------|-----------------|
| –40°C to 85°C  | Plastic QFN | TPS53314RGFR          | 40 | Tape and reel      | 3000                | Green (RoHS and |
|                | (RGF)       | TPS53314RGFT 40       |    | Mini reel          | 250                 | no Pb/Br)       |

(1) For the most current package and ordering information, see the *Package Option Addendum* at the end of this document, or see the TI web site at www.ti.com.

## **ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

|                                                        |                      |                         | VALUE       | UNIT |  |
|--------------------------------------------------------|----------------------|-------------------------|-------------|------|--|
|                                                        | VIN (ma              | n supply)               | –0.3 to 17  |      |  |
|                                                        | VDD                  |                         | -0.3 to 28  |      |  |
| Input voltage range                                    | VBST                 |                         | -0.3 to 24  | V    |  |
|                                                        | VBST(w               | th respect to LL)       | -0.3 to 7   |      |  |
|                                                        | EN, TR               | P, VFB, RF, MODE        | -0.3 to 7   | 1    |  |
|                                                        |                      | DC                      | -1 to 23    |      |  |
|                                                        | LL                   | Pulse < 20 ns, E = 5 μJ | _7          | V    |  |
| Output voltage range                                   | PGOOD                | , VREG                  | -0.3 to 7   |      |  |
| Juiput voltage range                                   | PGND                 |                         | -0.3 to 0.3 |      |  |
| Source/Sink Current                                    | VBST                 |                         | 50          | mA   |  |
| Operating free-air tempera                             | ture, T <sub>A</sub> |                         | -40 to 85   | °C   |  |
| Storage temperature range, T <sub>sto</sub> –55 to 150 |                      |                         |             | °C   |  |
| Junction temperature range, T <sub>J</sub> –40 to 150  |                      |                         |             | °C   |  |
| Lead temperature 1,6 mm                                | (1/16 inch) fro      | m case for 10 seconds   | 300         | °C   |  |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## THERMAL INFORMATION

|                    | THERMAL METRIC <sup>(1)</sup>                | TPS53314     |       |
|--------------------|----------------------------------------------|--------------|-------|
|                    |                                              | RGF(40 PINS) | UNITS |
| θ <sub>JA</sub>    | Junction-to-ambient thermal resistance       | 35.8         |       |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance    | 23.8         |       |
| $\theta_{JB}$      | Junction-to-board thermal resistance         | 10.1         | °C/W  |
| $\Psi_{JT}$        | Junction-to-top characterization parameter   | 0.4          | C/W   |
| $\Psi_{JB}$        | Junction-to-board characterization parameter | 10.0         |       |
| θ <sub>JCbot</sub> | Junction-to-case (bottom) thermal resistance | 2.8          |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



SLUSAK3-MAY 2011

## **RECOMMENDED OPERATING CONDITIONS**

|                                                       |                          | VALUE       | UNIT |  |
|-------------------------------------------------------|--------------------------|-------------|------|--|
|                                                       | VIN (main supply)        |             |      |  |
| Input voltage range                                   | VDD                      | 4.5 to 25   |      |  |
|                                                       | VBST                     | 4.5 to 21   | V    |  |
|                                                       | VBST(with respect to LL) | 4.5 to 6.5  |      |  |
|                                                       | EN, TRIP, VFB, RF, MODE  | -0.1 to 6.5 |      |  |
| Output voltago rango                                  | LL                       | –0.8 to 15  | V    |  |
| Output voltage range                                  | PGOOD, VREG              | -0.1 to 6.5 | v    |  |
| Source/Sink Current                                   | VBST                     | 50          | mA   |  |
| Junction temperature range, T <sub>J</sub> -40 to 125 |                          |             |      |  |

SLUSAK3-MAY 2011

www.ti.com

## **ELECTRICAL CHARACTERISTICS**

Over recommended free-air temperature range, VDD = 12 V (Unless otherwise noted)

|                        | PARAMETER                              | CONDITIONS                                                                                | MIN    | TYP    | MAX    | UNIT |
|------------------------|----------------------------------------|-------------------------------------------------------------------------------------------|--------|--------|--------|------|
| SUPPLY                 | VOLTAGE AND SUPPLY CURRENT             | r i i i i i i i i i i i i i i i i i i i                                                   |        |        |        |      |
| V <sub>VIN</sub>       | VIN pin power conversion input voltage |                                                                                           | 3      |        | 15     | V    |
| V <sub>DD</sub>        | Supply input voltage                   |                                                                                           | 4.5    |        | 25     | V    |
| I <sub>VIN(leak)</sub> | VIN pin leakage current                | V <sub>EN</sub> = 0 V                                                                     |        |        | 1      | μA   |
| I <sub>VDD</sub>       | VDD supply current                     | VDD current, $T_A = 25^{\circ}$ C, No Load, $V_{EN} = 5$ V, $V_{VFB} = 0.630$ V           |        | 420    | 590    | μA   |
| IVDDSDN                | VDD shutdown current                   | VDD current, $T_A = 25^{\circ}C$ , No Load, $V_{EN} = 0$ V                                |        |        | 10     | μA   |
| INTERNA                | AL REFERENCE VOLTAGE                   |                                                                                           |        |        |        |      |
|                        |                                        | VFB voltage, CCM condition <sup>(1)</sup>                                                 |        | 0.6000 |        | V    |
|                        |                                        | $T_A = 25^{\circ}C$                                                                       | 0.597  | 0.600  | 0.603  |      |
| V <sub>VFB</sub>       | VFB regulation voltage                 | $T_A = 0^{\circ}C$ to $85^{\circ}C$                                                       | 0.5952 | 0.600  | 0.6048 | V    |
|                        |                                        | $T_A = -40^{\circ}C$ to $85^{\circ}C$                                                     | 0.594  | 0.600  | 0.606  |      |
| I <sub>VFB</sub>       | VFB input current                      | V <sub>VFB</sub> = 0.630 V, T <sub>A</sub> = 25°C                                         |        | 0.002  | 0.2    | μA   |
| LDO OU                 | TPUT                                   |                                                                                           |        |        |        |      |
| V <sub>VREG</sub>      | LDO output voltage                     | $0 \text{ mA} \leq I_{\text{VREG}} \leq 30 \text{ mA}$                                    | 4.77   | 5.0    | 5.35   | V    |
| I <sub>VREG</sub>      | LDO output current <sup>(1)</sup>      | Maximum current allowed from LDO                                                          |        |        | 30     | mA   |
| V <sub>DO</sub>        | LDO drop out voltage                   | V <sub>DD</sub> = 4.5 V, I <sub>VREG</sub> = 30 mA                                        |        |        | 295    | mV   |
| BOOT ST                | TRAP SWITCH                            |                                                                                           | -      |        |        |      |
| V <sub>FBST</sub>      | Forward voltage                        | $V_{VREG-VBST}$ , $I_F$ = 10 mA, $T_A$ = 25°C                                             |        | 0.1    | 0.2    | V    |
| IVBSTLK                | VBST leakage current                   | V <sub>VBST</sub> = 23 V, V <sub>LL</sub> = 17 V, T <sub>A</sub> = 25°C                   |        | 0.01   | 1.5    | μA   |
| DUTY AN                | ID FREQUENCY CONTROL                   |                                                                                           |        |        |        |      |
| t <sub>OFF(min)</sub>  | Minimum off time                       | T <sub>A</sub> = 25°C                                                                     | 150    | 260    | 400    |      |
| t <sub>ON(min)</sub>   | Minimum on time                        | $V_{VIN}$ = 17 V, $V_{OUT}$ = 0.6 V, $R_{RF}$ = 0 $\Omega$ to VREG, $T_A$ = 25°C $^{(1)}$ |        | 35     |        | ns   |
| SOFTST                 | ART                                    |                                                                                           |        |        |        |      |
|                        |                                        | $R_{MODE} = 39 \text{ k}\Omega$                                                           |        | 0.7    |        |      |
|                        | Internal SS time from $V_{OUT} = 0$ to | $R_{MODE} = 100 \text{ k}\Omega$                                                          |        | 1.4    |        |      |
| t <sub>SS</sub>        | V <sub>OUT</sub> = 95%                 | $R_{MODE} = 200 \ k\Omega$                                                                |        | 2.8    |        | ms   |
|                        |                                        | $R_{MODE} = 470 \text{ k}\Omega$                                                          |        | 5.6    |        |      |
| POWERC                 | GOOD                                   |                                                                                           |        |        |        |      |
|                        |                                        | PG in from lower                                                                          | 92.5%  | 96%    | 98.5%  |      |
| V <sub>THPG</sub>      | PG threshold                           | PG in from higher                                                                         | 107.5% | 110%   | 112.5% |      |
|                        |                                        | PG hysteresis                                                                             | 2.5%   | 5%     | 7.8%   |      |
| R <sub>PG</sub>        | PG transistor on-resistance            |                                                                                           | 15     | 30     | 55     | Ω    |
| t <sub>PGDEL</sub>     | PG Delay after soft-start              |                                                                                           | 0.8    | 1      | 1.2    | ms   |

(1) Ensured by design. Not production tested.



SLUSAK3-MAY 2011

www.ti.com

## **ELECTRICAL CHARACTERISTICS**

Over recommended free-air temperature range, VDD = 12 V (Unless otherwise noted)

|                     | PARAMETER                             | TEST CONDITIONS                                                | MIN                                                                                             | TYP  | MAX  | UNIT   |  |  |  |
|---------------------|---------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|------|--------|--|--|--|
| LOGIC TH            | IRESHOLD AND SETTING CONDITIONS       | 3                                                              |                                                                                                 |      |      |        |  |  |  |
| V                   | EN voltage threshold                  | Enable                                                         | 1.8                                                                                             |      |      | V      |  |  |  |
| V <sub>EN</sub>     | EN voltage threshold                  | Disable                                                        |                                                                                                 |      | 0.6  |        |  |  |  |
| I <sub>EN</sub>     | EN input current                      | V <sub>EN</sub> = 5 V                                          |                                                                                                 |      | 1.0  | μA     |  |  |  |
|                     |                                       | $R_{RF} = 0 \Omega$ to GND, $T_A = 25^{\circ}C^{(1)}$          | 200                                                                                             | 250  | 300  |        |  |  |  |
|                     |                                       | $R_{RF}$ = 187 k $\Omega$ to GND, $T_A$ = 25°C <sup>(1)</sup>  | 250                                                                                             | 300  | 350  | -      |  |  |  |
|                     |                                       | $R_{RF}$ = 619 k $\Omega$ to GND, $T_A$ = 25°C <sup>(1)</sup>  | 350                                                                                             | 400  | 450  |        |  |  |  |
|                     |                                       | $R_{RF}$ = Open, $T_A$ = 25°C <sup>(1)</sup>                   | 450                                                                                             | 500  | 550  |        |  |  |  |
| f <sub>SW</sub>     | Switching frequency                   | $R_{RF}$ = 866 kΩ to VREG, $T_A$ = 25°C <sup>(1)</sup>         | 580                                                                                             | 650  | 720  | kHz    |  |  |  |
|                     |                                       | $R_{RF}$ = 309 kΩ to VREG, $T_A$ = 25°C <sup>(1)</sup>         | 250<br>350<br>450<br>580<br>670<br>770<br>880<br>9.4<br>0.2<br>67<br>19<br>-83<br>-33<br>3<br>3 | 750  | 820  |        |  |  |  |
|                     |                                       | $R_{RF}$ = 124 k $\Omega$ to VREG, $T_A$ = 25°C <sup>(1)</sup> | 770                                                                                             | 850  | 930  |        |  |  |  |
|                     |                                       | $R_{RF} = 0 \Omega$ to VREG, $T_A = 25^{\circ}C^{(1)}$         | 880                                                                                             | 970  | 1070 |        |  |  |  |
| PROTECT             | ION: CURRENT SENSE                    |                                                                | l.                                                                                              |      |      | 1      |  |  |  |
| I <sub>TRIP</sub>   | TRIP source current                   | $V_{TRIP} = 1 V, T_A = 25^{\circ}C$                            | 9.4                                                                                             | 10.0 | 10.6 | μA     |  |  |  |
| TCITRIP             | TRIP current temperature coefficent   | On the basis of 25°C <sup>(2)</sup>                            |                                                                                                 | 4700 |      | ppm/°C |  |  |  |
| V <sub>TRIP</sub>   | Current limit threshold setting range | V <sub>TRIP-GND</sub> voltage                                  | 0.2                                                                                             |      | 0.6  | V      |  |  |  |
| V <sub>OCL</sub>    |                                       | V <sub>TRIP</sub> = 0.6 V                                      | 67                                                                                              | 75   | 83   | mV     |  |  |  |
|                     | Current limit threshold               | V <sub>TRIP</sub> = 0.2                                        | 19                                                                                              | 26   | 33   |        |  |  |  |
|                     |                                       | V <sub>TRIP</sub> = 0.6 V                                      | -83                                                                                             | -75  | -67  |        |  |  |  |
| V <sub>OCLN</sub>   | Negative current limit threshold      | V <sub>TRIP</sub> = 0.2 V                                      | -33                                                                                             | -26  | -19  |        |  |  |  |
| 、 <i>,</i>          |                                       | Positive                                                       | 3                                                                                               | 15   |      |        |  |  |  |
| V <sub>AZCADJ</sub> | Auto zero cross adjustable range      | Negative                                                       |                                                                                                 | -15  | -3   | mV     |  |  |  |
| PROTECT             | ION: UVP and OVP                      |                                                                | l.                                                                                              |      |      | 1      |  |  |  |
| V <sub>OVP</sub>    | OVP trip threshold                    | OVP detect                                                     | 115%                                                                                            | 120% | 125% |        |  |  |  |
| t <sub>OVPDEL</sub> | OVP propagation delay time            | VFB delay with 50-mV overdrive                                 |                                                                                                 | 1    |      | μs     |  |  |  |
| V <sub>UVP</sub>    | Output UVP trip threshold time        | UVP detect                                                     | 65%                                                                                             | 70%  | 75%  |        |  |  |  |
|                     | Output UVP propagation delay time     |                                                                | 0.8                                                                                             | 1    | 1.2  | ms     |  |  |  |
| t <sub>UVPEN</sub>  | Output UVP enable delay time          | from EN to UVP workable, $R_{MODE} = 39 \text{ k}\Omega$       | 2.0                                                                                             | 2.6  | 3.2  | ms     |  |  |  |
| UVLO                |                                       |                                                                |                                                                                                 |      |      |        |  |  |  |
|                     |                                       | Wake up                                                        | 4.00                                                                                            | 4.20 | 4.32 |        |  |  |  |
| V <sub>UVVREG</sub> | VREG UVLO threshold                   | Hysteresis                                                     |                                                                                                 | 0.25 |      | V      |  |  |  |
| THERMAL             | SHUTDOWN                              |                                                                |                                                                                                 |      |      | ,      |  |  |  |
| -                   |                                       | Shutdown temperature <sup>(2)</sup>                            |                                                                                                 | 145  |      |        |  |  |  |
| T <sub>SDN</sub>    | Thermal shutdown threshold            | Hysteresis <sup>(2)</sup>                                      |                                                                                                 | 10   |      | °C     |  |  |  |

(1) Not production tested. Test condition is  $V_{IN} = 12 V$ ,  $V_{OUT} = 1.1 V$ ,  $I_{OUT} = 5 A$  using application circuit shown in Figure 33. (2) Ensured by design. Not production tested.



#### SLUSAK3-MAY 2011

FUNCTIONAL BLOCK DIAGRAM





SLUSAK3-MAY 2011

#### **PIN CONFIGURATION**



#### **PIN DESCRIPTIONS**

| PIN  |     | I/O/P <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                       |  |  |  |  |
|------|-----|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME | NO. | 1/O/P**              | DESCRIPTION                                                                                                                                                                       |  |  |  |  |
| EN   | 36  | I                    | Enable pin.                                                                                                                                                                       |  |  |  |  |
| GND1 | 1   | G                    | GND for controller                                                                                                                                                                |  |  |  |  |
| GND2 | 4   | G                    | GND for half-bridge                                                                                                                                                               |  |  |  |  |
|      | 16  |                      |                                                                                                                                                                                   |  |  |  |  |
|      | 17  |                      |                                                                                                                                                                                   |  |  |  |  |
|      | 18  |                      |                                                                                                                                                                                   |  |  |  |  |
| _    | 19  |                      |                                                                                                                                                                                   |  |  |  |  |
|      | 20  |                      |                                                                                                                                                                                   |  |  |  |  |
|      | 21  |                      |                                                                                                                                                                                   |  |  |  |  |
| LL   | 22  | В                    | Output of converted power. Connect this pin to the output Inductor.                                                                                                               |  |  |  |  |
|      | 23  |                      |                                                                                                                                                                                   |  |  |  |  |
|      | 24  |                      |                                                                                                                                                                                   |  |  |  |  |
|      | 25  |                      |                                                                                                                                                                                   |  |  |  |  |
|      | 26  |                      |                                                                                                                                                                                   |  |  |  |  |
|      | 27  | -                    |                                                                                                                                                                                   |  |  |  |  |
|      | 28  |                      |                                                                                                                                                                                   |  |  |  |  |
| MODE | 39  | I                    | Soft-start and skip/CCM selection. Connect a resistor to select soft-start time using Table 1. The soft-start time is detected and stored into internal register during start-up. |  |  |  |  |

#### (1) I=Input, O=Output, B=Bidirectional, P=Supply, G=Ground

Copyright © 2011, Texas Instruments Incorporated

#### SLUSAK3-MAY 2011

www.ti.com

Texas Instruments

## PIN DESCRIPTIONS (continued)

| P     | IN  | I/O/P <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                          |  |  |  |  |  |
|-------|-----|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME  | NO. | I/O/P("              | DESCRIPTION                                                                                                                                                                                                          |  |  |  |  |  |
|       | 29  |                      |                                                                                                                                                                                                                      |  |  |  |  |  |
| N/C   | 31  |                      | No connection                                                                                                                                                                                                        |  |  |  |  |  |
| N/C   | 33  |                      |                                                                                                                                                                                                                      |  |  |  |  |  |
|       | 34  |                      |                                                                                                                                                                                                                      |  |  |  |  |  |
| PGOOD | 32  | о                    | Open drain power good flag. Provides a 1-ms start up delay after the VFB pin voltage falls within specified limits. When the VFB pin voltage goes outside the specified limits, the PGOOD pin goes low within 10 µs. |  |  |  |  |  |
|       | 2   |                      |                                                                                                                                                                                                                      |  |  |  |  |  |
|       | 5   |                      |                                                                                                                                                                                                                      |  |  |  |  |  |
|       | 6   |                      |                                                                                                                                                                                                                      |  |  |  |  |  |
| PGND  | 7   | G                    | Power GND                                                                                                                                                                                                            |  |  |  |  |  |
|       | 8   |                      |                                                                                                                                                                                                                      |  |  |  |  |  |
| _     | 9   |                      |                                                                                                                                                                                                                      |  |  |  |  |  |
|       | 10  |                      |                                                                                                                                                                                                                      |  |  |  |  |  |
| RF    | 38  | I                    | Switching frequency selection. Connect a resistance to GND or VREG to select switching frequency using Table 2. The switching frequency is detected and stored during the startup.                                   |  |  |  |  |  |
| TRIP  | 35  | I                    | OCL detection threshold setting pin. 10 $\mu$ A at room temperature, 4700 ppm/°C current is sourced and set the OCL trip voltage as follows.                                                                         |  |  |  |  |  |
|       |     |                      | $V_{OCL} = V_{TRIP}/8$ ( $V_{TRIP} \le 0.6 \text{ V}, V_{OCL} \le 75 \text{ mV}$ )                                                                                                                                   |  |  |  |  |  |
| VBST  | 30  | Р                    | Supply input for high-side FET gate driver (boost terminal). Connect capacitor from this pin to LL-node. Internally connected to the VREG pin via bootstrap MOSFET switch.                                           |  |  |  |  |  |
| VDD   | 40  | Р                    | Controller power supply input.                                                                                                                                                                                       |  |  |  |  |  |
| VFB   | 37  | I                    | Output feedback input. Connect this pin to V <sub>OUT</sub> through a resistor divider.                                                                                                                              |  |  |  |  |  |
|       | 11  |                      |                                                                                                                                                                                                                      |  |  |  |  |  |
|       | 12  |                      |                                                                                                                                                                                                                      |  |  |  |  |  |
| VIN   | 13  | Р                    | Conversion power input.                                                                                                                                                                                              |  |  |  |  |  |
|       | 14  | _                    |                                                                                                                                                                                                                      |  |  |  |  |  |
|       | 15  |                      |                                                                                                                                                                                                                      |  |  |  |  |  |
| VREG  | 3   | Р                    | 5-V LDO output.                                                                                                                                                                                                      |  |  |  |  |  |
| Pad   | -   | -                    | Package thermal pad. Use proper number of vias to connect to GND plane for heat dissipation.                                                                                                                         |  |  |  |  |  |



## TPS53314





Figure 3. OVP/UVP Trip Threshold vs. Temperature





 $\begin{array}{c} 5 \\ 4 \\ 3 \\ 2 \\ 1 \\ 0 \\ -40 \\ -25 \\ -10 \\ 5 \\ 20 \\ 35 \\ 50 \\ 65 \\ 80 \\ 95 \\ 110 \\ 125 \\ Temperature (^{\circ}C) \end{array}$ 

Figure 2. VDD Shutdown Current vs. Temperature



Figure 4. Trip Pin Current vs. Temperature



Figure 6. Frequency vs. Temperature (f<sub>SET</sub> = 500 kHz)

## TPS53314

#### SLUSAK3-MAY 2011















Figure 8. Frequency vs. Temperature (f<sub>SET</sub> = 1 MHz)



Figure 10. Output Voltage vs. Output Current



Figure 12. Efficiency vs. Output Current

Copyright © 2011, Texas Instruments Incorporated





# **TPS53314**

SLUSAK3-MAY 2011





SLUSAK3-MAY 2011

Texas NSTRUMENTS

www.ti.com



Figure 22. UVLO Start-Up

## TEXAS INSTRUMENTS

# TPS53314

SLUSAK3-MAY 2011



## **TYPICAL CHARACTERISTICS**



Time (2 µs/div)





Time (100 µs/div) Figure 25. CCM to DCM Transition



Time (1 µs/div)





Time (100 µs/div) Figure 26. DCM to CCM Transition



SLUSAK3-MAY 2011

Texas Instruments

www.ti.com



Figure 29. Overcurrent Protection

Figure 30. Over-temperature Protection



TPS53314

SLUSAK3-MAY 2011

www.ti.com

### **TYPICAL CHARACTERISTICS**

Figure 31, shows the thermal signature of the TPS53314 EVM,  $V_{IN} = 12$  V,  $V_{OUT} = 1.1$  V,  $I_{OUT} = 6$  A,  $f_{SW} = 500$  kHz at room temperature with no airflow.

Figure 32 shows the thermal signature of the TPS53314 EVM,  $V_{IN}$  = 12 V,  $V_{OUT}$  = 3.3 V,  $I_{OUT}$ = 6 A,  $f_{SW}$  = 650 kHz at room temperature with no airflow.



Figure 31. Thermal Signature of TPS53314 EVM,  $\rm f_{SW}$  = 500 kHz



Figure 32. Thermal Signature of TPS53314 EVM,  $\rm f_{SW}$  = 650 kHz

SLUSAK3-MAY 2011

## **APPLICATION INFORMATION**

## **APPLICATION CIRCUIT DIAGRAM**







SLUSAK3-MAY 2011





#### SLUSAK3-MAY 2011



### **General Description**

The TPS53314 is a high-efficiency, single channel, synchronous buck converter suitable for low output voltage point-of-load applications in computing and similar digital consumer applications. The device features proprietary D-CAP<sup>™</sup> mode control combined with an adaptive on-time architecture. This combination is ideal for building modern low duty ratio, ultra-fast load step response DC-DC converters. The output voltage ranges from 0.6 V to 5.5 V. The conversion input voltage range is from 3 V up to 15 V. The D-CAP<sup>™</sup> mode uses the ESR of the output capacitor(s) to sense the device current. One advantage of this control scheme is that it does not require an external phase compensation network. This allows a simple design with a low external component count. Eight preset switching frequency values can be chosen using a resistor connected from the RF pin to ground or the VREG pin. Adaptive on-time control tracks the preset switching frequency over a wide input and output voltage range while allowing the switching frequency to increase at the step-up of the load.

The TPS53314 has a MODE pin to select between auto-skip mode and forced continuous conduction mode (FCCM) for light load conditions. The MODE pin also sets the selectable soft-start time ranging from 0.7 ms to 5.6 ms.

### Enable and Soft Start

When the EN pin voltage rises above the enable threshold voltage (typically 1.2 V), the controller enters its start-up sequence. The internal LDO regulator starts immediately and regulates to 5 V at the VREG pin. The controller then uses the first 250 µs to calibrate the switching frequency setting resistance attached to the RF pin and stores the switching frequency code in internal registers. However, switching is inhibited during this phase. In the second phase, an internal DAC starts ramping up the reference voltage from 0 V to 0.6 V. Depending on the MODE pin setting, the ramping up time varies from 0.7 ms to 5.6 ms. Smooth and constant ramp-up of the output voltage is maintained during start-up regardless of load current.

| MODE SELECTION            | ACTION           | SOFT-START TIME<br>(ms) | R <sub>MODE</sub><br>(kΩ) |
|---------------------------|------------------|-------------------------|---------------------------|
|                           |                  | 0.7                     | 39                        |
| Auto Ohio                 | Dull down to OND | 1.4                     | 100                       |
| Auto Skip                 | Pull down to GND | 2.8                     | 200                       |
|                           |                  | 5.6                     | 475                       |
|                           |                  | 0.7                     | 39                        |
| Forced CCM <sup>(1)</sup> | Connect to PGOOD | 1.4                     | 100                       |
|                           |                  | 2.8                     | 200                       |
|                           |                  | 5.6                     | 475                       |

| Table 1. Soft-Start and | MODE |
|-------------------------|------|
|-------------------------|------|

(1) The device transitions into FCCM after the PGOOD pin goes high.



### Adaptive On-Time D-CAP<sup>™</sup> Control

The TPS53314 does not have a dedicated oscillator to determine switching frequency. However, the device operates with pseudo-constant frequency by feed-forwarding the input and output voltages into the on-time one-shot timer. The adaptive on-time control adjusts the on-time to be inversely proportional to the input voltage

and proportional to the output voltage

This makes the switching frequency fairly constant in steady state conditions over a wide input voltage range. The switching frequency is selectable from eight preset values by a resistor connected between the RF pin and GND or between the RF pin and the VREG pin as shown in Table 2. (Leaving the resistance open sets the switching frequency to 500 kHz.)

 $t_{ON} \propto \frac{1}{V_{OUT}}$ 

| RESISTOR (R <sub>RF</sub> ) CONNECTIONS | SWITCHING FREQUENCY<br>(kHz) |
|-----------------------------------------|------------------------------|
| 0 Ω to GND                              | 250                          |
| 187 kΩ to GND                           | 300                          |
| 619 kΩ to GND                           | 400                          |
| Open                                    | 500                          |
| 866 kΩ to VREG                          | 600                          |
| 309 kΩ to VREG                          | 750                          |
| 124 kΩ to VREG                          | 850                          |
| 0 Ω to VREG                             | 970                          |

#### Table 2. Resistor and Switching Frequency

The off-time is modulated by a PWM comparator. The VFB node voltage (the mid-point of resistor divider) is compared to the internal 0.6-V reference voltage added with a ramp signal. When the signal values match, the PWM comparator asserts a set signal to terminate the off-time (turn off the low-side MOSFET and turn on high-side MOSFET). The *set* signal is valid if the inductor current level is below the OCP threshold, otherwise the off-time is extended until the current level falls below the threshold.

Figure 35 and Figure 36 show two on-time control schemes.









UDG-10209

Figure 36. On-Time Control With Ramp Compensation

TPS5331/

SLUSAK3-MAY 2011

# Small Signal Model

SLUSAK3-MAY 2011

From small-signal loop analysis, a buck converter using D-CAP<sup>™</sup> mode can be simplified as shown in Figure 37.



Figure 37. Simplified Modulator Model

The output voltage is compared with the internal reference voltage (ramp signal is ignored here for simplicity). The PWM comparator determines the timing to turn on the high-side MOSFET. The gain and speed of the comparator can be assumed high enough to keep the voltage at the beginning of each on-cycle substantially constant.

$$H(s) = \frac{1}{s \times ESR \times C_{OUT}}$$
(1)

For the loop stability, the 0 dB frequency,  $f_0$ , defined in Equation 2 must be lower than  $\frac{1}{4}$  of the switching frequency.

$$f_0 = \frac{1}{2\pi \times \text{ESR} \times C_{\text{OUT}}} \le \frac{f_{\text{SW}}}{4}$$
(2)

According to Equation 2, the loop stability of D-CAP<sup>TM</sup> mode modulator is mainly determined by the capacitor chemistry. For example, specialty polymer capacitors (SP-CAP) have C<sub>OUT</sub> on the order of several 100  $\mu$ F and ESR in range of 10 m $\Omega$ . These makes  $f_0$  on the order of 100 kHz or less and the loop is stable. However, ceramic capacitors have an  $f_0$  at more than 700 kHz, and need special care when used with this modulator. An application circuit using ceramic capacitors is described in External Parts Selection section under *All Ceramic Output Capacitors*.

## **Ramp Signal**

The TPS53314 adds a ramp signal to the 0.6-V reference in order to improve jitter performance. The feedback voltage is compared with the reference information to keep the output voltage in regulation. By adding a small ramp signal to the reference, the signal-to-noise ratio at the onset of a new switching cycle is improved. Therefore the operation becomes less jittery and more stable. The ramp signal is controlled to start with -7 mV at the beginning of an on-cycle and becomes 0 mV at the end of an off-cycle in steady state.



### Auto-Skip Eco-mode<sup>™</sup> Light Load Operation

While the MODE pin is pulled low via  $R_{MODE}$ , the TPS53314 automatically reduces the switching frequency at light-load conditions to maintain high efficiency. Detailed operation is described as follows. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to the point that its rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The synchronous MOSFET is turned off when this zero inductor current is detected. As the load current further decreases, the converter runs into discontinuous conduction mode (DCM). The on-time is maintained as it was in the continuous conduction mode so that it takes longer time to discharge the output capacitor with smaller load current to the level of the reference voltage. The transition point to the light-load operation  $I_{OUT(LL)}$  (i.e., the threshold between continuous and discontinuous conduction mode) can be calculated as shown in Equation 3.

$$I_{OUT(LL)} = \frac{1}{2 \times L \times f_{SW}} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$

where

 $f_{SW}$  is the PWM switching frequency

(3)

Switching frequency versus output current in the light load condition is a function of L,  $V_{IN}$  and  $V_{OUT}$ , but it decreases almost proportionally to the output current from the  $I_{OUT(LL)}$  given in Equation 3. For example, it is 60 kHz at  $I_{OUT(LL)}/5$  if the frequency setting is 300 kHz.

## Adaptive Zero Crossing

The TPS53314 has an adaptive zero crossing circuit which performs optimization of the zero inductor current detection at skip mode operation. This function pursues ideal low-side MOSFET turning off timing and compensates inherent offset voltage of the Z-C comparator and delay time of the Z-C detection circuit. It prevents SW-node swing-up caused by postponed detection and minimizes diode conduction period caused by premature detection. As a result, better light-load efficiency is delivered.

### Forced Continuous Conduction Mode

When the MODE pin is tied to PGOOD through a resistor, the controller keeps continuous conduction mode (CCM) during light-load conditions. In this mode, the switching frequency is maintained over the entire load range which is suitable for applications needing tight control of the switching frequency at a cost of lower efficiency.

### Power Good

The TPS53314 has powergood output that indicates high when switcher output is within the target. The powergood function is activated after soft-start has finished. If the output voltage becomes within +10% or -5% of the target value, internal comparators detect the powergood state and the powergood signal becomes high after a 1-ms internal delay. If the output voltage goes outside of +15% or -10% of the target value, the power-good signal becomes low after two microsecond (2- $\mu$ s) internal delay. The powergood output is an open drain output and must be pulled up externally.

In order for the PGOOD logic to be valid, the VDD input must be higher than 1 V. To avoid invalid PGOOD logic before the TPS53314 is powered up, it is recommended the PGOOD be pull to VREG (either directly or through a resistor divider) because VREG remains low when the device is off.

## **Current Sense and Overcurrent Protection**

TPS53314 has cycle-by-cycle overcurrent limiting control. The inductor current is monitored during the *OFF* state and the controller maintains the *OFF* state during the period in that the inductor current is larger than the overcurrent trip level. In order to provide both good accuracy and cost effective solution, TPS53314 supports temperature compensated MOSFET  $R_{DS(on)}$  sensing. The TRIP pin should be connected to GND through the trip voltage setting resistor,  $RT_{RIP}$ . The TRIP pin sources  $I_{TRIP}$  current, which is 10 µA typically at room temperature, and the trip level is set to the OCL trip voltage  $V_{TRIP}$  as shown in Equation 4.

 $V_{\text{TRIP}}(mV) = R_{\text{TRIP}}(k\Omega) \times I_{\text{TRIP}}(\mu A)$ 

(4)





The inductor current is monitored by the voltage between the GND pin and the SW pin so that the SW pin should be connected to the drain terminal of the low-side MOSFET properly.  $I_{TRIP}$  has 4700 ppm/°C temperature slope to compensate the temperature dependency of the  $R_{DS(on)}$ . The GND pin is used as the positive current sensing node. The GND pin should be connected to the proper current sensing device, (for example, the source terminal of the low-side MOSFET.)

As the comparison is done during the *OFF* state,  $V_{TRIP}$  sets the valley level of the inductor current. Thus, the load current at the overcurrent threshold,  $I_{OCP}$ , can be calculated as shown in Equation 5.

$$I_{OCP} = \frac{V_{TRIP}}{\left(8 \times R_{DS(on)}\right)} + \frac{I_{IND(ripple)}}{2} = \frac{V_{TRIP}}{\left(8 \times R_{DS(on)}\right)} + \frac{1}{2 \times L \times f_{SW}} \times \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{V_{IN}}$$
(5)

In an overcurrent condition, the current to the load exceeds the current to the output capacitor, therefore the output voltage tends to decrease. Eventually, it crosses the undervoltage protection threshold and shuts down. After a hiccup delay (16 ms with 0.7-ms sort-start), the controller restarts. If the overcurrent condition remains, the procedure is repeated and the device enters hiccup mode.

During CCM, the negative current limit (NCL) protects the internal FET from carrying too much current. The NCL detect threshold is set as the same absolute value as positive OCL but negative polarity. Note that the threshold continues to represent the valley value of the inductor current.

### Overvoltage and Undervoltage Protection

The TPS53314 monitors a resistor divided feedback voltage to detect overvoltage and undervoltage. When the feedback voltage becomes lower than 70% of the target voltage, the UVP comparator output goes high and an internal UVP delay counter begins counting. After 1 ms, TPS53314 latches OFF both high-side and low-side MOSFETs drivers. The controller restarts after a hiccup delay (16 ms with 0.7-ms soft-start). This function is enabled 1.5 ms after the soft-start is completed.

When the feedback voltage becomes higher than 120% of the target voltage, the OVP comparator output goes high and the circuit latches OFF the high-side MOSFET driver and latches ON the low-side MOSFET driver. The output voltage decreases. If the output voltage reaches the UV threshold, then both high-side MOSFET and low-side MOSFET driver is OFF and the device restarts after a hiccup delay. If the OV condition remains, both high-side MOSFET and low-side MOSFET driver remains OFF until the OV condition is removed.

### **UVLO Protection**

The TPS53314 uses VREG undervoltage lockout protection (UVLO). When the VREG voltage is lower than the UVLO threshold voltage, the switch mode power supply shuts off. This is a non-latch protection.

### **Thermal Shutdown**

TPS53314 includes a temperature monitoring feature. If the temperature exceeds the threshold value (typically 145°C), TPS53314 shuts off. When the temperature falls approximately 10°C below the threshold value, the device turns on again. This is a non-latch protection.



#### External Parts Selection

The external components selection is a simple process using D-CAP™ Mode.

1. CHOOSE THE INDUCTOR

The inductance value should be determined to give the ripple current of approximately 1/4 to ½ of maximum output current. Larger ripple current increases output ripple voltage and improves signal-to-noise ratio and helps stable operation.

$$L = \frac{1}{I_{IND(ripple)} \times f_{SW}} \times \frac{\left(V_{IN(max)} - V_{OUT}\right) \times V_{OUT}}{V_{IN(max)}} = \frac{3}{I_{OUT(max)} \times f_{SW}} \times \frac{\left(V_{IN(max)} - V_{OUT}\right) \times V_{OUT}}{V_{IN(max)}}$$
(6)

The inductor requires a low DCR to achieve good efficiency. It also requires enough room above peak inductor current before saturation. The peak inductor current can be estimated in Equation 7.

$$I_{\text{IND(peak)}} = \frac{V_{\text{TRIP}}}{8 \times R_{\text{DS(on)}}} + \frac{1}{L \times f_{\text{SW}}} \times \frac{\left(V_{\text{IN(max)}} - V_{\text{OUT}}\right) \times V_{\text{OUT}}}{V_{\text{IN(max)}}}$$
(7)

2. CHOOSE THE OUTPUT CAPACITOR(S)

When organic semiconductor capacitor(s) or specialty polymer capacitor(s) are used, for loop stability, capacitance and ESR should satisfy Equation 2. For jitter performance, Equation 8 is a good starting point to determine ESR. ,

$$\mathsf{ESR} = \frac{\mathsf{V}_{\mathsf{OUT}} \times 10\,(\mathsf{mV}) \times (1-\mathsf{D})}{0.6\,(\mathsf{V}) \times \mathsf{I}_{\mathsf{IND}(\mathsf{ripple})}} = \frac{10\,(\mathsf{mV}) \times \mathsf{L} \times \mathsf{f}_{\mathsf{SW}}}{0.6\,(\mathsf{V})} = \frac{\mathsf{L} \times \mathsf{f}_{\mathsf{SW}}}{60}\,(\Omega)$$

where

- D is the duty factor •
- t<sub>SW</sub> is the switching period
- the required output ripple slope is approximately 10 mV per  $t_{SW}$  in terms of  $V_{VFB}$ •

3. DETERMINE THE VALUE OF R1 AND R2

The output voltage is programmed by the voltage-divider resistor, R1 and R2 shown in Figure 37. R1 is connected between VFB pin and the output, and R2 is connected between the VFB pin and GND. Recommended R2 value is from  $10k\Omega$  to  $20k\Omega$ . Determine R1 using Equation 9.

$$R1 = \frac{V_{OUT} - \frac{I_{IND(ripple)} \times ESR}{2} - 0.6}{0.6} \times R2$$

(9)

SLUSAK3-MAY 2011

$$\frac{(X \times f_{SW})}{(V)} = \frac{L \times f_{SW}}{60} (\Omega)$$

(8)

TPS53314

SLUSAK3-MAY 2011

### External Parts Selection with All Ceramic Output Capacitors

When ceramic output capacitors are used, the stability criteria in Equation 2 cannot be satisfied. The ripple injection approach as shown in Equation 10 is implemented to increase the ripple on the VFB pin and make the system stable. C2 can be fixed at 1 nF. The value of C1 can be selected between 10 nF to 200 nF.

The increased ripple on the VFB pin causes the increase of the VFB DC value. The AC ripple coupled to the VFB pin has two components, one coupled from SW node and the other coupled from V<sub>OUT</sub> and they can be calculated using Equation 10 and Equation 11.

$$V_{INJ\_SW} = \frac{V_{IN} - V_{OUT}}{R7 \times C1} \times \frac{D}{f_{SW}}$$
(10)

$$V_{INJ_OUT} = ESR \times I_{IND(ripple)} + \frac{IND(ripple)}{8 \times C_{OUT} \times f_{SW}}$$
(11)

The DC value of VFB can be calculated by Equation 12:

$$V_{VFB} = 0.6 + \frac{V_{INJ}SW + V_{INJ}OUT}{2}$$
(12)

And the resistor divider value can be determined by Equation 13:

$$R1 = \frac{V_{OUT} - V_{FB}}{V_{FB}} \times R2$$
(13)

### LAYOUT CONSIDERATIONS

Certain points must be considered before starting a layout work using the TPS53314.

- The power components (including input/output capacitors, inductor and TPS53314) should be placed on one side of the PCB (solder side). Other small signal components should be placed on another side (component side). At least one inner plane should be inserted, connected to ground, in order to shield and isolate the small signal traces from noisy power lines.
- All sensitive analog traces and components such as VFB, PGOOD, TRIP, MODE and RF should be placed away from high-voltage switching nodes such as LL, VBST to avoid coupling. Use internal layer(s) as ground plane(s) and shield feedback trace from power traces and components.
- Place the VIN decoupling capacitors as close to the VIN and PGND pins as possible to minimize the input AC current loop.
- Since the TPS53314 controls output voltage referring to voltage across the V<sub>OUT</sub> capacitor, the top-side resistor of the voltage divider should be connected to the positive node of VOUT capacitor. In a same manner both bottom side resistor and GND pad of the device should be connected to the negative node of VOLT capacitor. The trace from these resistors to the VFB pin should be short and thin. Place on the component side and avoid via(s) between these resistors and the device.
- Connect the overcurrent setting resistors from TRIP pin to ground and make the connections as close as possible to the device. The trace from TRIP pin to resistor and from resistor to ground should avoid coupling to a high-voltage switching node.
- Connect the frequency setting resistor from RF pin to ground, or to the VREG pin, and make the connections as close as possible to the device. The trace from the RF pin to the resistor and from the resistor to ground should avoid coupling to a high-voltage switching node.
- Connect the MODE setting resistor from MODE pin to ground, or to the PGOOD pin, and make the connections as close as possible to the device. The trace from the MODE pin to the resistor and from the resistor to ground should avoid coupling to a high-voltage switching node.
- The PCB trace defined as switch node, which connects the LL pins and high-voltage side of the inductor, should be as short and wide as possible.
- Connect the ripple injection V<sub>OUT</sub> signal (V<sub>OUT</sub> side of the C1 capacitor in Figure 34) from the terminal of ceramic output capacitor. The AC coupling capacitor (C2 in Figure 34) should be placed near the device and R7 and C1 can be placed near the power stage.





10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| TPS53314RGFR     | ACTIVE        | VQFN         | RGF                | 40   | 3000           | RoHS & Green    | (6)<br>NIPDAU                 | Level-2-260C-1 YEAR  | -40 to 85    | TPS<br>53314            | Samples |
| TPS53314RGFT     | ACTIVE        | VQFN         | RGF                | 40   | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | -40 to 85    | TPS<br>53314            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION



\*All dimensions are nominal



## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS53314RGFR | VQFN            | RGF                | 40 | 3000 | 330.0                    | 16.4                     | 5.25       | 7.25       | 1.45       | 8.0        | 16.0      | Q1               |
| TPS53314RGFT | VQFN            | RGF                | 40 | 250  | 180.0                    | 16.4                     | 5.25       | 7.25       | 1.45       | 8.0        | 16.0      | Q1               |

Pack Materials-Page 1

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

21-Mar-2013



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS53314RGFR | VQFN         | RGF             | 40   | 3000 | 367.0       | 367.0      | 38.0        |
| TPS53314RGFT | VQFN         | RGF             | 40   | 250  | 210.0       | 185.0      | 35.0        |

Pack Materials-Page 2

# **RGF 40**

5 x 7, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

## VQFN - 1 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **RGF0040B**

# PACKAGE OUTLINE

## VQFN - 1 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



# **RGF0040B**

# **EXAMPLE BOARD LAYOUT**

## VQFN - 1 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RGF0040B**

# **EXAMPLE STENCIL DESIGN**

## VQFN - 1 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated 单击下面可查看定价,库存,交付和生命周期等信息

>>TI(德州仪器)